

# LNB VOLTAGE REGULATOR WITH I2C INTERFACE

Check for Samples: TPS65233

## **FEATURES**

- Complete Integration Solution for LNB and I<sup>2</sup>C
- DiSEqC 1.x Compatible
- Supports 5-V and 12-V Power Bus
- Up to 1000-mA Accurate Output Current Limit Adjustable by External Resistor and I2C
- Boost Converter With Low R<sub>dson</sub> Internal Power Switch
- Dedicated Enable Pin for Non-I<sup>2</sup>C Application
- Low Noise, Low Drop Output With Push-Pull Output Stage
- Built-In Accurate 22-kHz Tone Generator or External Pin
- Adjustable Soft-Start and 13-V/18-V Voltage Transition Time

- Compliant with main satellite receiver systems Specifications
- LNB Short Circuit Dynamic Pprotection
- Diagnostics for Output Voltage Level, Input Supply UVLO, and DiSEqC Tone Output
- Cable Disconnect Diagnostic
- Available in a 16-Pin QFN 3-mm x 3-mm (RTE) Package

## **APPLICATIONS**

- Set Top Box Satellite Receiver
- TV Satellite Receiver
- PC Card Satellite Receiver

## **DESCRIPTION/ORDERING INFORMATION**

Designed for analog and digital satellite receivers, the TPS65233 is a monolithic voltage regulator with I<sup>2</sup>C interface, specifically to provide the 13-V/18-V power supply and the 22-kHz tone signaling to the LNB down-converter in the antenna dish or to the multi-switch box. It offers a complete solution with very low component count, low power dissipation together with simple design and I<sup>2</sup>C standard interfacing.

TPS65233 features high power efficiency. The boost converter integrates a  $120\text{-m}\Omega$  power MOSFET running at 500-kHz switching frequency. Drop out voltage at the linear regulator is 0.8 V to minimize power loss. TPS65233 provides multiple ways to generate the 22-kHz signal. Integrated linear regulator with push-pull output stage generates clean 22-kHz tone signal superimposed at the output even at zero loading. Current limit of linear regulator can be programmed by external resistor with  $\pm 10\%$  accuracy. Full range of diagnostic read by  $I^2C$  is available for system monitoring.

The part is available in a 16-pin QFN 3-mm x 3-mm (RTE) package.

#### ORDERING INFORMATION(1)

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> |              | PART NUMBER | TOP-SIDE MARKING |
|----------------|------------------------|--------------|-------------|------------------|
| -40°C to 85°C  | 16-Pin (QFN) - RTE     | Reel of 2500 | TPS65233RTE | TPS65233RTE      |

<sup>(1)</sup> For the most current packaging and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## **FUNCTIONAL BLOCK DIAGRAM**



Submit Documentation Feedback







## **PIN OUT**

#### RTE PACKAGE (TOP VIEW)



Exposed pad must be soldered to PCB for optimal thermal performance.

## **TERMINAL FUNCTIONS**

| NAME        | NO. | DESCRIPTION                                                                                                                                                                                                      |  |  |
|-------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| LX          | 1   | Switching node of the boost converter                                                                                                                                                                            |  |  |
| VIN         | 2   | Input of internal linear regulator                                                                                                                                                                               |  |  |
| VCC         | 3   | Internal 6.5-V power supply bias. Connect a 1- $\mu$ F ceramic capacitor from this pin to ground. When $V_{IN}$ is 5 V, connect VCC to $V_{IN}$ .                                                                |  |  |
| AGND        | 4   | Analog ground. Connect all ground pins and power pad together.                                                                                                                                                   |  |  |
| TCAP        | 5   | Connect a capacitor to this pin to set the rise time and fall time of the LNB output between 13 V and 18 V.                                                                                                      |  |  |
| ISEL        | 6   | Connect a resistor to this pin to set the LNB output current limit.                                                                                                                                              |  |  |
| EN/ADDR     | 7   | Enable pin to enable the whole chip; pull to ground to disable output, output will be pulled to ground. For I <sup>2</sup> C interface, pulling this pin high or low gives different I <sup>2</sup> C addresses. |  |  |
| FAULT       | 8   | This pin is an open drain output pin, it goes low if any fault flag is set.                                                                                                                                      |  |  |
| SCL/VADJ    | 9   | $I^2C$ compatible clock input; if $I^2C$ function is not used, connect this pin to low set output voltage 13 V/18 V, connect to high set output voltage 13.4 V/18.6 V.                                           |  |  |
| SDA         | 10  | I <sup>2</sup> C compatible bi-directional data                                                                                                                                                                  |  |  |
| VCTRL       | 11  | Logic control pin for 13-V or 18-V voltage selection at LNB output                                                                                                                                               |  |  |
| EXTM        | 12  | External modulation logic input pin which activates the 22-kHz tone output, feeding signal can be 22-kHz tone or logic high or low.                                                                              |  |  |
| VLNB        | 13  | Output of the LNB power supply connected to satellite receiver or switch                                                                                                                                         |  |  |
| VCP         | 14  | Gate drive supply voltage, output of charge pump, connect a capacitor between this pin to pin BOOST.                                                                                                             |  |  |
| BOOST       | 15  | Output of the boost regulator and input voltage of the internal linear regulator                                                                                                                                 |  |  |
| PGND        | 16  | Power ground for Boost Converter                                                                                                                                                                                 |  |  |
| Thermal PAD |     | Must be soldered to PCB for optimal thermal performance. Have thermal vias on the PCB to enhance power dissipation.                                                                                              |  |  |



## **ABSOLUTE MAXIMUM RATINGS (1)**

over operating free-air temperature range (unless otherwise noted, all voltages are with respect to GND)

|                  |                                                        | ,           |    |
|------------------|--------------------------------------------------------|-------------|----|
|                  | Voltage range at VIN, LX, BOOST, VLNB                  | -1 to 30    | V  |
|                  | Voltage range at VCP                                   | BOOST + 7V  | V  |
|                  | Voltage at LX                                          | -1 to 30    | V  |
|                  | Voltage at VCC, EN, FAULT, SCL, SDA, VCTRL, ISEL, EXTM | -0.3 to 7   | V  |
|                  | Voltage at TCAP                                        | -0.3 to 3.6 | V  |
|                  | Voltage at PGND, AGND                                  | -0.3 to 0.3 | V  |
| TJ               | Operating junction temperature range                   | -40 to 125  | °C |
| T <sub>STG</sub> | Storage temperature range                              | -55 to 150  | °C |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

## RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                |                         | MIN | NOM MAX | UNIT |
|----------------|-------------------------|-----|---------|------|
| VIN            | Input operating voltage | 4.5 | 20      | V    |
| T <sub>A</sub> | Junction temperature    | -40 | 85      | °C   |

#### THERMAL INFORMATION

|                  |                                                             | TPS65233 |       |
|------------------|-------------------------------------------------------------|----------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                               | RTE      | UNITS |
|                  |                                                             | 16 PINS  |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance (2)                  | 43.4     |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (3)               | 45.6     |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance (4)                    | 15       | 20044 |
| $\Psi_{JT}$      | Junction-to-top characterization parameter (5)              | 0.6      | °C/W  |
| ΨЈВ              | Junction-to-board characterization parameter <sup>(6)</sup> | 15       |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance (7)            | 3.3      |       |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

## **ELECTROSTATIC DISCHARGE (ESD) PROTECTION**

|                                       | MIN  | MAX | UNIT |
|---------------------------------------|------|-----|------|
| Human body model (HBM), pin 13 (VLNB) | 6000 |     | ٧    |
| Human body model (HBM), other pins    | 2000 |     | ٧    |
| Charge device model (CDM)             | 500  |     | V    |



## **ELECTRICAL CHARACTERISTICS**

 $T_J = -40$  °C to 125 °C,  $V_{IN} = 12$  V,  $f_{SW} = 528$  kHz (unless otherwise noted)

| INPUT SUPPLY  V <sub>IN</sub> IDD <sub>SDN</sub> IDD <sub>Q</sub> | Input voltage range Shutdown supply current | VIN                                                          | 4.5  |      |          |     |  |
|-------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------------------|------|------|----------|-----|--|
| IDD <sub>SDN</sub>                                                |                                             | VIN                                                          | 4 -  |      |          |     |  |
| IDD <sub>Q</sub>                                                  | Shutdown supply current                     |                                                              | 4.5  | 12   | 20       | V   |  |
|                                                                   |                                             | EN = 0                                                       |      | 160  |          | μΑ  |  |
|                                                                   | Quiescent power supply current              | EN = 1, I <sub>OUT</sub> = 0 A, V <sub>LNB</sub> = 18 V      |      | 23   |          | mA  |  |
|                                                                   |                                             | Rising V <sub>IN</sub>                                       | 4.05 | 4.25 | 4.45     | .,  |  |
| UVLO                                                              | V <sub>IN</sub> under voltage lockout       | Falling V <sub>IN</sub>                                      | 3.6  | 3.8  | 4.1      | V   |  |
|                                                                   |                                             | Hysteresis                                                   |      | 450  |          | mV  |  |
| OUTPUT VOLTAG                                                     | E                                           | ,                                                            |      |      | <u> </u> |     |  |
| OUT Regulated output voltage                                      |                                             | Vctrl = 1, I <sub>OUT</sub> = 500 mA                         | 18.2 | 18.6 | 19       |     |  |
| V <sub>OUT</sub>                                                  | Regulated output voltage                    | Vctrl = 0, I <sub>OUT</sub> = 500 mA                         | 13.1 | 13.4 | 13.7     | V   |  |
| V <sub>LINEREG</sub>                                              | Line regulation-DC                          | V <sub>IN</sub> = 7.5 V to 16 V, I <sub>OUT</sub> = 500 mA   |      | 0.2  |          | %/V |  |
| V <sub>LOADREG</sub>                                              | Load regulation-DC                          | I <sub>OUT</sub> = (10-90%)*I <sub>OUTMAX</sub>              |      | 0.7  |          | %/A |  |
| IOCP                                                              | Output short circuit current limit          | $R_{SEL} = 200 \text{ k}\Omega, T_J = 25^{\circ}\text{C}$    | 580  | 650  | 720      | mA  |  |
| Tr, Tf                                                            | 13 V/18 V Transition rising falling time    | Ccap = 5.6 nF                                                |      | 0.33 |          | ms  |  |
| $f_{SW}$                                                          | Boost switching frequency                   |                                                              | 490  | 528  | 570      | kHz |  |
| I <sub>limitsw</sub>                                              | Switching current limit                     | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 18.6 V            |      | 3.2  |          | Α   |  |
| R <sub>dson LS</sub>                                              | On resistance of low side FET on CH         | V <sub>IN</sub> = 12 V                                       |      | 120  |          | mΩ  |  |
| V <sub>drop</sub>                                                 | Linear regulator voltage drop-out           | I <sub>OUT</sub> = 500 mA                                    |      | 0.8  |          | V   |  |
| I <sub>rev</sub>                                                  | Reverse bias current                        | EN = 1, V <sub>LNB</sub> = 21 V                              |      | 50   |          | mA  |  |
| I <sub>rev dis</sub>                                              | Disabled reverse bias current               | EN = 0, V <sub>LNB</sub> = 21 V                              |      | 3    |          | mA  |  |
| LOGIC SIGNALS                                                     |                                             | ,                                                            |      |      | <u> </u> |     |  |
| V <sub>EN</sub>                                                   | Enable threshold level                      |                                                              |      | 1.15 |          | V   |  |
| V <sub>ENH</sub>                                                  | Enable threshold level hysterisis           |                                                              |      | 80   |          | mV  |  |
|                                                                   |                                             | High level input voltage                                     | 2    |      |          | .,  |  |
| $V_{LOGICh}$ , $V_{LOGICI}$                                       | VCTRL, EXTM Logic threshold level           | Low level input voltage                                      |      |      | 0.8      | V   |  |
| V <sub>OL FAULT</sub>                                             | FAULT Output low voltage                    | FAULT open drain, I <sub>OL</sub> = 1 mA                     |      |      | 0.4      | V   |  |
| f <sub>I2C</sub>                                                  | Maximum I <sup>2</sup> C clock frequency    |                                                              | 400  |      |          | kHz |  |
| TONE                                                              |                                             | ,                                                            |      |      |          |     |  |
| f <sub>tone</sub>                                                 | Tone frequency                              |                                                              | 20   | 22   | 24       | kHz |  |
| A <sub>tone</sub>                                                 | Tone amplitude                              | I <sub>OUT</sub> = 0 mA to 500 mA, C <sub>OUT</sub> = 100 nF | 550  | 680  | 750      | mV  |  |
| D <sub>tone</sub>                                                 | Tone duty cycle                             |                                                              | 45   | 50   | 55       | %   |  |
| T <sub>rtone</sub>                                                | Tone rise time                              | I <sub>OUT</sub> = 0 mA to 500 mA, C <sub>OUT</sub> = 100 nF |      | 10   |          | μS  |  |
| T <sub>ftone</sub>                                                | Tone fall time                              | I <sub>OUT</sub> = 0 mA to 500 mA, C <sub>OUT</sub> = 100 nF |      | 10   |          | μS  |  |
| PROTECTION                                                        |                                             |                                                              |      |      |          |     |  |
| TON                                                               | Over Current Protection On Time             |                                                              |      | 4    |          | ms  |  |
| TOFF                                                              | Over Current Protection Off Time            |                                                              |      | 128  |          | ms  |  |



 $T_J = -40$  °C to 125 °C,  $V_{IN} = 12$  V,  $f_{SW} = 528$  kHz (unless otherwise noted)

|                           | PARAMETER                                                                             | TEST CONDITIONS                          | MIN                       | TYP   | MAX | UNIT |
|---------------------------|---------------------------------------------------------------------------------------|------------------------------------------|---------------------------|-------|-----|------|
| THERMAL SH                | HUTDOWN                                                                               |                                          |                           |       |     |      |
| T <sub>TRIP</sub>         | Thermal shut down trip point                                                          | Rising temperature                       |                           | 160   |     | °C   |
| T <sub>HYST</sub>         | Thermal shut down hysteresis                                                          |                                          |                           | 20    |     | °C   |
| I <sup>2</sup> C READ BA  | CK FAULT STATUS                                                                       |                                          |                           |       |     |      |
|                           |                                                                                       | Feedback voltage low side rising         |                           | 95.3  |     |      |
| \                         | DOCOD Tria levels                                                                     | Feedback voltage low side falling        |                           | 94.7  |     | 0/   |
| $V_{PGOOD}$               | PGOOD Trip levels                                                                     | Feedback voltage high side rising        |                           | 105.3 |     | %    |
|                           |                                                                                       | Feedback voltage high side falling       |                           | 104.7 |     |      |
| T <sub>warn</sub>         | Temperature warning threshold                                                         |                                          |                           | 125   |     | °C   |
| I <sup>2</sup> C INTERFAC | CE                                                                                    |                                          |                           |       |     |      |
| V <sub>IH</sub>           | SDA,SCL Input high voltage                                                            |                                          | 2                         |       |     | V    |
| V <sub>IL</sub>           | SDA,SCL Input low voltage                                                             |                                          |                           |       | 0.8 | V    |
| I <sub>I</sub>            | Input current                                                                         | SDA, SCL, $V_I = 0.4 \text{ V}$ to 4.5 V | -10                       |       | 10  | μΑ   |
| V <sub>OL</sub>           | SDA Output low voltage                                                                | SDA open drain, I <sub>OL</sub> = 2 mA   |                           |       | 0.4 | ٧    |
| f <sub>(SCL)</sub>        | Maximum SCL clock frequency                                                           |                                          | 400                       |       |     | kHz  |
| t <sub>BUF</sub>          | Bus free time between a STOP and START condition                                      |                                          | 1.3                       |       |     | μs   |
| t <sub>HD_STA</sub>       | Hold time (Repeated) START condition                                                  |                                          | 0.6                       |       |     | μs   |
| t <sub>su_sто</sub>       | Setup time for STOP condition                                                         |                                          | 0.6                       |       |     | μs   |
| t <sub>LOW</sub>          | LOW Period of the SCL clock                                                           |                                          | 1.3                       |       |     | μs   |
| t <sub>HIGH</sub>         | HIGH Period of the SCL clock                                                          |                                          | 0.6                       |       |     | μs   |
| t <sub>SU_STA</sub>       | Setup time for a repeated START condition                                             |                                          | 0.6                       |       |     | μs   |
| t <sub>SU_DAT</sub>       | Data setup time                                                                       |                                          | 0.1                       |       |     | μs   |
| t <sub>HD_DAT</sub>       | Data hold time                                                                        |                                          | 0                         |       | 0.9 | μs   |
| t <sub>RCL</sub>          | Rise time of SCL signal                                                               | Capacitance of one bus line (pF)         | 20 +<br>0.1C <sub>B</sub> |       | 300 | ns   |
| t <sub>RCL1</sub>         | Rise time of SCL signal after a repeated START condition and after an acknowledge BIT | Capacitance of one bus line (pF)         | 20 +<br>0.1C <sub>B</sub> |       | 300 | ns   |
| t <sub>FCL</sub>          | Fall time of SCL signal                                                               | Capacitance of one bus line (pF)         | 20 +<br>0.1C <sub>B</sub> |       | 300 | ns   |
| t <sub>RDA</sub>          | Rise time of SDA signal                                                               | Capacitance of one bus line (pF)         | 20 +<br>0.1C <sub>B</sub> |       | 300 | ns   |
| t <sub>FDA</sub>          | Fall time of SDA signal                                                               | Capacitance of one bus line (pF)         | 20 +<br>0.1C <sub>B</sub> |       | 300 | ns   |
| C <sub>B</sub>            | Capacitance of one bus line (SCL and SDA)                                             |                                          |                           |       | 400 | pF   |



#### TYPICAL CHARACTERISTICS

 $T_A = 25$ °C,  $V_{IN} = 12$  V,  $f_{SW} = 528$  kHz, Cboost = 2 x 22  $\mu$ F (unless otherwise noted)





Figure 1. Efficiency ( $V_{IN} = 12 \text{ V}, V_{LNB} = 13.4 \text{ V}$ )

Figure 2. Load Regulation (V<sub>IN</sub> = 12 V, V<sub>LNB</sub> = 13.4 V)





Figure 3. Efficiency ( $V_{IN} = 12 \text{ V}, V_{LNB} = 18.6 \text{ V}$ )



Figure 4. Load Regulation (V<sub>IN</sub> = 12 V, V<sub>LNB</sub> = 18.6 V)







Figure 6. Boost LX Waveform at 0.5 A,  $(V_{IN}$  = 12 V,  $V_{LNB}$  = 13.4 V)



 $T_A = 25$ °C,  $V_{IN} = 12$  V,  $f_{SW} = 528$  kHz, Cboost = 2 x 22  $\mu$ F (unless otherwise noted)



Figure 7. Boost LX Waveform at 0 A,  $(V_{IN} = 12 \text{ V}, V_{LNB} = 18.6 \text{ V})$ 

Figure 8. Boost LX Waveform at 0.5 A, ( $V_{\rm IN}$  = 12 V,  $V_{\rm LNB}$  = 18.6 V)



Figure 9. Boost LX Waveform at 0 A, (V<sub>IN</sub> = 5 V, V<sub>LNB</sub> = 13.4

Figure 10. Boost LX Waveform at 0.5 A,  $(V_{IN} = 5 \text{ V}, V_{LNB} = 13.4 \text{ V})$ 



Figure 11. Boost LX Waveform at 0 A, (V<sub>IN</sub> = 5 V, V<sub>LNB</sub> = 18.6 V)

Figure 12. Boost LX Waveform at 0.5 A, ( $V_{IN}$  = 5 V,  $V_{LNB}$  = 18.6 V)

 $T_A = 25$ °C,  $V_{IN} = 12$  V,  $f_{SW} = 528$  kHz, Cboost = 2 x 22  $\mu$ F (unless otherwise noted)



Figure 13.  $V_{IN}$  = 12 V,  $V_{LNB}$  = 13.4 V, No Loading, Soft Start

Figure 14.  $V_{IN}$  = 12 V,  $V_{LNB}$  = 13.4 V, 1 A, Soft Start



Figure 15.  $V_{IN}$  = 12 V,  $V_{LNB}$  = 18.6 V, No Loading, Soft Start

Figure 16. V<sub>IN</sub> = 12 V, V<sub>LNB</sub> = 18.6 V, 1 A, Soft Start



Figure 17.  $V_{IN}$  = 12 V,  $V_{LNB}$  = 13.4 V, 0 A, Shutdown

Figure 18.  $V_{IN}$  = 12 V,  $V_{LNB}$  = 18.6 V, 0 A, Shutdown

Submit Documentation Feedback



 $T_A = 25$ °C,  $V_{IN} = 12$  V,  $f_{SW} = 528$  kHz, Cboost = 2 x 22  $\mu$ F (unless otherwise noted)



Figure 19.  $V_{IN}$  = 12 V,  $V_{LNB}$  = 13.4 V to 18.6 V, 0 A, Voltage Transition

Figure 20.  $V_{IN}$  = 12 V,  $V_{LNB}$  = 13.4 V to 18.6 V, 1 A, Voltage Transition



Figure 21.  $V_{IN}$  = 12 V,  $V_{LNB}$  = 18.6 V to 13.4 V, 0 A, Voltage Transition

Figure 22. V<sub>IN</sub> = 12 V, V<sub>LNB</sub> = 18.6 V to 13.4 V, 1 A, Voltage Transition



Figure 23.  $V_{IN}$  = 5 V,  $V_{LNB}$  = 13.4 V to 18.6 V, 0 A, Voltage Transition

Figure 24.  $V_{IN}$  = 5 V,  $V_{LNB}$  = 13.4 V to 18.6 V, 0.5 A, Voltage Transition

 $T_A = 25$ °C,  $V_{IN} = 12$  V,  $f_{SW} = 528$  kHz, Cboost = 2 x 22  $\mu$ F (unless otherwise noted)



Figure 25.  $V_{IN}$  = 5 V,  $V_{LNB}$  = 18.6 V to 13.4 V, 0 A, Voltage Transition

Figure 26.  $V_{IN}$  = 5 V,  $V_{LNB}$  = 18.6 V to 13.4 V, 0.5 A, Voltage Transition



Figure 27.  $V_{IN}$  = 12 V,  $V_{LNB}$  = 13.4 V, No Loading, 22-kHz Tone

Figure 28.  $V_{IN}$  = 12 V,  $V_{LNB}$  = 13.4 V, 1 A, 22-kHz Tone



Figure 29.  $V_{IN}$  = 12 V,  $V_{LNB}$  = 18.6 V, No Loading, 22-kHz Tone

Figure 30.  $V_{IN}$  = 12 V,  $V_{LNB}$  = 18.6 V, 1 A, 22-kHz Tone

Submit Documentation Feedback



 $T_A = 25$ °C,  $V_{IN} = 12$  V,  $f_{SW} = 528$  kHz, Cboost = 2 x 22  $\mu$ F (unless otherwise noted)



Figure 31.  $V_{IN}$  = 5 V,  $V_{LNB}$  = 13.4 V, No Loading, 22-kHz Tone

Figure 32.  $V_{IN}$  = 5 V,  $V_{LNB}$  = 13.4 V, 0.5 A, 22-kHz Tone



Figure 33.  $V_{IN}$  = 5 V,  $V_{LNB}$  = 18.6 V, No Loading, 22-kHz Tone

Figure 34. V<sub>IN</sub> = 5 V, V<sub>LNB</sub> = 18.6 V, 0.5 A, 22-kHz Tone







Figure 36.  $V_{\rm IN}$  = 12 V,  $V_{\rm LNB}$  = 13.4 V, No Loading, 22-kHz Tone Delay from EXTM Turns High to Output Tone, On



 $T_A$  = 25°C,  $V_{IN}$  = 12 V,  $f_{SW}$  = 528 kHz, Cboost = 2 x 22  $\mu F$  (unless otherwise noted)



Figure 37.  $V_{\rm IN}$  = 12 V,  $V_{\rm LNB}$  = 13.4 V, No Loading, 22-kHz Tone Delay from I<sup>2</sup>C SDA to Output Tone, On

Figure 38.  $V_{\rm IN}$  = 12 V,  $V_{\rm LNB}$  = 13.4 V, No Loading, 22-kHz Tone Delay from I<sup>2</sup>C Gated, EXTM Provides 22 kHz to Output Tone, On



Figure 39. V<sub>IN</sub> = 12 V, V<sub>LNB</sub> = 13.4 V, No Loading, 22-kHz Tone Delay from EXTM 22 kHz to Output Tone, Off

Figure 40.  $V_{\text{IN}}$  = 12 V,  $V_{\text{LNB}}$  = 13.4 V, No Loading, 22-kHz Tone Delay from EXTM Turns High to output Tone, Off



Figure 41.  $V_{IN}$  = 12 V,  $V_{LNB}$  = 13.4 V, No Loading, 22-kHz Tone Delay from I<sup>2</sup>C SDA to Output Tone, Ooff



Figure 42.  $V_{\rm IN}$  = 12 V,  $V_{\rm LNB}$  = 13.4 V, No Loading, 22-kHz Tone Delay from I $^2$ C Ggated, EXTM Provides 22 kHz to Output Tone, Off

Submit Documentation Feedback

Copyright © 2013, Texas Instruments Incorporated



 $T_A = 25$ °C,  $V_{IN} = 12$  V,  $f_{SW} = 528$  kHz, Cboost = 2 x 22  $\mu$ F (unless otherwise noted)



Figure 43.  $V_{IN}$  = 12 V,  $V_{LNB}$  = 13.4 V, No Loading, Tone Burst

Figure 44.  $V_{IN}$  = 12 V,  $V_{LNB}$  = 13.4 V, No Loading, EXTM Level



Figure 45. V<sub>IN</sub> = 12 V, V<sub>LNB</sub> = 13.4 V, Hard Short

Figure 46. V<sub>IN</sub> = 12 V, V<sub>LNB</sub> = 13.4 V, Hard Short



Figure 47. V<sub>IN</sub> = 12 V, V<sub>LNB</sub> = 13.4 V, Hard Short Recovery

Figure 48.  $V_{IN}$  = 5 V,  $V_{LNB}$  = 13.4 V, Hard Short



 $T_A = 25$ °C,  $V_{IN} = 12$  V,  $f_{SW} = 528$  kHz, Cboost = 2 x 22  $\mu$ F (unless otherwise noted)



Product Folder Links: TPS65233

Figure 49. V<sub>IN</sub> = 5 V, V<sub>LNB</sub> = 13.4 V, Hard Short

Figure 50.  $V_{IN}$  = 5 V,  $V_{LNB}$  = 13.4 V, Hard Short Recovery

Submit Documentation Feedback



#### **OVERVIEW**

TPS65233 is a power management IC that integrates a boost converter, a LDO and a 22-kHz tone generator serves as a LNB power supply. This solution compiles the DiSEqC 1.x standard with or without  $I^2C$  interface. Output current can be precisely programmed by an external resistor. There are four ways to generate the 22-kHz tone signal with or without  $I^2C$ . Integrated boost features low  $R_{dson}$  MOSFET and internal compensation. Fixed 500-kHz switching frequency is designed to reduce components size.

#### **DETAILED DESCRIPTION**

#### **Boost Converter**

The TPS65233 consists of an internal compensated boost converter and linear regulator. The boost converter tracks the output LNB voltage to within 800 mV even at loading 750 mA, to minimize power dissipation. Under conditions where the input voltage, VBOOST, is greater than the output voltage, VLNB, the linear regulator must drop the differential voltage. When operating in these conditions, care must be taken to ensure that the safe operating temperature range of the TPS65233 is not exceeded. The boost converter operates at 528 kHz typical. The TPS65233 has internal pulse-by-pulse current limiting on the boost converter and DC current limiting on the LNB output to protect the IC against short circuits. When the LNB output is shorted, the LNB output current is limited. The current limit is set by the external resistor. And the IC will be shut down if the overcurrent condition lasts for more than 4 ms, the converter enters hiccup mode and will re-try startup in 128 ms. At extremely light loads, the boost converter operates in a pulse-skipping mode.

If two or more set top box LNB outputs are connected together, one output voltage could be set higher than others. The output with lower set voltage would be effectively turned off. Once the voltage drops to the set level, the LNB output with lower set output voltage will return to normal conditions.

## **Linear Regulator and Current Limit**

The linear regulator is used to generate the 22-kHz tone signal by changing the reference voltage. The linear regulator features low drop out voltage to minimize power loss while keeps enough head room for the 0.68-V, 22-kHz tone. It also implements a tight current limit for over current protection. The current limit is set by an external resistor connected to ISEL pin. The curve below shows the relationship between the current limit threshold and the resistor value.



Figure 51. Linear Regulator Current Limit Versus Resistor



$$R_{SEL}(k\Omega) = 124.11 \cdot I_{SEL}^{-1.178}(A)$$
 (1)

A 270-k $\Omega$  resistor set the current to be 0.5 A.

The current limit can also be set by I<sup>2</sup>C through register.

#### **Charge Pump**

The charge pump circuitry generates a voltage to drive the NMOS of the linear regulator. One end the charge pump capacitor is connected to the output of the boost converter. The voltage on the charge pump capacitor is about 6.25 V.

#### **Slew Rate Control**

When LNB output voltage transits from 13 V to 18 V or vice versa, the capacitor at pin TCAP controls the transition time. This transition is to make sure the boost converter can follow the voltage change. Usually boost converter has low bandwidth and can't response fast. The voltage at TCAP acts as the reference voltage of the linear regulator. The boost converter's reference is also based on TCAP with additional fixed voltage to generate 0.8 V above the output.

The charging and discharging current is 10 µA, thus the transition time can be calculated as:

$$T_{cad}(ms) = 0.5 \cdot \frac{C_{ss}(nF)}{I_{ss}(\mu A)}$$
 (2)

A 22-nF capacitor generates 1.1-ms transition time.

In light load conditions, when LNB output voltage is set from 18 V to 13 V, the voltage might drops very slow, which might cause wrong logic detection at LNB side. TPS65233 has the integrated a pull down circuit to pull down the output during the transition. This will ensure the voltage change can follow the voltage at TCAP. Meanwhile, when 22-kHz tone signal is superimposing on the LNB output voltage, the pull down current can also provide square wave instead of a distorted waveforms, which could cause another detection problem.

## **Capacitor Selection**

TPS65233 works fine with all ceramic capacitors. Two 22-uF, 35-V capacitors can be put at the output of the boost converter. If lower cost is demanded, a 100-μF electrolytic and a 1-μF ceramic capacitor work well also.

## **Short Circuit Protection, Hiccup and Over Temperature Protection**

The LNB output limit can be set by an external resistor. When short circuit conditions occur, the output current is clamped at the current limit for 4 ms. If the condition remains, the converter will shut down for 128 ms and then try restart. This hiccup behavior prevents the IC from overheating.

The low side MOSFET of the boost converter has a current limit threshold at 3.2 A, which serves as secondary protection. If the boost converter's peak current limit is triggered, the peak current will clamp at 3.2 A. If loading current continues to increase, output voltage starts to drop and output power drops.

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the silicon die temperature exceeds 160°C, the output shuts down. When the temperature drops below its lower threshold, typically 140°C, the output is enabled.

When the chip is in over current protection or thermal shutdown, the I<sup>2</sup>C interface and some logic are still active. The Fault pin is pulled down to signal the processor. The Fault pin signal will remain low unless the following actions are taken:

- 1. If I<sup>2</sup>C interface is not used to control, Enable pin must be recycled in order to pull Fault pin back to high.
- 2. If I<sup>2</sup>C interface is used, the I<sup>2</sup>C master needs to read the OCP or OTP bit in the register, then the Fault pin returns to high.



#### **Tone Generation**

A 22-kHz tone signal is superimposed at the LNB output voltage as a carrier for DiSEqC command. This tone signal can be generated by feeding an external 22-kHz clock at the EXTM pin. It can also be generated with its internal tone generator gated by control logic. The output stage of the regulator facilitates a push-pull circuit, so even at zero loading the 22-kHz tone at the output is still clear of distortion.

There are four ways to generate the 22-kHz tone signal at the output.



Figure 52. Four Ways to Generate 22-kHz Tone

## **Serial Interface Description**

I<sup>2</sup>C is a 2-wire serial interface developed by Philips Semiconductor (see I<sup>2</sup>C-Bus Specification, Version 2.1, January 2000). The bus consists of a data line (SDA) and a clock line (SCL) with pull-up structures. When the bus is idle, both SDA and SCL lines are pulled high. All the I<sup>2</sup>C compatible devices connect to the I<sup>2</sup>C bus through open drain I/O pins, SDA and SCL. A master device, usually a microcontroller or a digital signal processor, controls the bus. The master is responsible for generating the SCL signal and device addresses. The master also generates specific conditions that indicate the START and STOP of data transfer. A slave device receives and transmits data on the bus under control of the master device.

The TPS65233 device works as a slave and supports the following data transfer modes, as defined in the I<sup>2</sup>C-Bus Specification: standard mode (100 kbps), and fast mode (400 kbps). The interface adds flexibility to the power supply solution, enabling most functions to be programmed to new values depending on the instantaneous application requirements. Register contents remain intact as long as supply voltage remains above 4.5 V (typical).

The data transfer protocol for standard and fast modes is exactly the same; therefore, they are referred to as F/S-mode in this document. The TPS65233 device supports 7-bit addressing; 10-bit addressing and general call address are not supported.

The TPS65233 device has a 7-bit address with the 2 LSB bits set by EN pin. Connecting EN to ground set the address 0x60H, connecting to high set the address 0x61H.

Table 1. I<sup>2</sup>C Address Selection

| EN/ADDR PIN       | I <sup>2</sup> C ADDRESS |
|-------------------|--------------------------|
| Connect to Ground | 0x60H                    |
| Connect to High   | 0x61H                    |



Figure 53. I<sup>2</sup>C Interface Timing Diagram

# TPS65233 I<sup>2</sup>C Update Sequence

The TPS65233 requires a start condition, a valid I<sup>2</sup>C address, a register address byte, and a data byte for a single update. After the receipt of each byte, TPS65233 device acknowledges by pulling the SDA line low during the high period of a single clock pulse. TPS65233 performs an update on the falling edge of the LSB byte.

When the TPS65233 is disabled (EN pin tied to ground) the device can still be updated via the I<sup>2</sup>C interface.



Figure 54. I<sup>2</sup>C Write Data Format





Figure 55. I<sup>2</sup>C Read Data Format

A: Acknowledge

N: Not Acknowledge

S: Start System Host

P: Stop

Sr: Repeated Start Chip

## **Register Description**

Register descriptions are shown below tables.

Table 2. Control Register 1

| · · · · · · · · · · · · · · · · · · · |             |        |         |                  |                                                                                                                        |  |
|---------------------------------------|-------------|--------|---------|------------------|------------------------------------------------------------------------------------------------------------------------|--|
|                                       | NO. OF BITS | ACCESS | NAME    | DEFAULT<br>VALUE | DESCRIPTION                                                                                                            |  |
| Control Register                      | Bit 8       |        |         |                  |                                                                                                                        |  |
| address: 0x00H                        | Bit 7       | R/W    | I2C_CON | 0                | 1: I <sup>2</sup> C control enabled;<br>0: I <sup>2</sup> C control disabled                                           |  |
|                                       | Bit 6       | R/W    |         | 0                | reserved                                                                                                               |  |
|                                       | Bit 5       | R/W    | TGATE   | 0                | Tone Gate. Allows either the internal or external 22-kHz tone signals to be gated.  1: Tone Gate on,  0: Tone gate off |  |
|                                       | Bit 4       | R/W    | TMODE   | 0                | Tone mode. Select between the use of an external 22-kHz or internal 22-kHz signal.  1: internal;  0: external          |  |
|                                       | Bit 3       | R/W    | EN      | 1                | LNB output voltage Enable 1: output enabled; 0: output disabled                                                        |  |
|                                       | Bit 2       | R/W    | VSEL2   | 0                |                                                                                                                        |  |
| Bit 1                                 | R/W         |        | VSEL1   | 0                | See Table 3 for output voltage selection                                                                               |  |
|                                       |             | Bit 0  | R/W     |                  | VS <b>Œ</b> L0                                                                                                         |  |

**Table 3. Voltage Selection Bits** 

| VSEL2 | VSEL1 | VSEL0 | LNB(V) |
|-------|-------|-------|--------|
| 0     | 0     | 0     | 13     |
| 0     | 0     | 1     | 13.4   |
| 0     | 1     | 0     | 13.8   |
| 0     | 1     | 1     | 14.2   |
| 1     | 0     | 0     | 18     |
| 1     | 0     | 1     | 18.6   |
| 1     | 1     | 0     | 19.2   |
| 1     | 1     | 1     | 19.8   |



## Table 4. Control Register 2

|                  | NO. OF BITS | ACCESS | NAME      | DEFAULT<br>VALUE | DESCRIPTION                                                                    |
|------------------|-------------|--------|-----------|------------------|--------------------------------------------------------------------------------|
| Control Register | Bit 8       |        |           |                  |                                                                                |
| address: 0x01H   | Bit 7       | R/W    |           |                  |                                                                                |
|                  | Bit 6       | R/W    |           |                  |                                                                                |
|                  | Bit 5       | R/W    |           |                  |                                                                                |
|                  | Bit 4       | R/W    | TONE_POS1 | 0                | 00: tone above Vout;<br>01: tone in the middle of Vout;<br>10: tone below Vout |
|                  | Bit 3       | R/W    | TONE_POS0 | 1                |                                                                                |
|                  | Bit 2       | R/W    | CL1       | 0                | Current limit set bits                                                         |
|                  | Bit 1       | R/W    | CL0       | 0                |                                                                                |
|                  | Bit 0       | R/W    | CL_EXT    | 1                | 1: current limit set by external resistor; 0: current limit set by register    |

Some tone detection circuits in LNB is sensitive to the position of the tone on the output voltage. TPS65233 provides options to selection the position by setting the TONE\_POS1 and TONE\_POS0 bits, as illustrated below.



Option 1, TONE\_POS1=0, TONE\_POS0=0, Tone above VLNB



Option 2, TONE POS1=0, TONE POS0=1, Tone in the middle of VLNB



Option 2, TONE POS1=1, TONE POS0=0, Tone below VLNB

Figure 56. Tone Position Programmed by TONE POS1, TONE POS0 Bits

In addition to program the LDO's current continuously via an external resistor, internal registers also provide options to program the current limit. There are four options can be selected.

**Table 5. Current Limit Selection Bits** 

| CL1 | CL0 | CURRENT LIMIT (mA) |  |  |  |  |
|-----|-----|--------------------|--|--|--|--|
| 0   | 0   | 400                |  |  |  |  |
| 0   | 1   | 600                |  |  |  |  |
| 1   | 0   | 750                |  |  |  |  |
| 1   | 1   | 1000               |  |  |  |  |

TPS65233 has full range of diagnostic flags for operation and debug. If any of the flags are triggered, pin FAULT will be pulled low, sending an interrupt signal to processor. Processor then can read the status register to check the error conditions. Status bits are described as follow. Among these bits, TSD and OCP are different from others. Once TSD and OCP are set to "1", the Fault pin logic is latched to low, processor need to reset the bits in order to release the fault conditions. Other bits will change as conditions change without latch.



# Table 6. Status Register 1

|                 |             |        |            | 9                |                                                                                                                                                                                                                                                      |  |  |  |
|-----------------|-------------|--------|------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                 | NO. OF BITS | ACCESS | NAME       | DEFAULT<br>VALUE | DESCRIPTION                                                                                                                                                                                                                                          |  |  |  |
| Status Register | Bit 8       |        |            |                  |                                                                                                                                                                                                                                                      |  |  |  |
| address: 0x02H  | Bit 7       |        |            |                  |                                                                                                                                                                                                                                                      |  |  |  |
|                 | Bit 6       | R      | T125       | 0                | 1: if die temperature T>125°C;<br>0: if die temperature T<125°C;                                                                                                                                                                                     |  |  |  |
|                 | Bit 5       | R      | LDO_ON     | 0                | internal LDO is turned on and boost converter is on;     internal LDO is turned off but boost converter is on                                                                                                                                        |  |  |  |
|                 | Bit 4       | R      |            | 0                | reserved                                                                                                                                                                                                                                             |  |  |  |
|                 | Bit 3       | R      | TSD        | 0                | 1: thermal shutdown occurs;<br>0: thermal shutdown does not occur. FAULT pin<br>pull low and latch, I <sup>2</sup> C master need to read and<br>release                                                                                              |  |  |  |
|                 | Bit 2       | R      | ОСР        | 0                | Over current protection. If over current conditions last for more than 48ms.  1: over current protection triggered.  0: over current protection conditions released.  FAULT pin pull low and latch, I <sup>2</sup> C master need to read and release |  |  |  |
| Bit 1 R         |             | R      | CABLE_GOOD | 0                | Cable connection good. 1: output current above 50 mA; 0: output current less than 50 mA.                                                                                                                                                             |  |  |  |
|                 | Bit 0       | R      | VOUT_GOOD  | 0                | LNB output voltage in range. 1: in range; 0: out of range                                                                                                                                                                                            |  |  |  |



## **Layout Recommendation**

TPS65233 is designed to layout in a 2-layer PCB. The following illustration shows the recommended layout practice. It's critical to make sure the GND of input cap, output cap and the boost converter are connected at one point at same layer as shown below. PGND and AGND are in different region. They are connected to thermal pad. Other components are connected AGND.



Figure 57. 2-Layer PCB Layout

Product Folder Links: TPS65233

Submit Documentation Feedback

www.ti.com 22-Nov-2022

#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| TPS65233RTER     | ACTIVE        | WQFN         | RTE                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 65233                | Samples |
| TPS65233RTET     | ACTIVE        | WQFN         | RTE                | 16   | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 65233                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 22-Nov-2022

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Mar-2023

## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS65233RTER | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS65233RTER | WQFN            | RTE                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS65233RTET | WQFN            | RTE                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS65233RTET | WQFN            | RTE                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com 24-Mar-2023



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS65233RTER | WQFN         | RTE             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS65233RTER | WQFN         | RTE             | 16   | 3000 | 335.0       | 335.0      | 25.0        |
| TPS65233RTET | WQFN         | RTE             | 16   | 250  | 182.0       | 182.0      | 20.0        |
| TPS65233RTET | WQFN         | RTE             | 16   | 250  | 210.0       | 185.0      | 35.0        |

3 x 3, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated