To our customers,

# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics product is not intended without the prior written consent of Renesas Electronics. Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# RENESAS

# HN58V65A Series HN58V66A Series

64 k EEPROM (8-kword  $\times$  8-bit)

Ready/Busy Function, RES Function (HN58V66A)

REJ03C0149-0300Z (Previous ADE-203-539B (Z) Rev. 2.0) Rev. 3.00 Dec. 04. 2003

# Description

Renesas Technology's HN58V65A series and HN58V66A series are a electrically erasable and programmable EEPROM's organized as 8192-word  $\times$  8-bit. They have realized high speed, low power consumption and high relisbility by employing advanced MNOS memory technology and CMOS process and circuitry technology. They also have a 64-byte page programming function to make their write operations faster.

# Features

- Single supply: 2.7 to 5.5 V
- Access time:
  - ----- 100 ns (max) at 2.7 V  $\leq$  V<sub>CC</sub> < 4.5 V
  - 70 ns (max) at 4.5 V  $\leq$  V<sub>cc</sub>  $\leq$  5.5 V
- Power dissipation:
- Active: 20 mW/MHz (typ)
- Standby: 110 µW (max)
- On-chip latches: address, data,  $\overline{CE}$ ,  $\overline{OE}$ ,  $\overline{WE}$
- Automatic byte write: 10 ms (max)
- Automatic page write (64 bytes): 10 ms (max)
- Ready/Busy
- Data polling and Toggle bit
- Data protection circuit on power on/off
- Conforms to JEDEC byte-wide standard
- Reliable CMOS with MNOS cell technology



### Features (cont)

- 10<sup>5</sup> erase/write cycles (in page mode)
- 10 years data retention
- Software data protection
- Write protection by  $\overline{\text{RES}}$  pin (only the HN58V66A series)
- Industrial versions (Temperatur range: -20 to 85°C and -40 to 85°C) are also available.
- There are also lead free products.

# **Ordering Information**

|                | Access time                                       |                                                            |                                      |
|----------------|---------------------------------------------------|------------------------------------------------------------|--------------------------------------|
| Type No.       | $2.7 \text{ V} \le \text{V}_{cc} < 4.5 \text{ V}$ | $4.5~\text{V} \leq \text{V}_{\text{cc}} \leq 5.5~\text{V}$ | _<br>Package                         |
| HN58V65AP-10   | 100 ns                                            | 70 ns                                                      | 600 mil 28-pin plastic DIP (DP-28)   |
| HN58V66AP-10   | 100 ns                                            | 70 ns                                                      | _                                    |
| HN58V65AFP-10  | 100 ns                                            | 70 ns                                                      | 400 mil 28-pin plastic SOP (FP-28D)  |
| HN58V66AFP-10  | 100 ns                                            | 70 ns                                                      | _                                    |
| HN58V65AT-10   | 100 ns                                            | 70 ns                                                      | 28-pin plastic TSOP(TFP-28DB)        |
| HN58V66AT-10   | 100 ns                                            | 70 ns                                                      | _                                    |
| HN58V65AP-10E  | 100 ns                                            | 70 ns                                                      | 600 mil 28-pin plastic DIP (DP-28V)  |
| HN58V66AP-10E  | 100 ns                                            | 70 ns                                                      | Lead free                            |
| HN58V65AFP-10E | 100 ns                                            | 70 ns                                                      | 400 mil 28-pin plastic SOP (FP-28DV) |
| HN58V66AFP-10E | 100 ns                                            | 70 ns                                                      | Lead free                            |
| HN58V65AT-10E  | 100 ns                                            | 70 ns                                                      | 28-pin plastic TSOP(TFP-28DBV)       |
| HN58V66AT-10E  | 100 ns                                            | 70 ns                                                      | Lead free                            |



#### **Pin Arrangement**





## Pin Arrangement (cont)





# **Pin Description**

| Pin name          | Function          |
|-------------------|-------------------|
| A0 to A12         | Address input     |
| I/O0 to I/O7      | Data input/output |
| ŌĒ                | Output enable     |
| CE                | Chip enable       |
| WE                | Write enable      |
| V <sub>cc</sub>   | Power supply      |
| V <sub>ss</sub>   | Ground            |
| RDY/Busy          | Ready busy        |
| RES <sup>*1</sup> | Reset             |
| NC                | No connection     |

Note: 1. This function is supported by only the HN58V66A series.

# **Block Diagram**

Note: 1. This function is supported by only the HN58V66A series.





#### **Operation Table**

| Operation     | CE              | ŌĒ              | WE              | <b>RES</b> * <sup>3</sup>     | RDY/Busy           | I/O         |
|---------------|-----------------|-----------------|-----------------|-------------------------------|--------------------|-------------|
| Read          | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>H</sub> * <sup>1</sup> | High-Z             | Dout        |
| Standby       | V <sub>IH</sub> | ×* <sup>2</sup> | ×               | ×                             | High-Z             | High-Z      |
| Write         | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>H</sub>                | High-Z to $V_{OL}$ | Din         |
| Deselect      | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>H</sub>                | High-Z             | High-Z      |
| Write Inhibit | ×               | ×               | V <sub>IH</sub> | Х                             | _                  | _           |
|               | ×               | V <sub>IL</sub> | ×               | ×                             | _                  | —           |
| Data Polling  | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>H</sub>                | V <sub>oL</sub>    | Dout (I/O7) |
| Program reset | ×               | ×               | ×               | V <sub>IL</sub>               | High-Z             | High-Z      |

Notes: 1. Refer to the recommended DC operating conditions.

2.  $\times$ : Don't care

3. This function supported by only the HN58V66A series.

### **Absolute Maximum Ratings**

| Parameter                                                   | Symbol          | Value                                    | Unit |
|-------------------------------------------------------------|-----------------|------------------------------------------|------|
| Power supply voltage relative to $\mathrm{V}_{\mathrm{ss}}$ | V <sub>cc</sub> | –0.6 to +7.0                             | V    |
| Input voltage relative to $V_{\rm ss}$                      | Vin             | -0.5* <sup>1</sup> to +7.0* <sup>3</sup> | V    |
| Operating temperature range *2                              | Topr            | 0 to +70                                 | °C   |
| Storage temperature range                                   | Tstg            | –55 to +125                              | ٥C   |

Notes: 1. Vin min : -3.0 V for pulse width  $\leq 50$  ns.

2. Including electrical characteristics and data retention.

3. Should not exceed  $V_{cc}$  + 1 V.

### **Recommended DC Operating Conditions**

| Parameter             | Symbol          | Min                  | Тур | Max                   | Unit |
|-----------------------|-----------------|----------------------|-----|-----------------------|------|
| Supply voltage        | V <sub>cc</sub> | 2.7                  | _   | 5.5                   | V    |
|                       | V <sub>ss</sub> | 0                    | 0   | 0                     | V    |
| Input voltage         | V <sub>IL</sub> | -0.3* <sup>1</sup>   | _   | 0.6*5                 | V    |
|                       | V <sub>IH</sub> | 1.9* <sup>2</sup>    | —   | $V_{cc} + 0.3^{*^3}$  | V    |
|                       | $V_{H}^{*4}$    | V <sub>cc</sub> -0.5 | _   | V <sub>cc</sub> + 1.0 | V    |
| Operating temperature | Topr            | 0                    | _   | +70                   | °C   |

Notes: 1.  $V_{IL}$  min: -1.0 V for pulse width  $\leq$  50 ns.

2.  $V_{IH} = 2.2 \text{ V}$  for  $V_{CC} = 3.6 \text{ to } 5.5 \text{ V}$ .

- 3.  $V_{IH}$  max:  $V_{CC}$  + 1.0 V for pulse width  $\leq$  50 ns.
- 4. This function is supported by only the HN58V66A series.

5.  $V_{IL} = 0.8$  V for  $V_{CC} = 3.6$  V to 5.5 V



| Parameter                  | Symbol           | Min                | Тур    | Max             | Unit | Test conditions                                                                                |
|----------------------------|------------------|--------------------|--------|-----------------|------|------------------------------------------------------------------------------------------------|
| Input leakage current      | I <sub>U</sub>   | _                  | _      | 2* <sup>1</sup> | μA   | Vin = 0 V to $V_{cc}$                                                                          |
| Output leakage current     | I <sub>LO</sub>  |                    | _      | 2               | μA   | Vout = 0 V to $V_{cc}$                                                                         |
| Standby $V_{cc}$ curren    | I <sub>CC1</sub> |                    | 1 to 2 | 5               | μA   | $\overline{\text{CE}} = \text{V}_{\text{CC}} - 0.3 \text{ V to V}_{\text{CC}} + 1.0 \text{ V}$ |
|                            | I <sub>CC2</sub> | _                  | _      | 1               | mA   | $\overline{CE} = V_{IH}$                                                                       |
| Operating $V_{cc}$ current | I <sub>CC3</sub> | —                  | —      | 6               | mA   | lout = 0 mA, Duty = 100%,<br>Cycle = 1 $\mu$ s, V <sub>cc</sub> = 3.6 V                        |
|                            |                  |                    | _      | 8               | mA   | lout = 0 mA, Duty = 100%,<br>Cycle = 1 $\mu$ s, V <sub>cc</sub> = 5.5 V                        |
|                            |                  |                    | _      | 12              | mA   | lout = 0 mA, Duty = 100%,<br>Cycle = 100 ns, $V_{cc}$ = 3.6 V                                  |
|                            |                  | _                  |        | 25              | mA   | lout = 0 mA, Duty = 100%,<br>Cycle = 70 ns, V <sub>cc</sub> = 5.5 V                            |
| Output low voltage         | V <sub>ol</sub>  | —                  | —      | 0.4             | V    | I <sub>oL</sub> = 2.1 mA                                                                       |
| Output high voltage        | V <sub>OH</sub>  | $V_{cc} 	imes 0.8$ | _      | —               | V    | I <sub>OH</sub> = -400 μA                                                                      |

# **DC Characteristics** (Ta = 0 to + 70°C, $V_{cc}$ = 2.7 to 5.5 V)

Note: 1.  $I_{\mu}$  on  $\overline{\text{RES}}$  : 100  $\mu$ A max (only the HN58V66A series)

# **Capacitance** (Ta = $+25^{\circ}$ C, f = 1 MHz)

| Parameter          | Symbol             | Min | Тур | Max | Unit | Test conditions |
|--------------------|--------------------|-----|-----|-----|------|-----------------|
| Input capacitance  | Cin* <sup>1</sup>  | _   | _   | 6   | pF   | Vin = 0 V       |
| Output capacitance | Cout* <sup>1</sup> | _   | _   | 12  | pF   | Vout = 0 V      |

Note: 1. This parameter is sampled and not 100% tested.

# AC Characteristics (Ta = 0 to + 70°C, $V_{cc}$ = 2.7 to 5.5 V)

#### **Test Conditions**

- Input pulse levels : 0.4 V to 2.4 V ( $V_{cc} = 2.7$  to 3.6 V), 0.4 V to 3.0 V ( $V_{cc} = 3.6$  to 5.5 V) 0 V to  $V_{cc}$  (RES pin\*<sup>2</sup>)
- Input rise and fall time :  $\leq 5$  ns
- Input timing reference levels : 0.8, 1.8 V
- Output load : 1TTL Gate +100 pF
- Output reference levels : 1.5 V, 1.5 V

# **Read Cycle 1** (2.7 V $\leq$ V<sub>cc</sub> < 4.5 V)

|                                                                        |                   | HN58V6 | 5A/HN58V66A |      |                                                                    |
|------------------------------------------------------------------------|-------------------|--------|-------------|------|--------------------------------------------------------------------|
|                                                                        |                   | -10    |             | _    |                                                                    |
| Parameter                                                              | Symbol            | Min    | Max         | Unit | Test conditions                                                    |
| Address to output delay                                                | t <sub>ACC</sub>  | _      | 100         | ns   | $\overline{CE} = \overline{OE} = V_{IL}, \ \overline{WE} = V_{IH}$ |
| CE to output delay                                                     | t <sub>CE</sub>   |        | 100         | ns   | $\overline{OE} = V_{IL},  \overline{WE} = V_{IH}$                  |
| OE to output delay                                                     | t <sub>oe</sub>   | 10     | 50          | ns   | $\overline{CE} = V_{IL}, \overline{WE} = V_{IH}$                   |
| Address to output hold                                                 | t <sub>oH</sub>   | 0      |             | ns   | $\overline{CE} = \overline{OE} = V_{IL}, \ \overline{WE} = V_{IH}$ |
| $\overline{OE}$ ( $\overline{CE}$ ) high to output float* <sup>1</sup> | $\mathbf{t}_{DF}$ | 0      | 40          | ns   | $\overline{CE} = V_{IL}, \ \overline{WE} = V_{IH}$                 |
| RES low to output float* <sup>1,2</sup>                                | t <sub>DFR</sub>  | 0      | 350         | ns   | $\overline{CE} = \overline{OE} = V_{IL}, \ \overline{WE} = V_{IH}$ |
| RES to output delay*2                                                  | t <sub>RR</sub>   | 0      | 450         | ns   | $\overline{CE} = \overline{OE} = V_{IL}, \ \overline{WE} = V_{IH}$ |



#### Write Cycle 1 (2.7 V $\leq$ V<sub>CC</sub> < 4.5 V)

| Parameter                              | Symbol           | Min* <sup>3</sup> | Тур | Max              | Unit | Test conditions |
|----------------------------------------|------------------|-------------------|-----|------------------|------|-----------------|
| Address setup time                     | t <sub>AS</sub>  | 0                 | _   | _                | ns   |                 |
| Address hold time                      | t <sub>AH</sub>  | 50                |     | —                | ns   |                 |
| CE to write setup time (WE controlled) | t <sub>cs</sub>  | 0                 | —   | —                | ns   |                 |
| CE hold time (WE controlled)           | t <sub>cH</sub>  | 0                 | _   |                  | ns   |                 |
| WE to write setup time (CE controlled) | t <sub>ws</sub>  | 0                 |     | _                | ns   |                 |
| WE hold time (CE controlled)           | t <sub>wH</sub>  | 0                 | _   |                  | ns   |                 |
| OE to write setup time                 | t <sub>OES</sub> | 0                 | _   |                  | ns   |                 |
| OE hold time                           | t <sub>OEH</sub> | 0                 |     | _                | ns   |                 |
| Data setup time                        | t <sub>DS</sub>  | 50                | _   |                  | ns   |                 |
| Data hold time                         | t <sub>DH</sub>  | 0                 |     | —                | ns   |                 |
| WE pulse width (WE controlled)         | t <sub>wP</sub>  | 200               |     | —                | ns   |                 |
| CE pulse width (CE controlled)         | t <sub>cw</sub>  | 200               | _   |                  | ns   |                 |
| Data latch time                        | t <sub>DL</sub>  | 100               | _   |                  | ns   |                 |
| Byte load cycle                        | t <sub>BLC</sub> | 0.3               | —   | 30               | μs   |                 |
| Byte load window                       | t <sub>BL</sub>  | 100               | _   |                  | μs   |                 |
| Write cycle time                       | t <sub>wc</sub>  |                   |     | 10* <sup>4</sup> | ms   |                 |
| Time to device busy                    | t <sub>DB</sub>  | 120               | _   |                  | ns   |                 |
| Write start time                       | t <sub>DW</sub>  | 0* <sup>5</sup>   |     | —                | ns   |                 |
| Reset protect time* <sup>2</sup>       | t <sub>RP</sub>  | 100               |     | —                | μs   |                 |
| Reset high time* <sup>2,6</sup>        | t <sub>RES</sub> | 1                 |     |                  | μs   |                 |

Notes: 1. t<sub>DF</sub> and t<sub>DFR</sub> are defined as the time at which the outputs achieve the open circuit conditions and are no longer driven.

- 2. This function is supported by only the HN58V66A series.
- 3. Use this device in longer cycle than this value.
- 4. t<sub>wc</sub> must be longer than this value unless polling techniques or RDY/Busy are used. This device automatically completes the internal write operation within this value.
- 5. Next read or write operation can be initiated after  $t_{DW}$  if polling techniques or RDY/Busy are used.
- 6. This parameter is sampled and not 100% tested.
- 7. A6 through A12 are page addresses and these addresses are latched at the first falling edge of  $\overline{\text{WE}}$ .
- A6 through A12 are page addresses and these addresses are latched at the first falling edge of <del>CE</del>.
- 9. See AC read characteristics.

Read Cycle 2 (4.5 V  $\leq V_{_{CC}} \leq 5.5$  V)

|                                                                        |                  | HN58V6 | 5A/HN58V66A |      |                                                                    |
|------------------------------------------------------------------------|------------------|--------|-------------|------|--------------------------------------------------------------------|
|                                                                        |                  | -10    |             |      |                                                                    |
| Parameter                                                              | Symbol           | Min    | Max         | Unit | Test conditions                                                    |
| Address to output delay                                                | t <sub>ACC</sub> |        | 70          | ns   | $\overline{CE} = \overline{OE} = V_{IL},  \overline{WE} = V_{IH}$  |
| CE to output delay                                                     | t <sub>CE</sub>  |        | 70          | ns   | $\overline{OE} = V_{IL}, \overline{WE} = V_{IH}$                   |
| OE to output delay                                                     | t <sub>oe</sub>  | 10     | 40          | ns   | $\overline{CE} = V_{IL}, \overline{WE} = V_{IH}$                   |
| Address to output hold                                                 | t <sub>on</sub>  | 0      |             | ns   | $\overline{CE} = \overline{OE} = V_{IL}, \ \overline{WE} = V_{IH}$ |
| $\overline{OE}$ ( $\overline{CE}$ ) high to output float* <sup>1</sup> | $t_{\rm DF}$     | 0      | 30          | ns   | $\overline{CE} = V_{IL}, \overline{WE} = V_{IH}$                   |
| RES low to output float* <sup>1, 2</sup>                               | t <sub>DFR</sub> | 0      | 350         | ns   | $\overline{CE} = \overline{OE} = V_{IL}, \ \overline{WE} = V_{IH}$ |
| RES to output delay*2                                                  | t <sub>RR</sub>  | 0      | 450         | ns   | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$   |



#### Write Cycle 2 (4.5 V $\leq$ V<sub>cc</sub> $\leq$ 5.5 V)

| Parameter                              | Symbol           | Min* <sup>3</sup> | Тур | Max              | Unit | Test conditions |
|----------------------------------------|------------------|-------------------|-----|------------------|------|-----------------|
| Address setup time                     | t <sub>AS</sub>  | 0                 | _   | _                | ns   |                 |
| Address hold time                      | t <sub>AH</sub>  | 50                |     |                  | ns   |                 |
| CE to write setup time (WE controlled) | t <sub>cs</sub>  | 0                 | _   | _                | ns   |                 |
| CE hold time (WE controlled)           | t <sub>cH</sub>  | 0                 | _   | _                | ns   |                 |
| WE to write setup time (CE controlled) | t <sub>ws</sub>  | 0                 |     |                  | ns   |                 |
| WE hold time (CE controlled)           | t <sub>wH</sub>  | 0                 | _   | _                | ns   |                 |
| OE to write setup time                 | t <sub>OES</sub> | 0                 | _   | _                | ns   |                 |
| OE hold time                           | t <sub>OEH</sub> | 0                 |     |                  | ns   |                 |
| Data setup time                        | t <sub>DS</sub>  | 50                | _   | _                | ns   |                 |
| Data hold time                         | t <sub>DH</sub>  | 0                 | _   | —                | ns   |                 |
| WE pulse width (WE controlled)         | t <sub>wP</sub>  | 100               |     | _                | ns   |                 |
| CE pulse width (CE controlled)         | t <sub>cw</sub>  | 100               | _   | —                | ns   |                 |
| Data latch time                        | t <sub>DL</sub>  | 50                | _   | —                | ns   |                 |
| Byte load cycle                        | t <sub>BLC</sub> | 0.2               | —   | 30               | μs   |                 |
| Byte load window                       | t <sub>BL</sub>  | 100               | _   | _                | μs   |                 |
| Write cycle time                       | t <sub>wc</sub>  | _                 |     | 10* <sup>4</sup> | ms   |                 |
| Time to device busy                    | t <sub>DB</sub>  | 120               | _   | _                | ns   |                 |
| Write start time                       | t <sub>DW</sub>  | 0* <sup>5</sup>   | —   | —                | ns   |                 |
| Reset protect time* <sup>2</sup>       | t <sub>RP</sub>  | 100               | —   | —                | μs   |                 |
| Reset high time* <sup>2,6</sup>        | t <sub>res</sub> | 1                 |     |                  | μs   |                 |

Notes: 1.  $t_{DFR}$  and  $t_{DFR}$  are defined as the time at which the outputs achieve the open circuit conditions and are no longer driven.

- 2. This function is supported by only the HN58V66A series.
- 3. Use this device in longer cycle than this value.
- 4. t<sub>wc</sub> must be longer than this value unless polling techniques or RDY/Busy are used. This device automatically completes the internal write operation within this value.
- 5. Next read or write operation can be initiated after  $t_{DW}$  if polling techniques or RDY/Busy are used.
- 6. This parameter is sampled and not 100% tested.
- 7. A6 through A12 are page addresses and these addresses are latched at the first falling edge of  $\overline{\text{WE}}.$
- A6 through A12 are page addresses and these addresses are latched at the first falling edge of <del>CE</del>.
- 9. See AC read characteristics.



# **Timing Waveforms**

# **Read Timing Waveform**







Byte Write Timing Waveform(1) (WE Controlled)





Byte Write Timing Waveform(2) (CE Controlled)





# Page Write Timing Waveform(1) ( $\overline{\text{WE}}$ Controlled)





# Page Write Timing Waveform(2) (CE Controlled)



# **Data** Polling Timing Waveform





#### **Toggle Bit**

This device provide another function to determine the internal programming cycle. If the EEPROM is set to read mode during the internal programming cycle, I/O6 will charge from "1" to "0" (toggling) for each read. When the internal programming cycle is finished, toggling of I/O6 will stop and the device can be accessible for next read or program.

#### **Toggle Bit Waveform**

Notes: 1. I/O6 begining state is "1".

- 2. I/O6 ending state will vary.
- 3. See AC read characteristics.
- 4. Any address location can be used, but the address must be fixed.







Software Data Protection Timing Waveform(1) (in protection mode)

Software Data Protection Timing Waveform(2) (in non-protection mode)



RENESAS

### **Functional Description**

#### Automatic Page Write

Page-mode write feature allows 1 to 64 bytes of data to be written into the EEPROM in a single write cycle. Following the initial byte cycle, an additional 1 to 63 bytes can be written in the same manner. Each additional byte load cycle must be started within 30  $\mu$ s from the preceding falling edge of  $\overline{WE}$  or  $\overline{CE}$ . When  $\overline{CE}$  or  $\overline{WE}$  is kept high for 100  $\mu$ s after data input, the EEPROM enters write mode automatically and the input data are written into the EEPROM.

#### **Data** Polling

Data polling indicates the status that the EEPROM is in a write cycle or not. If EEPROM is set to read mode during a write cycle, an inversion of the last byte of data outputs from I/O7 to indicate that the EEPROM is performing a write operation.

#### RDY/Busy Signal

RDY/Busy signal also allows status of the EEPROM to be determined. The RDY/Busy signal has high impedance except in write cycle and is lowered to V<sub>OL</sub> after the first write signal. At the end of a write cycle, the RDY/Busy signal changes state to high impedance.

#### **RES** Signal (only the HN58V66A series)

When  $\overline{\text{RES}}$  is low, the EEPROM cannot be read or programmed. Therefore, data can be protected by keeping  $\overline{\text{RES}}$  low when  $V_{cc}$  is switched.  $\overline{\text{RES}}$  should be high during read and programming because it doesn't provide a latch function.





#### WE, CE Pin Operation

During a write cycle, addresses are latched by the falling edge of  $\overline{WE}$  or  $\overline{CE}$ , and data is latched by the rising edge of  $\overline{WE}$  or  $\overline{CE}$ .

#### Write/Erase Endurance and Data Retention Time

The endurance is  $10^5$  cycles in case of the page programming and  $10^4$  cycles in case of the byte programming (1% cumulative failure rate). The data retention time is more than 10 years when a device is page-programmed less than  $10^4$  cycles.

#### **Data Protection**

To prevent this phenomenon, this device has a noise cancellation function that cuts noise if its width is 15 ns or less.

1. Data Protection against Noise on Control Pins (CE, OE, WE) during Operation

During readout or standby, noise on the control pins may act as a trigger and turn the EEPROM to programming mode by mistake. Be careful not to allow noise of a width of more than 15 ns on the control pins.





2. Data protection at  $V_{cc}$  on/off

When  $V_{cc}$  is turned on or off, noise on the control pins generated by external circuits (CPU, etc) may act as a trigger and turn the EEPROM to program mode by mistake. To prevent this unintentional programming, the EEPROM must be kept in an unprogrammable state while the CPU is in an unstable state.

Note: The EEPROM shoud be kept in unprogrammable state during  $V_{cc}$  on/off by using CPU RESET signal.



#### 2.1 Protection by $\overline{CE}$ , $\overline{OE}$ , $\overline{WE}$

To realize the unprogrammable state, the input level of control pins must be held as shown in the table below.

| CE | V <sub>cc</sub> | ×               | ×               |  |
|----|-----------------|-----------------|-----------------|--|
| ŌĒ | ×               | V <sub>ss</sub> | ×               |  |
| WE | ×               | ×               | V <sub>cc</sub> |  |

×: Don't care.

 $V_{cc}$ : Pull-up to  $V_{cc}$  level.

V<sub>ss</sub>: Pull-down to V<sub>ss</sub> level.

2.2 Protection by  $\overline{\text{RES}}$  (only the HN58V66A series)

The unprogrammable state can be realized by that the CPU's reset signal inputs directly to the EEPROM's  $\overline{\text{RES}}$  pin.  $\overline{\text{RES}}$  should be kept  $V_{ss}$  level during  $V_{cc}$  on/off. The EEPROM breaks off programming operation when  $\overline{\text{RES}}$  becomes low, programming operation doesn't finish correctly in case that  $\overline{\text{RES}}$  falls low during programming operation.  $\overline{\text{RES}}$  should be kept high for 10 ms after the last data input.





3. Software data protection

To prevent unintentional programming caused by noise generated by external circuits, this device has the software data protection function. In software data protection mode, 3 bytes of data must be input before write data as follows. And these bytes can switch the non-protection mode to the protection mode. SDP is enabled if only the 3 bytes code is input.

| Address                    | Data                                      |
|----------------------------|-------------------------------------------|
| 1555<br>↓<br>0AAA          | AA<br>↓<br>55<br>↓                        |
| 1555<br>↓<br>Write address | A0<br>↓<br>Write data } Normal data input |

Software data protection mode can be cancelled by inputting the following 6 bytes. After that, this device turns to the non-protection mode and can write data normally. But when the data is input in the cancelling cycle, the data cannot be written.

| Address | Data               |
|---------|--------------------|
| 1555    | AA                 |
| OAAA    | 55                 |
| 1555    | 80                 |
| 1555    | AĂ                 |
| OAĂA    | 5 <mark>,</mark> 5 |
| 1555    | ↓<br>20            |
|         |                    |

The software data protection is not enabled at the shipment.

Note: There are some differences between Renesas Technology's and other company's for enable/disable sequence of software data protection. If there are any questions, please contact with Renesas Technology's sales offices.



# **Package Dimensions**

#### HN58V65AP Series

HN58V66AP Series (DP-28, DP-28V)





Package Dimensions (cont)

### HN58V65AFP Series

HN58V66AFP Series (FP-28D, FP-28DV)





#### Package Dimensions (cont)

#### HN58V65AT Series

HN58V66AT Series (TFP-28DB, TFP-28DBV)





# **Revision History**

# HN58V65A/HN58V66A Series Data Sheet

| Rev. | Date          | Conte              | tents of Modification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|------|---------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|      |               | Page               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 0.0  | Mar. 18. 1996 | _                  | Initial issue                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 0.1  | Nov. 12. 1996 | _                  | Change of FP-28DA to DP-28<br>Addition of 5 V specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 0.2  | Mar. 7. 1997  |                    | Change of page size: 32 byte to 64 byte<br>Recommended DC Operating Conditions<br>$V_{cc}$ (typ): 0.3 V to —<br>Addition of note 5<br>Change of note 2 (V <sub>IH</sub> = 2.4 V to V <sub>IH</sub> = 2.2 V)<br>DC Characteristics<br>$I_{cc1}$ (min/typ/max): —/—/20 $\mu$ A to —/1 to 2/5 $\mu$ A<br>Change of Test conditions<br>$I_{L1}$ : $V_{cc}$ = 5.5 V, Vin = 5.5 V to Vin = 0 V to V <sub>cc</sub><br>$I_{L0}$ : $V_{cc}$ = 5.5 V, Vout = 5.5/0.4 V to<br>Vout = 0 V to V <sub>cc</sub><br>$I_{cc1}$ : $\overline{CE} = V_{cc}$ to $\overline{CE} = V_{cc}$ -0.3 V to V <sub>cc</sub> + 1 V |  |  |
| 1.0  | Aug. 28. 1997 | 7<br>8<br>12<br>20 | DC Characteristics<br>ICC <sub>3</sub> : -/-/10 μA to -/-/8 μA<br>AC Characteristic<br>Input pules level: 0.4 V to V <sub>ss</sub> to 0 V to V <sub>ss</sub><br>Timing Waveform<br>Read Timing Waveform: Correct error<br>Functional Description<br>Data Protection: Addition of description                                                                                                                                                                                                                                                                                                         |  |  |
| 2.0  | Jan. 22.1998  | _                  | Change of Subtitle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 3.00 | Dec. 04. 2003 | 2<br>24-26         | Change format issued by Renesas Technology Corp.<br>Ordering Information<br>Addition of HN58V65AP-10E, HN58V66AP-10E, HN58V65AFP-10E,<br>HN58V66AFP-10E, HN58V65AT-10E, HN58V66AT-10E<br>Package Dimensions<br>DP-28 to DP-28, DP-28V<br>FP-28D to FP-28D, FP-28DV<br>TFP-28DB to TFP-28DB, TFP-28DBV                                                                                                                                                                                                                                                                                                |  |  |

### RenesasTechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

#### Keep safety first in your circuit designs!

- The party inst in your circuit designs:
  1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.
  Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

- Notes regarding these materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
  Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
  All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. Please also pay attention to information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product.
  4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to eva use.
- use. 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.



http://www.renesas.com

# **RENESAS SALES OFFICES**

Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500 Fax: <1> (408) 382-7501

#### Renesas Technology Europe Limited.

Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, United Kingdom Tel: <44> (1628) 585 100, Fax: <44> (1628) 585 900

Renesas Technology Europe GmbH Dornacher Str. 3, D-85622 Feldkirchen, Germany Tel: <49> (89) 380 70 0, Fax: <49> (89) 929 30 11

Renesas Technology Hong Kong Ltd. 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2375-6836

Renesas Technology Taiwan Co., Ltd. FL 10, #99, Fu-Hsing N. Rd., Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology (Shanghai) Co., Ltd. 26/F., Ruijin Building, No.205 Maoming Road (S), Shanghai 200020, China Tel: <86> (21) 6472-1001, Fax: <86> (21) 6415-2952

Renesas Technology Singapore Pte. Ltd. 1, Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001