SLAS281B – JULY 2000 – REVISED JUNE 2002

- $\bullet$  **Two 16-Bit Analog-to-Digital Converters (ADC)**
- $\bullet$  **Two 16-Bit Digital-to-Analog Converters (DAC)**
- $\bullet$ **Programmable Input/Output Gain**
- $\bullet$  **Analog Crosspoint to Connect the Two Coder/Decoders (Codecs) to Any of the I/O Ports. Controlled Through the Serial Port or the I2C Bus**
- $\bullet$  **8-Bit A-Law/**µ**-Law Companded Data or 16-Bit Linear Data Complying With G.711 Standard**
- $\bullet$  **Programmable ADC and DAC Conversion Rate**
- $\bullet$  **Typical 77-dB Signal-to-Noise + Distortion for ADC**
- $\bullet$  **Typical 78-dB Signal-to-Noise + Distortion for the DAC**
- $\bullet$ **Typical 80-dB Dynamic Range**
- $\bullet$  **All Typical Sampling Rates, Such as 7.2, 8, 8.229, 9.6, 10.285, 12, 14.4, and 16 kHz Supported**
- $\bullet$  **Preamplifiers for Microphone, Handset, Headset, and Speaker Phone Gain Selectable Via the Serial Port or I2C Bus**
- $\bullet$ **2.5-V Microphone Bias Voltage**
- $\bullet$  **Seamless Interface to a Single Multichannel Buffered Serial Port (McBSP) of a C54x or a C6x DSP**
- $\bullet$  **Four TLV320AIC22 ICs Can Be Cascaded Together to Allow up to Eight Channels**
- $\bullet$ **2s-Complement Data Format**
- $\bullet$ **Differential Outputs**
- $\bullet$  **Typical Low Crosstalk** < –**85 dB (Interchannel)**
- $\bullet$ **Hardware/Software Power Down**
- $\bullet$ **Independent Power Down for Drivers**
- $\bullet$ **Single 3.3-V Supply Operation**
- $\bullet$ **120-mW Typical Power Consumption**
- $\bullet$  **Packaged in 48-Pin Low-Profile Quad Flatpack (LQFP) Package**

### **description**

The TLV320AIC22 is a dual coder/decoder (codec) for voice applications, including voice-over-internet protocol (VOIP). It features two ADC conversion channels and two DAC conversion channels that can be connected to a handset, headset, speaker, microphone, or a subscriber line via an analog crosspoint.

The TLV320AIC22 has a flexible serial interface that allows the two channels of the TLV320AIC22 to be interfaced to a single multichannel buffered serial port (McBSP) of the DSP. The two channels share the digital interface at different time slots. Up to four TLV320AIC22 units can be cascaded together to allow eight channels. For control purposes, either the serial interface or the I<sup>2</sup>C interface can be used. Programmable gain amplifiers, preamplifier gain, microphone bias voltages, and analog crosspoint are programmed through the serial interface or the I2C interface. The TLV320AIC22 can be powered down, via a dedicated pin or by using software control, to reduce power dissipation.

The TLV320AIC22 is available in a 48-pin LQFP package and is characterized for operation from  $-40^{\circ}$ C to 85 $^{\circ}$ C.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Products conform to specifications per the terms of Texas Instruments<br>standard warranty. Production processing does not necessarily include<br>testing of all parameters.



**PRODUCTION DATA information is current as of publication date.** Copyright 2002, Texas Instruments Incorporated

#### SLAS281B – JULY 2000 – REVISED JUNE 2002



NC – No internal connection



SLAS281B – JULY 2000 – REVISED JUNE 2002

### **functional block diagram**



NOTES: 1. Input and output analog signals are differential. All switches are register controlled.

2. The attenuation on the ADC PGA (12 dB to –36 dB) is done after the ADC. This attenuation cannot prevent clipping. To prevent clipping, both the gain of the preamp and the PGA should be lowered to the required value.

#### **PGA PGA Antialiasing Filter Sigma-Delta ADC Decimation Buffer**  $\left| \bigoplus$  **Filter Digital Loopback Low-Pass Filter Sigma-Delta DAC Interpolation Filter Vref Analog Loopback Analog Input Analog Output Digital Output VCOM Digital Input**

### **functional block diagram (one of two codecs shown)**



SLAS281B – JULY 2000 – REVISED JUNE 2002

### **Terminal Functions**



NOTE 3: This device has separate analog and digital power and ground pins. For best operation and results, the PC board design should utilize separate analog and digital power supplies as well as separate analog and digital ground planes. Mixed-signal design practices should be used.



SLAS281B – JULY 2000 – REVISED JUNE 2002

### **Terminal Functions (Continued)**



NOTES: 3. This device has separate analog and digital power and ground pins. For best operation and results, the PC board design should utilize separate analog and digital power supplies as well as separate analog and digital ground planes. Mixed-signal design practices should be used.

4. The LNINP and LNINM are sensitive to crosstalk from LNOUTP and LNOUTM. Keep the LNOUT and LNIN signals separated on the printed circuit board. Do not route the LNOUT signals parallel to the LNIN signals.



#### SLAS281B – JULY 2000 – REVISED JUNE 2002

### **absolute maximum ratings over operating free-air temperature (unless otherwise noted)†**



† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **recommended operating conditions**



**electrical characteristics over recommended operating free-air temperature range,**   $DV_{DD}$  = 3.3 V,  $AV_{DD1}$  =  $AV_{DD2}$  =  $AV_{DD3}$  = 3.3 V (unless otherwise noted)

### **digital inputs and outputs**





SLAS281B – JULY 2000 – REVISED JUNE 2002

### **ADC channel transfer response characteristics over recommended ranges of supply voltage and operating free-air temperature, when selecting handset or headset as input**



NOTES: 5. The filter gain outside of the passband is measured with respect to the gain at 1020 Hz. The analog input test signal is a sine wave with 0 dBr = 4  $V_I(p)$  differential as the reference level for ADC analog input signal.

6. When the high-pass filter is bypassed, the passband is 0 Hz to 3 kHz. When the high-pass filter is inserted, the passband is 300 Hz to 3 kHz.

7. When the high-pass filter is bypassed, the passband is 0 Hz to 6 kHz. When the high-pass filter is inserted, the passband is 600 Hz to 6 kHz.

### **ADC channel passband frequency characteristics with microphone selected as input**



NOTES: 5. The filter gain outside of the passband is measured with respect to the gain at 1020 Hz. The analog input test signal is a sine wave with 0 dBr = 4  $V_{I(PP)}$  differential as the reference level for ADC analog input signal.

6. When the high-pass filter is bypassed, the passband is 0 Hz to 3 kHz. When the high-pass filter is inserted, the passband is 300 Hz to 3 kHz.

7. When the high-pass filter is bypassed, the passband is 0 Hz to 6 kHz. When the high-pass filter is inserted, the passband is 600 Hz to 6 kHz.



SLAS281B – JULY 2000 – REVISED JUNE 2002

### **ADC channel passband frequency characteristics with line input selected**



NOTES: 5. The filter gain outside of the passband is measured with respect to the gain at 1020 Hz. The analog input test signal is a sine wave with 0 dBr = 4  $V_I$ (pp) differential as the reference level for ADC analog input signal.

6. When the high-pass filter is bypassed, the passband is 0 Hz to 3 kHz. When the high-pass filter is inserted, the passband is 300 Hz to 3 kHz.

7. When the high-pass filter is bypassed, the passband is 0 kHz to 6 kHz. When the high-pass filter is inserted, the passband is 600 Hz to 6 kHz.

### **ADC dynamic performance characteristics (see Note 5 and Note 8)**



NOTES: 5. The filter gain outside of the passband is measured with respect to the gain at 1020 Hz. The analog input test signal is a sine wave with 0 dBr = 4  $V_I$ (pp) differential as the reference level for ADC analog input signal.

8. The test condition is a 1020-Hz input signal with an 8-kHz conversion rate. Input and output common mode is 1.5 V.



SLAS281B – JULY 2000 – REVISED JUNE 2002



### **ADC dynamic performance characteristics (see Note 5 and Note 8) (continued)**

NOTES: 5. The filter gain outside of the passband is measured with respect to the gain at 1020 Hz. The analog input test signal is a sine wave with 0 dBr = 4  $V_I$ (PP) differential as the reference level for ADC analog input signal.

8. The test condition is a 1020-Hz input signal with an 8-kHz conversion rate. Input and output common mode is 1.5 V.

### **ADC characteristics**





SLAS281B – JULY 2000 – REVISED JUNE 2002

### **callerID frequency response characteristics (see Figure 1)**



NOTE 9: All values are applicable when used with external components as shown in Figure 23.



**Figure 1. CallerID Frequency Response**

### **DAC dynamic performance characteristics**



NOTES: 10. The input signal is the digital equivalent of a sine wave (digital full scale = 0 dBr). A 0 dBr or full-scale digital input results in a 4-V(p-p) differential output.

12. The input signal is the digital equivalent of a sine wave (digital full scale = 0 dBr). A 0 dBr or full-scale digital input results in a 5-V(p-p) differential output.







NOTES: 10. The input signal is the digital equivalent of a sine wave (digital full scale = 0 dBr). A 0 dBr or full-scale digital input results in a 4-V(p-p) differential output.

#### **DAC channel transfer response characteristics over recommended ranges of supply voltage and operating free-air temperature (see Note 10 and Note 11), with DAC connected to handset (HSOUT) or headset (HDOUT) drivers**



NOTES: 10. The input signal is the digital equivalent of a sine wave (digital full scale = 0 dBr). A 0 dBr or full-scale digital input results in a 4-V(p-p) differential output.

11. The filter gain is measured with respect to the gain at 1020 Hz.



### **DAC channel passband frequency characteristics with DAC connected to 8-**Ω **speaker driver (SPOUT) (see Note 11 and Note 12)**



NOTES: 11. The filter gain is measured with respect to the gain at 1020 Hz.

12. The input signal is the digital equivalent of a sine wave (digital full scale = 0 dBr). A 0 dBr or full-scale digital input results in a 5-V(p<sub>-P)</sub> differential output.

### **DAC channel passband frequency characteristics with DAC connected to line output driver (LNOUT) (see Note 10 and Note 11)**



NOTES: 10. The input signal is the digital equivalent of a sine wave (digital full scale = 0 dBr). A 0 dBr or full-scale digital input results in a 4-V(p<sub>-P)</sub> differential output.

11. The filter gain is measured with respect to the gain at 1020 Hz.

#### **line output out-of-band performance characteristics**





SLAS281B – JULY 2000 – REVISED JUNE 2002

### **DAC characteristics**



NOTES: 12. The conversion rate is 8 kHz.

13. This amplifier should be used only in differential mode.

14. Common mode: 1.5 V

### **power-supply rejection characteristics (see Note 15)**

![](_page_12_Picture_417.jpeg)

NOTE 15: Power-supply rejection measurements are made with both the ADC and the DAC channels idle and a 200-mV peak-to-peak signal applied to the appropriate supply.

### **power-supply characteristics**

![](_page_12_Picture_418.jpeg)

#### **speaker driver characteristics**

![](_page_12_Picture_419.jpeg)

![](_page_12_Picture_14.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

#### **handset and headset driver characteristics**

![](_page_13_Picture_384.jpeg)

### **line driver characteristics**

![](_page_13_Picture_385.jpeg)

### **4-bit DAC characteristics**

![](_page_13_Picture_386.jpeg)

## **microphone bias characteristics**

![](_page_13_Picture_387.jpeg)

## **timing requirements**

### **MCLK**

![](_page_13_Picture_388.jpeg)

![](_page_13_Picture_13.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

### **timing requirements**

![](_page_14_Picture_296.jpeg)

### **switching characteristics**

![](_page_14_Picture_297.jpeg)

### **reset timing**

![](_page_14_Picture_298.jpeg)

![](_page_14_Figure_8.jpeg)

**Figure 2. Digital I/O Timing for Data Channel**

![](_page_14_Picture_10.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

### **detailed description**

#### **codecs**

There are two codecs on the TLV320AIC22 that can be connected to any of the analog inputs or outputs via the internal analog crosspoint. The codecs are full 8-bit PCM companded or 16-bit linear codecs that meet G.711 standards and include transmit band-pass and receive low-pass filters. A-law/µ-law companding or linear coding and –36 dB to 12 dB of analog gain adjustment in steps of 1.5 dB for each path are selectable via the I2C or serial interface. These modes can be selected by programming the appropriate register. In the 8-bit PCM companded mode, the data is zero padded to 15 bits, and the 16th bit serves as the valid data bit.

### **analog crosspoint**

The internal analog crosspoint is a lossless analog switch matrix controlled via the I<sup>2</sup>C or serial interface. It allows any source device to be connected to any sink device. Additionally, special summing connections with adjustable loss are included to implement sidetone for the handset and headset ports. A muting function is included on any of the sink devices. The control for the analog crosspoint, defined in the register map, is done in such a way that a particular analog input or output can be connected to a codec by setting a single bit. This implies that more than one analog input or output can be connected to a codec at one time. Full performance is assured for two or fewer inputs and outputs connected to a codec, except in the case of the line output. Connecting the output of both codecs to the line output (LNOUTP and LNOUTM) is not allowed.

### **ADC channel**

The ADC channel consists of a programmable gain amplifier (PGA), antialiasing filter, sigma-delta ADC and decimation filter. The ADC is an oversampling sigma-delta modulator. The ADC provides high resolution and low-noise performance using oversampling techniques and the noise-shaping advantages of sigma-delta modulators.

The analog input signals are amplified and filtered by on-chip buffers and an antialiasing filter before being applied to ADC input. The ADC converts the signal into discrete output digital words, in 2s-complement format, corresponding to the analog signal value at the sampling time.

The decimation filter reduces the digital data rate to the sampling rate. This is accomplished by decimating with a ratio equal to the oversampling ratio. The output of this filter is a 15-bit 2s-complement data word, clocking at the selected sample rate. The sixteenth bit is a data-valid flag.

These 15-bit digital words, representing sampled values of the analog input signal, are sent to the host via the serial-port interface. If the ADC reaches its maximum value, a control register flag is set. This bit can be read only via the serial port. The ADC and DAC conversions are synchronous.

The digital conversion data is transmitted out of the device via the serial interface, with the data-valid flag being transmitted first, followed by the MSB of the conversion data. Data is transmitted on the rising edge of BCLK.

The bandwidth of the codec is 3.6 kHz, for a sampling rate of 8 kHz, and scales linearly for other sampling rates. The gain of the ADC input amplifier is programmed in register 3 for codec 1 and register 8 for codec 2.

The ADC channel contains a high-pass filter that suppresses power-line frequencies that can be bypassed by programming the appropriate bits in registers 15 and 16 for codec 1 or codec 2, respectively.

![](_page_15_Picture_15.jpeg)

### **detailed description (continued)**

#### **DAC channel**

The DAC channel consists of an interpolation filter, a sigma-delta DAC, low-pass filter, and a programmable gain amplifier. The DAC is an oversampling sigma-delta modulator. The DAC performs high-resolution, low-noise DAC, using oversampling sigma-delta techniques.

The DAC receives 16-bit data words (2s complement) from the host via the serial-port interface. Data is latched on the falling edge of BCLK. The MSB of the digital data is transmitted to the DAC first, ending with the LSB as the last bit.

The data is converted to an analog voltage by the sigma-delta DAC, composed of a digital interpolation filter and a digital modulator. The interpolation filter resamples the digital data at a rate of N times the incoming sample rate, where N is the oversampling ratio. The high-speed data output from this filter then is applied to the sigma-delta DAC.

The DAC output then is passed to an internal, low-pass filter to complete the signal reconstruction, resulting in an analog signal. This analog signal then is buffered and amplified by a differential output driver capable of driving the required load. The gain of the DAC output amplifier is programmed in register 4 for codec 1 and register 9 for codec 2.

#### **analog and digital loopback**

The test capabilities include an analog loopback and digital loopback. The loopbacks allow the user to test the ADC/DAC channels and can be used for in-circuit system-level tests. The digital loopback feeds the ADC output to the DAC input on the device. The analog loopback loops the DAC output back into the ADC input.

#### **power down and reset**

When the power-down pin (PWRDWN) is pulled high, the device goes into a power-down mode, where the required analog power-supply current drops to approximately 100 µA and the digital power-supply current drops to approximately 2 mA. This is called the hardware power-down mode. The serial interface and I<sup>2</sup>C interface still are enabled. All register values are sustained and the device resumes full-power operation without reinitialization when PWRDWN is pulled low again. PWRDWN resets the counters only and preserves the programmed register contents. After the PWRDWN pin has been pulled low, the user must wait at least two frame syncs before communicating control or conversion information.

Software control can be used to power down individual codecs. Each codec is composed of an ADC, DAC, and a digital filter. Codec power down resets all internal counters, but leaves the contents of the programmable control registers unchanged. Analog circuitry and the analog power-supply current are not affected when programming codec power-down mode. Codec power down is achieved by programming register 2 for codec 1 and register 7 for codec 2.

An analog master power down also can be initiated via software control by programming register 14. Analog master power down is used to power down all of the analog circuitry within the device. This mode is similar to hardware power down in that the required analog power-supply current drops to approximately 100  $\mu$ A.

Table 1 shows the state of the pins during codec power down and hardware power down.

![](_page_16_Picture_15.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

### **power down and reset (continued)**

![](_page_17_Picture_316.jpeg)

### **Table 1. Pin States During Hardware and Codec Power Down**

The capability to individually power down each output driver also is present. Table 2 shows the typical power savings that can be achieved if the associated driver is powered down.

![](_page_17_Picture_317.jpeg)

#### **Table 2. Powering Down Individual Drivers**

![](_page_17_Picture_8.jpeg)

#### **power down and reset (continued)**

There are two ways to reset the TLV320AIC22:

- $\bullet$ By pulling the RESET pin low, or
- $\bullet$ By writing to the software reset bits in control registers 2 and/or 7 to reset either codec

Asserting the RESET pin low puts the device into a default state with default register settings. After deasserting the RESET pin, the user should wait a minimum of 10  $\mu$ s before sending control or conversion data to the device.

The default register settings are described in the sections titled suggested configuration sequence and register map. After a software reset has been removed, control and conversion data can be sent in the next frame.

Asserting a software reset by programming register 2 puts register 1, 2, 3, 4, 5, and 15 in their default settings and resets codec 1.

Asserting a software reset by programming register 7 puts register 6–14, 16, and 17 in their default settings and resets codec 2.

#### **microphone bias**

To operate Electret microphones properly, a bias voltage and current are provided. Typically, the current drawn by the microphone is on the order of 100  $\mu$ A to 800  $\mu$ A and the bias voltage is specified across the microphone at 2.5 V. The bias has good power-supply noise rejection in the audio band, can source 4-mA max current, and can be shared between all the microphones.

#### **microphone amplifiers**

There are three microphone preamplifiers, one each for the handset, headset, and speakerphone microphones. The input signals for the handset and headset amps typically are less than 20 mVrms, 100 mV max. The input signals for the speakerphone amp typically are less than 2 mVrms, 20 mV max. The amplifiers have a differential input to minimize noise and EMC immunity problems. Three values for the gain for the handset and headset microphones and four values for the gain for the speakerphone microphone are selectable via the  $12C$  or serial interface to cater to the requirements in Europe and North America. The frequency response is flat, up to 8 kHz.

![](_page_18_Picture_210.jpeg)

#### **Table 3. Gain Settings**

By default, the echo gain for the handset and headset are 14 dB. Therefore, a connection exists between the handset and headset inputs (microphones) and their respective outputs (speakers) in order to implement sidetone.

#### **driver amplifiers**

There are two driver amplifiers that are meant to drive a 150- $\Omega$  handset or headset speakers, differentially. The drive amplifier is differential, to minimize noise and EMC immunity problems. The frequency response is flat, up to 8 kHz.

#### **speakerphone amplifiers**

The speakerphone speaker impedance is 8  $\Omega$ . The drivers are capable of providing a 5-V peak-to-peak differential signal, which means that the peak power is about 390 mW. The differential drive amplifier achieves this and minimizes noise and EMC immunity problems. The frequency response is flat, up to 8 kHz.

![](_page_18_Picture_21.jpeg)

#### SLAS281B – JULY 2000 – REVISED JUNE 2002

### **4-bit DAC**

The 4-bit DAC can be used to provide bias to any component on the board, such as a liquid-crystal display (LCD). The output of the 4-bit DAC is controlled through the  $1<sup>2</sup>C$  or the serial interface by writing to the four LSBs of control register 12. It uses 2s-complement data. The DAC has a settling time of about 5  $\mu$ s, a linearity of  $\pm 0.5$ LSB, and is a voltage output DAC. It provides a maximum output of 3 V. For a 16-character by 2-line LCD display module, the contrast control requires 0.2 mA. The input codes and the corresponding output voltages at the LCDOUT pin are shown in Table 4.

| <b>INPUT VALUE</b><br>(DECIMAL) | <b>INPUT CODE</b><br>(2s COMPLEMENT)<br>$D3-D0$ | <b>OUTPUT VOLTAGE</b> |
|---------------------------------|-------------------------------------------------|-----------------------|
| $\overline{7}$                  | 0111                                            | 2.8125                |
| 6                               | 0110                                            | 2.625                 |
| 5                               | 0101                                            | 2.4375                |
| 4                               | 0100                                            | 2.25                  |
| 3                               | 0011                                            | 2.0625                |
| 2                               | 0010                                            | 1.875                 |
| 1                               | 0001                                            | 1.6875                |
| 0                               | 0000                                            | 1.5                   |
| $-1$                            | 1111                                            | 1.3125                |
| $-2$                            | 1110                                            | 1.125                 |
| $-3$                            | 1101                                            | 0.9375                |
| $-4$                            | 1100                                            | 0.75                  |
| $-5$                            | 1011                                            | 0.5625                |
| $-6$                            | 1010                                            | 0.375                 |
| $-7$                            | 1001                                            | 0.1875                |
| $-8$                            | 1000                                            | 0                     |

**Table 4. 4-Bit DAC Input Code vs Output Voltage**

### **callerID amplifier**

The callerID amplifier has a fixed 0-dB gain (typ), attenuates the low-frequency ring signal, and isolates from the line. This input also can be connected to the ADC via the analog crosspoint.

### **line ports**

The line ports can be connected, via a transformer, to a telephone line. The driver stage is capable of driving a 600-Ω load, differentially, to near rail-to-rail swing. This stage is implemented such that the resistors and capacitors are integrated. Signal levels at the input pins can be as high as 1.4 Vrms (2 V). The analog pole select option (register 14) allows the user to select the position of the filter pole for the line input and output.

### **serial interface**

The serial interface is designed to provide glueless interface to the MCBSP port of a TMS320C54x or TMS320C6x DSP. This interface is used primarily for transferring ADC and DAC data. However, control register information also can be transferred; refer to register programming using the serial interface. The serial interface is a four-line interface, consisting of the following:

- $\bullet$ BCLK: the bit clock used to transmit and receive data bits
- $\bullet$ FSYNC: the frame-sync signal that denotes the start of a new frame of data
- $\bullet$ DOUT: the output serial data used to transfer ADC data and register information to the attached DSP

![](_page_19_Picture_15.jpeg)

 $\bullet$ DIN: the input serial data used to transfer DAC data and register control information from the attached DSP

### **serial interface (continued)**

The TLV320AIC22 can be configured as a master or a slave. See the master/slave functionality section for a detailed description. When configured as a master device, FSYNC and BCLK are generated by the master codec and input to the DSP.

Data is received and transmitted in frames consisting of 256 BCLKs, which is 16, 16-bit time slots. Each frame is subdivided into time slots, consisting of 16 BCLKs per time slot. In each frame, two time slots are reserved for control-register information and eight time slots are reserved for codec data. The remaining six time slots are unused. A pulse on the FSYNC pin indicates the beginning of a frame.

The control information is valid only when the serial interface has been selected by connecting the I2C/SPI pin to logic 0. The frame format is shown in Figure 3, and the timing diagram for the frame is shown in Figure 4.

![](_page_20_Figure_7.jpeg)

**256 BCLK Cycles**

![](_page_20_Figure_9.jpeg)

![](_page_20_Figure_10.jpeg)

**Figure 4. Timing Diagram for the TLV320AIC22 Frame Format**

When the serial interface is selected for control (the  $12C/SPI$  pin set to logic 0), the first two time slots after the FSYNC pulse (time slots 0 and 1) are used for sending and receiving control data. The next eight slots are used for actual conversion data sent and received by the codec.

Each time slot is 16 bits wide. Data bytes always are sent, with the first bit representing the MSB. Transmitted data is sent on the rising edge of BCLK and data being received is latched on the falling edge of BCLK.

![](_page_20_Picture_14.jpeg)

### **detailed description (continued)**

### **control register address and data**

When the I<sup>2</sup>C/SPI pin is tied to a logic low, the serial interface is selected for controlling the device. Control information is sent and received in time slots 0 and 1. An active-high pulse on the FSYNC pin indicates the start of a frame. The structure of time slots 0 and 1 is shown in Figures 5 and 6. Bit 15 (the MSB) is transmitted or received first. Transmitted data is sent on the rising edge of BCLK and data being received is latched on the falling edge of BCLK.

Time slot 0 indicates:

- $\bullet$ If a read or write operation is occurring
- $\bullet$ Which device is being accessed
- $\bullet$ The register address within the device being accessed

AD0 (LSB) and AD1 (MSB) form the device address. Up to four TLV320AIC22 devices can be addressed, with addresses ranging from 0 to 3. The five LSBs in time slot 0 are unused.

![](_page_21_Picture_187.jpeg)

**R/W AD1 AD0 Register Address Unused**

NOTE: The register address is the binary equivalent of the register number

### **Figure 5. Bit Assignment and Definition for Slot-0 Word**

If bit 15 in slot 0 is a 1, a write operation has been requested by the DSP. The DSP drives data onto the DIN pin in the next time slot (time slot 1) as follows:

- $\bullet$ The 8 bits of data to be written into the register appear on the first 8 bits, with the MSB appearing first.
- $\bullet$ The next 8 bits (8 LSBs) are unused.

If bit 15 in slot 0 is a 0 a read operation has been requested. The TLV320AIC22 compares the values of the device address bits, bits 14 and 13 of time slot 0 (AD1 and AD0 bits) to the configuration of the AD1 and AD0 pins on the device to determine if it is the device being addressed. The device drives data on DOUT if it is the addressed device, as follows:

- $\bullet$ The 8 bits of data from the addressed register appear in the first 8 bits, with the MSB appearing first.
- $\bullet$ The next 8 bits (8 LSBs) are unused.

Slot 1: B15–B8 Control register data B7–B0 Unused

![](_page_21_Picture_21.jpeg)

### **control register address and data (continued)**

![](_page_22_Figure_3.jpeg)

**Control Register Data Unused** 

NOTES: A. If the register address is 0x00h, then no register will be updated.

B. The default condition is for control information to be updated every frame. If control information is not to be updated every frame, then register 17 can be programmed to cause the control slots to appear with N frames of empty control slots between them. The contents of register 17 is equal to N. In this condition, the data in slots 0 and 1 that appear in the N frames between frames with valid control slots are ignored. The default setting for register 17 is 0; control slots will appear in every frame. After register 17 is programmed with a nonzero value, the first sequence will have N – 1 frames with empty control slots.

#### **Figure 6. Bit Assignment and Definition for Slot-1 Word**

#### **ADC data word**

A data word occupies one time slot and is 16 bits long. The ADC data word (output on DOUT) can be any of the following:

- $\bullet$ Data-valid flag + 15 bits of linear data
- $\bullet$ 16 bits of linear data (no data-valid flag)
- $\bullet$ Data-valid flag  $+$  A-law or  $\mu$ -law coded PCM data
- $\bullet$ A-law or µ-law coded PCM data (no data-valid flag)

The selection of linear, A-law, or µ-law coding is programmed in register 15, bits 6 and 7. The selection for providing the data-valid flag bit is programmed in register 13. See the ADC and DAC channel data section for a detailed description of the valid and invalid data.

The structure of a data word is shown in Figure 7 and Figure 8.

![](_page_22_Figure_16.jpeg)

NOTE: The MSB of the codec data is bit 14 for linear mode and bit 7 for A-law and  $\mu$ -law.

### **Figure 7. Bit Assignment and Definition for ADC Data Word When the Data-Valid Flag is Enabled**

Figure 7 describes the ADC data-word format when the data-valid flag is used. The data-valid flag is positioned in bit 15 (the MSB of the data word) and is transmitted first. The flag bit is enabled by programming register 13.

Bit 14 of the data word is the most significant bit of the 15-bit codec data when the linear mode is selected and the data-valid flag is enabled.

When A-law or  $\mu$ -law PCM coding is selected, the 8 bits of the PCM data are located, with the MSB in the bit 7 location and the LSB in the bit 0 location of the data word. Unused bits are zero when PCM coding is enabled.

Bit 15 always is the data-valid flag for both the PCM and linear coding when the data-valid flag is enabled. The selection of linear, A-law, or  $\mu$ -law coding is programmed in register 15, bits 6 and 7.

![](_page_22_Picture_23.jpeg)

#### SLAS281B – JULY 2000 – REVISED JUNE 2002

### **ADC data word (continued)**

Figure 8 describes the ADC data-word format when the data-valid flag is disabled.

When the data-valid flag is disabled, 16 bits of data are presented in the linear mode, with the MSB in bit 15. When A-law or  $\mu$ -law PCM coding is selected, the 8 bits of the PCM data are located with the MSB in the bit-7 position and the LSB in the bit 0 position. The upper byte of the 16-bit word can be ignored for PCM coding and will contain zeros.

![](_page_23_Figure_5.jpeg)

**8-Bit Codec Data (A-Law,** µ**-Law PCM Mode)**

NOTE: The MSB of the codec data is bit 15 for linear mode and bit 7 for A-law and u-law.

### **Figure 8. Bit Assignment and Definition for ADC Data Word When the Data-Valid Flag is Disabled**

### **DAC data word**

The DAC data word (input on DIN) can be any of the following:

- $\bullet$ 16 bits of linear data
- $\bullet$ A-law or µ-law coded PCM data

The structure of the DAC data word is shown in Figure 9.

![](_page_23_Figure_14.jpeg)

NOTE: The MSB of the DAC data is bit 15 for linear mode and bit 7 for A-law and  $\mu$ -law.

### **Figure 9. Bit Assignment and Definition for DAC Data Word**

### **address pins description**

The AD1 and AD0 pins are used to define the address of the codec in the I<sup>2</sup>C mode and for the serial interface. See the *register programming using the I<sup>2</sup>C bus* section for a detailed description of the I<sup>2</sup>C mode. For the serial interface, the address determines the time slot used by a certain codec. Provisions are made to support up to four TLV320AIC22s connected to a single DSP. Therefore, eight slots are used for data.

Table 4 shows how the time slots used are related to the AD1 and AD0 address lines. Codec 1 in a TLV320AIC22 communicates during the first assigned time slot, based on the AD0 and AD1 configuration, while codec 2 in the same TLV320AIC22 communicates during the second assigned time slot, based on that same AD0/AD1 configuration.

![](_page_23_Picture_20.jpeg)

### **address pins description (continued)**

![](_page_24_Picture_236.jpeg)

### **Table 5. AD0 and AD1 vs Time-Slot Assignment**

This address description also is used to make the codec register address map unique across the codecs. This is explained further below.

#### **master/slave functionality**

The TLV320AIC22 can be configured as a master or a slave. A particular codec is configured as the master by tying the M/ $\overline{S}$  pin (pin 21) high. Tying this pin low configures the device as a slave.

This functionality can be used for connecting multiple TLV320AIC22 devices to a single MCBSP port. See Figure 20 for details. Only one device can be a master in such a system. The master device generates the FSYNC and the BCLK signals that are used by the DSP and the remaining TLV320AIC22s in the system. The slave devices input the FSYNC and BCLK signals generated by the master device.

The TLV320AIC22 also can be used as a stand-alone slave. In this configuration, there is no master TLV320AIC22 device providing the FSYNC and BCLK signals. FSYNC and BCLK are provided by some other device, such as a DSP or ASIC.

Careful attention must be paid to the relationship between MCLK, FSYNC, and BCLK when using stand-alone slave configurations. When operating the device in the default mode (sampling-rate mode-1 configuration), the configurations shown in Table 6 must be met.

| <b>MCLK INPUT</b><br><b>FREQUENCY</b> | <b>BCLK INPUT</b><br><b>FREQUENCY</b> | <b>FSYNC INPUT</b><br><b>FREQUENCY</b> | <b>REGISTER 12</b><br><b>VALUE (BITS)</b><br>D6-D4, DECIMAL) |
|---------------------------------------|---------------------------------------|----------------------------------------|--------------------------------------------------------------|
| 24.576 MHz                            | 2.048 MHz                             | 8 kHz                                  |                                                              |
| 24.576 MHz                            | 4.096 MHz                             | 16 kHz                                 |                                                              |
| 32.768 MHz                            | 2.048 MHz                             | 8 kHz                                  |                                                              |
| 32.768 MHz                            | 4.096 MHz                             | 16 kHz                                 |                                                              |

**Table 6. Slave-Mode Clock Inputs**

All of these signals (BCLK, MCLK, and FSYNC) must be synchronous. The appropriate values for register 12, bits D6 – D4, as well as the I values for codec 1 (register 2) and codec 2 (register 7), must be loaded prior to transmitting and receiving valid conversion data to obtain the desired sampling rate. See the *channel sampling* rates section for a detailed description.

![](_page_24_Picture_14.jpeg)

#### SLAS281B – JULY 2000 – REVISED JUNE 2002

#### **zero-crossing block**

The zero-crossing functionality (programmed in registers 15 and 16) comes into play when the user changes a preamp or PGA gain setting. When the user wishes to change a gain setting in a particular channel (ADC or DAC path), the changed gain takes effect when the signal level coming from the particular channel crosses a programmed threshold. The threshold can be specified in registers 15 and 16 for either channel, for example, if the user is talking on the handset and wishes to mute it. The zero-crossing block checks the ADC input to see whether the input falls within the programmed range before making the mute effective internally. This is to avoid noise if a sharp change is implemented. Note, in the TX path, the zero crossing block checks the ADC input value only. If both the handset and the microphone are in use with one ADC channel, and the user wishes to mute the handset only, the zero-crossing block does not avoid noise when muting the handset. If the user mutes both the handset and the microphone, then zero crossing will be evaluated properly.

On the DAC side, the zero crossing is effective in a similar manner. The DAC output is checked to see whether the value is within the programmed range. The mute then becomes effective in the driver where mute has been selected.

Deactivating mute also is taken care of in the same fashion. If the user wants to deactivate mute, the TLV320AIC22 internally checks to see if the signal level is within the programmed limit and then allows the device to deactivate. Internally, a change in gain setting becomes effective only after the signal level has reached a value close to zero.

If the signal does not cross the programmed zero-crossing threshold, the gain change occurs automatically after  $64/f<sub>s</sub>$  seconds.

### **channel sampling rates**

The TLV320AIC22 can be configured to have standard sampling rates (8 kHz and 16 kHz), or other popular sampling rates, by loading appropriate registers with a divider to scale the master clock input with an I + N/D divider. Two modes of operation are discussed below.

- $\bullet$ Mode 1 configures the device for the standard sampling rates. In this mode, the sampling rate  $(f_s)$  equals the frame sync rate (FSYNC).
- $\bullet$ Mode 2 allows user defined sampling rates and uses an (I + N/D) divider.

A block diagram of the clock-division scheme used in the TLV320AIC22 is shown in Figure 10.

![](_page_25_Picture_12.jpeg)

### **channel sampling rates (continued)**

![](_page_26_Figure_3.jpeg)

**Figure 10. Block Diagram of the Clock-Division Scheme**

![](_page_26_Picture_5.jpeg)

### **detailed description (continued)**

### **sampling rate mode 1**

Examples of popular master clock frequencies, with the derivations of the sampling rates, bit clocks, and the frame sync frequencies, are given in Table 7. The default setting is for a case in which the channel sampling rate and FSYNC are at 8 kHz when a MCLK of 24.576 MHz is provided. The default setting is for register 12 to have bits D6–D4 equal to 000 and registers 1, 2, 6, and 7 to be left in their default configuration.

The various parameters for sampling rate-mode 1 are determined using the following equations:

BCLK = See Table 7 FSYNC = BCLK/256 Sample rate =  $MCLK/[512(1 + N/D)]$ 

![](_page_27_Picture_237.jpeg)

![](_page_27_Picture_238.jpeg)

† This is the default setting.

### **sampling rate mode 2**

In mode 2, the sampling rate for each channel is derived by the noninteger-divide (I + N/D) of the FSYNC signal. Each channel has dedicated 4-bit programmable fields (I, N, and D) to achieve this. All sampling rates of interest such as 7.2 kHz, 8 kHz, 8.229 kHz, 9.6 kHz, 10.285 kHz, 12 kHz, and 14.4 kHz, are achievable by programming the appropriate values into the I, N, and D registers. Register 12 also must be programmed with a decimal value of 5, 6, or 7 in bits D6 through D4.

The various parameters for sampling rate-mode 2 are determined using the following equation:

 $BCLK = MCLK/2$  $FSYNC = BCLK/256$ Sample rate = MCLK/ $[512 \times (I + N/D)]$ 

BCLK is generated by the master codec according to the following relationship (note that MCLK is 32.768 MHz for this example):

BCLK = MCLK/2 = 32.768 MHz/2 = 16.384 MHz

and the FSYNC is obtained by dividing the BCLK by 256:

FSYNC = BCLK/256 = 16.384 MHz/256 = 64 kHz

An example of how to achieve a channel sample rate of 12 kHz with an MCLK of 32.768 MHz is shown in Table 8.

![](_page_27_Picture_19.jpeg)

### **sampling rate mode 2 (continued)**

![](_page_28_Picture_327.jpeg)

![](_page_28_Picture_328.jpeg)

The binary equivalent of the following values are loaded into the respective registers for a 12-kHz channel sampling rate:  $I = 5 (I - 1 = 4)$ ,  $N = 3$  and  $D = 9 (D - 1 = 8)$ .

Table 7 shows the corresponding values for I, N, and D for some of the popular sampling rates, with MCLK = 32.768 MHz. Note, that the value of D always should be a nonzero value. When programming the TLV320AIC22, the values of I and D are decremented by one and the N value is entered without any change. The values to be programmed also are shown in Table 9.

|                           | I, N, AND D VALUES FOR CHANNEL SAMPLE RATES, WITH<br>$MCLK = 32.768 MHz$ |   |   | <b>ACTUAL VALUES TO BE</b><br><b>PROGRAMMED IN REGISTERS 1, 2, 6,</b><br>AND <sub>7</sub> |       |          |       |
|---------------------------|--------------------------------------------------------------------------|---|---|-------------------------------------------------------------------------------------------|-------|----------|-------|
| Channel sample rate (kHz) | $H + N/D$                                                                |   | N | D                                                                                         | $I-1$ | N        | $D-1$ |
| 7.2                       | 8.8889                                                                   | 8 | 8 | 9                                                                                         |       | 8        | 8     |
| 8                         | 8.0000                                                                   | 8 | 0 | 9                                                                                         |       | $\Omega$ | 8     |
| 8.229                     | 7.7774                                                                   |   |   | 9                                                                                         | 6     |          | 8     |
| 9.6                       | 6.6667                                                                   | 6 | 6 | 9                                                                                         | 5     | 6        | 8     |
| 10.285                    | 6.2227                                                                   | 6 | 2 | 9                                                                                         | 5     | 2        | 8     |
| 12                        | 5.3333                                                                   | 5 | 3 | 9                                                                                         | 4     | 3        | 8     |
| 14.4                      | 4.4444                                                                   | 4 | 4 | 9                                                                                         | 3     | 4        | 8     |
| 16                        | 4.0000                                                                   | 4 | 0 | 9                                                                                         | 3     | $\Omega$ | 8     |

**Table 9. I, N, and D Derivation for Various Sample Rates, With MCLK = 32.768 MHz**

It is possible to use other frequencies for MCLK and achieve the above channel sample rates. For example, using an MCLK frequency of 24.576 MHz, the following occurs:

BCLK = MCLK/2 = 12.288 MHz  $FSYNC = BCLK/256 = 48 kHz$ Channel sample rate = MCLK/  $[512 \times (1 + N/D)] = 48$  kHz/( $I + N/D$ )

Therefore,  $(I + N/D) = 48$  kHz/channel sample rate

Table 10 shows the corresponding values for I, N, and D for some of the popular sampling rates, with MCLK equal to 24.576 MHz. Again, note that the value of D should always be a nonzero value. As discussed earlier, the values that the TLV320AIC22 are actually programmed with are I–1, N, and D–1.

![](_page_28_Picture_13.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

### **sampling rate mode 2 (continued)**

![](_page_29_Picture_338.jpeg)

![](_page_29_Picture_339.jpeg)

### **ADC and DAC channel data**

The ADC channel produces 15 bits of 2s-complement conversion data in linear mode or 7 bits of zeros and 8 bits of PCM coded data in A-law or  $\mu$ -law mode, plus a data-valid flag bit which, by default, is enabled. For the cases where register 12 is programmed for the standard sampling frequencies and the I + N/D divider is not used, the ADC will place a 1 in the data-valid bit for all conversion data if the data-valid flag is enabled in register 13.

The DAC uses 16 bits of 2s-complement data or 8 bits of zeros, followed by 8 bits of PCM data as input. No data-valid flag is required for the DAC data.

Based on the rate of the FSYNC pulse, the ADC generates the internal circuit clocks using the (I + N/D) divider. Two examples below show how different sampling rates are obtained using this technique for sampling rate mode 2. Both examples are valid for MCLK equal to 32.768 MHz. Note that when FSYNC is not equal to the sample rate, the valid data is present between several occurrences of invalid data.

**Example 1:** If an 8-kHz sampling rate is needed and the frame sync rate is at 64 kHz, only one out of every 8th frame will carry valid data for the codec in its slot. The data-valid flag bit in the data word is used to identify whether the data is valid (flag bit = 1) or invalid (flag bit = 0). The flag bit is the MSB of the 16-bit data word and is enabled, by default. The I, N, and D fields are used to decide the setting for the valid bit in the respective data slot. The codec generates the data-valid flag bits. See Table 11 for I, N, and D derivations for this example.

![](_page_29_Picture_340.jpeg)

![](_page_29_Picture_341.jpeg)

**Example 2:** If a 14.4-kHz sampling rate is needed and the frame sync rate is at 64 kHz, then the codec sends a valid data word every fourth or every fifth frame for 40 frames. This effectively implements  $I + N/D = 4 + 4/9$ to get 14.4 kHz from 64 kHz. The DSP collects the data from every slot in every frame, then checks the data-valid flag bit. If the flag bit is set, the data is loaded into the buffer, otherwise, it is discarded.

![](_page_29_Picture_13.jpeg)

#### **ADC and DAC channel data (continued)**

On the receive side (DAC), the DSP can use the same flag bits it extracts from the DOUT bit stream. It can use it as the DATA request signal for the DAC of the same codec and send the DAC data on DIN during the next frame.

The valid data appears in the Ith or  $(I + N)$ th frame. For every D number of valid ADC data bytes, the ADC transmits a valid data word in the  $(I + 1)$ th frame, for N times, and in the Ith frame for  $(D - N)$  times. I, N, and D are the values used for the  $(I + N/D)$  divider.

For this example where MCLK = 32.768 MHz,  $I + N/D = 4 + 4/9$  and the sample rate is 14.4 kHz, the ADC data will appear in the fifth frame four times and in the fourth frame five times, repeating. The valid data bit/FSYNC pattern will be (in terms of frame syncs):

4, 5, 4, 5, 4, 5, 4, 5, 4

Then, this sequence repeats. See Table 12 for I, N, and D derivations for this example.

| <b>PARAMETER OR VARIABLE</b> | <b>EQUATION</b>               | <b>VALUE</b>       |
|------------------------------|-------------------------------|--------------------|
| <b>MCLK</b>                  | None                          | 32.768 MHz (given) |
| <b>BCLK</b>                  | MCLK/2                        | 16.384 MHz         |
| <b>FSYNC</b>                 | <b>BCLK/256</b>               | 64 kHz             |
| Sample rate                  | $MCLK/(512 \times (I + N/D))$ | 14.4 kHz (given)   |
| $I + N/D$                    | MCLK/(512 x sample rate)      | 4.4444             |
|                              |                               | 4                  |
| N                            |                               | 4                  |
| D                            |                               | 9                  |

**Table 12. I, N, and D Derivation for 32.768-MHz Clock and 14.4-kHz Sampling Rate**

**Example 3:** This example is for the case where codec 1 and codec 2 have different sampling rates. If an 8-kHz sampling rate is needed on codec 1, then codec 1 sends a valid data word every eighth frame for its particular time slot. If a 16-kHz sampling rate is needed on codec 2, then codec 2 sends a valid data word every fourth frame for its particular time slot. Table 13 shows the derivation of the parameters for each codec. A 32.768-MHz master clock is assumed.

**Table 13. I, N, and D Derivation for 32.768-MHz Clock, With an 8-kHz Sampling Rate for Codec 1 and a 16-kHz Sampling Rate for Codec 2**

| <b>PARAMETER OR</b><br><b>VARIABLE</b> | <b>CODEC</b> | <b>EQUATION</b>               | <b>VALUE</b>       |
|----------------------------------------|--------------|-------------------------------|--------------------|
| <b>MCLK</b>                            |              | None                          | 32.768 MHz (given) |
| <b>BCLK</b>                            |              | MCLK/2                        | 16.384 MHz         |
| <b>FSYNC</b>                           |              | <b>BCLK/256</b>               | 64 kHz             |
| Sample rate                            | Codec 1      | $MCLK/[512 \times (I + N/D)]$ | 8 kHz (given)      |
| $I + N/D$                              | Codec 1      | MCLK/(512 x sample rate)      | 8                  |
|                                        | Codec 1      |                               | 8                  |
| N                                      | Codec 1      |                               | $\Omega$           |
| D                                      | Codec 1      |                               | 9                  |
| Sample rate                            | Codec 2      | $MCLK/[512 \times (I + N/D)]$ | 16 kHz (given)     |
| $I + N/D$                              | Codec 2      | MCLK/(512 x sample rate)      | 4                  |
|                                        | Codec 2      |                               | 4                  |
| N                                      | Codec 2      |                               | $\Omega$           |
| D                                      | Codec 2      |                               | 9                  |

![](_page_30_Picture_13.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

### **detailed description (continued)**

### **register programming**

The TLV320AIC22 contains 17 registers that are used to configure the device for the desired operation. Register programming can be accomplished in two different ways:

- $\bullet$ The serial interface (time slots 0 and 1)
- $\bullet$ The I2C bus

The I<sup>2</sup>C/SPI pin is used to select either interface for programming the device.

### **register programming using the serial interface**

To program the control registers using the serial interface, the I<sup>2</sup>C/SPI pin should be tied to logic 0. The frame format and control-word description are discussed in serial interface earlier in this document.

Time slots 0 and 1 are used for codec register programming and are configured as follows:

 $\bullet$ Slot 0: Read/write, physical address of codec register

This is the register address, appended to the codec address, derived from pins AD0 and AD1.

 $\bullet$ Slot 1: Value to be written in the codec register for a write operation

For a read operation, the DIN slot 1 is zero stuffed. Depending on the register to be read, the codec puts the register contents on the slot 1 of DOUT in the same frame.

The following are examples of programming a TLV320AIC22 whose device address is set to 0 (AD0=AD1=0).

### **Example 1. Write Operation (R/W = 1):**

Programming control register 15 of a device with address 0x00h with the data set to 0x23h results in the following data being driven on the DIN pin for time slots 0 and 1:

Slot 0: 1 00 0000 1111 00000 Slot 1: 0010 0011 0000 0000

![](_page_31_Figure_19.jpeg)

**Figure 11. DIN Data Stream for Programming Example 1, Slot 0**

![](_page_31_Figure_21.jpeg)

**Control Register Data = 0 x 23h Unused**

![](_page_31_Figure_24.jpeg)

The data seen on DOUT in these two time slots is:

Time slot 0: 0000 0000 0000 0000 Time slot 1: 0000 0000 0000 0000

![](_page_31_Picture_27.jpeg)

### **register programming using the serial interface (continued)**

### **Example 2. Read Operation (R/W = 0):**

Requesting a read operation from the device with address 0x00h and reading control register 15 results in the following data being driven on DIN for time slot 0 and 1:

Time slot 0: 0 00 0000 1111 00000 Time slot 1: 0000 0000 0000 0000

![](_page_32_Figure_6.jpeg)

![](_page_32_Figure_7.jpeg)

![](_page_32_Figure_8.jpeg)

**Figure 14. DIN Data Stream for Programming Example 2, Slot 1**

DOUT provides the register data in slot 1. If register 15 had been programmed as in example 1 above, then DOUT drives the following data:

Time slot 0: 0000 0000 0000 0000 (data is always 0 in time slot 0 on DOUT) Time slot 1: 0010 0011 0000 0000

![](_page_32_Figure_12.jpeg)

**Figure 15. DOUT Data Stream for Programming Example 2, Slot 1**

### **register programming using the I2C bus**

The I<sup>2</sup>C interface is provided to program the registers of the TLV320AIC22 in situations where programming them through the serial interface is not convenient. The  $I^2C$  interface is selected by setting the  $I^2C/\overline{SP}$  pin to logic high. When the I<sup>2</sup>C interface is selected, data contained in time slots 0 and 1 in the normal serial data transmission is ignored. The I2C interface consists of the following pins:

SCL: I<sup>2</sup>C-bus serial clock. This input is used to synchronize the data transfer from and to the codec. A maximum clock frequency of 400 kHz is allowed.

![](_page_32_Picture_17.jpeg)

#### SLAS281B – JULY 2000 – REVISED JUNE 2002

### **register programming using the I2C bus (continued)**

SDA: I<sup>2</sup>C-bus serial address/data input/output. This is a bidirectional pin used to transfer register control address and data into and out of the codec. It is an open-drain terminal and, therefore, requires a pullup resistor to DVDD (typical 10 kΩ for 100 kHz).

AD0: In I<sup>2</sup>C mode, AD0 is a chip address bit.

AD1: In I<sup>2</sup>C mode, AD1 is a chip address bit.

Pins AD0 and AD1 form the partial chip address. The upper 5 bits (A6:A2) of the 7-bit address field must be 11100. To communicate with a TLV320AIC22, the LSBs of the chip address field (A1:A0), which is the first byte sent to the TLV320AIC22, should match the settings of the AD1, AD0 pins. For normal data transfer, SDA is allowed to change only during SCL low. Changes during SCL high are reserved for indicating the start and stop conditions. Data transfer can be initiated only when the bus is not busy. During data transfer, the data line must remain stable whenever the clock line is high. Changes in the data line while the clock line is high are interpreted as a start or stop condition.

![](_page_33_Picture_205.jpeg)

### **Table 14. I2C Bus Status**

### **I2C-bus conditions**

The data on the line must be changed during the low period of the clock signal. There is one clock pulse per bit data and each data transfer is initiated with a start condition and terminated with a stop condition. The host device determines the number of data bytes transferred between the start and stop conditions. When addressed, the TLV320AIC22 generates an acknowledge after the reception of each byte. The host device (microprocessor or DSP) must generate an extra clock pulse which is associated with this acknowledge bit.

The TLV320AIC22 must pull the SDA line down during the acknowledge clock pulse, so that the SDA line is stable low during the high period of the acknowledge-related clock pulse. Setup and hold times must be taken into account. During reads, a host device must signal an end of data to the slave by not generating an acknowledge bit on the last byte that has been clocked out of the slave. In this case, the slave (TLV320AIC22) must leave the data line high to enable the host device to generate the stop condition.

![](_page_33_Figure_12.jpeg)

**Figure 16. I2C-Bus Write to TLV320AIC22**

![](_page_33_Picture_14.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

![](_page_34_Figure_2.jpeg)

**Figure 18. I2C Read From TLV320AIC22 (Protocol B)**

### **register functional summary**

The following features are register programmable:

- $\bullet$ Software reset
- $\bullet$ Software power down
- $\bullet$ Selection of digital loopback for both channels
- $\bullet$ Selection of analog loopback for both channels
- $\bullet$ Sample-rate mode selection and selection of I, N, and D (4 bits, 1 to 16) values for both channels
- $\bullet$  Analog crosspoint control
	- Analog input for codec 1, selectable from five possible inputs
	- Analog input for codec 2, selectable from five possible inputs
	- Analog output for codec 1, selectable from four possible outputs
	- Analog output for codec 2, selectable from four possible outputs
- $\bullet$ Handset input amplifier gain select (mute, 0/14/23 dB)
- $\bullet$ Headset input amplifier gain select (mute, 0/14/23 dB)
- $\bullet$ Handset and headset echo gain select (mute,  $-12$  dB to  $-24$  dB in steps of 2 dB)
- 0 Microphone input amplifier gain select (mute, 42 dB, 32 dB, 20 dB, or 0 dB)
- $\bullet$  Gain selection for the ADC input PGA (mute, 12 dB to –36 dB, in steps of 1.5 dB) and DAC output PGA (mute, 12 dB to –36 dB, in steps of 1.5 dB) for both channels

![](_page_34_Picture_21.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

### **register functional summary (continued)**

- $\bullet$ Linear/A-law/µ-law mode select for both codecs
- $\bullet$ Independent power down for drivers
- $\bullet$ 4-bit DAC voltage control
- $\bullet$ High-pass filter bypass for both channels
- $\bullet$ Analog-filter pole select (16 kHz, 21.3 kHz, 32 kHz, 64 kHz)
- $\bullet$ Zero-crossing enable and threshold
- $\bullet$ Number of frames after which control information is to be sent

### **register map**

Registers 1 – 5 and 15 are used to control codec 1.

Registers 6 –10 and 16 are used to control codec 2.

Registers 11 – 14 and 17 are used to configure the device inputs, outputs, and clocking.

### **control register 1 (for codec 1)**

![](_page_35_Picture_235.jpeg)

Default value: 0101 0000 ( $D = 6$  and  $N = 0$ )

### **control register 2 (for codec 1)**

#### **register address = 00000010**

![](_page_35_Picture_236.jpeg)

Default value:  $0101 0000 (I = 6)$ 

![](_page_35_Picture_21.jpeg)

## **register functional summary (continued)**

**control register 3 (for codec 1)**

**register address = 00000011**

![](_page_36_Picture_597.jpeg)

Default value: 00000000

![](_page_36_Picture_7.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

## **register functional summary (continued)**

## **control register 4 (for codec 1)**

### **register address = 00000100**

![](_page_37_Picture_589.jpeg)

Default value: 00000000

![](_page_37_Picture_7.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

### **register functional summary (continued)**

**control register 5 (for codec 1)**

![](_page_38_Picture_280.jpeg)

![](_page_38_Picture_281.jpeg)

Default value: 1000 0100

### **control register 6 (for codec 2)**

### **register address = 00000110**

![](_page_38_Picture_282.jpeg)

Default value: 0101 0000 ( $D = 6$  and  $N = 0$ )

## **control register 7 (for codec 2)**

### **register address = 00000111**

![](_page_38_Picture_283.jpeg)

Default value:  $0101 0000 (I = 6)$ 

![](_page_38_Picture_15.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

## **register functional summary (continued)**

## **control register 8 (for codec 2)**

### **register address = 00001000**

![](_page_39_Picture_597.jpeg)

Default value: 00000001

![](_page_39_Picture_7.jpeg)

## **register functional summary (continued)**

**control register 9 (for codec 2)**

### **register address = 00001001**

![](_page_40_Picture_589.jpeg)

Default value: 00000000

![](_page_40_Picture_7.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

## **register functional summary (continued)**

## **control register 10 (for codec 2)**

### **register address = 00001010**

![](_page_41_Picture_280.jpeg)

Default value: 0001 0000

### **control register 11**

### **register address = 00001011**

![](_page_41_Picture_281.jpeg)

![](_page_41_Picture_11.jpeg)

### **register functional summary (continued)**

## **control register 12**

### **register address = 00001100**

![](_page_42_Picture_287.jpeg)

Default value: 0000 0000

### **control register 13**

### **register address = 00001101**

![](_page_42_Picture_288.jpeg)

![](_page_42_Picture_11.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

### **register functional summary (continued)**

## **control register 14**

### **register address = 00001110**

![](_page_43_Picture_309.jpeg)

Default value: 0000 0000

## **control register 15 (for codec 1)**

### **register address = 00001111**

![](_page_43_Picture_310.jpeg)

![](_page_43_Picture_11.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

## **register functional summary (continued)**

## **control register 16 (for codec 2)**

### **register address = 00010000**

![](_page_44_Picture_204.jpeg)

Default value: 0000 0000

### **control register 17**

### **register address = 00010001**

![](_page_44_Picture_205.jpeg)

![](_page_44_Picture_11.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

### **APPLICATION INFORMATION**

### **TLV320AIC22-to-DSP interface**

The TLV320AIC22 interfaces gluelessly to the McBSP port of a C54x or C6x TI DSP. Figure 19 shows a single TLV320AIC22 connected to a C54x or C6x TI DSP. Figure 20 shows multiple TLV320AIC22s connected to a single McBSP port (master/slave functionality).

![](_page_45_Figure_5.jpeg)

**Figure 19. TLV320AIC22s Interface to McBSP Port of C54x or C6x DSP**

![](_page_45_Picture_7.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

![](_page_46_Figure_2.jpeg)

## **APPLICATION INFORMATION**

**Figure 20. Four TLV320AIC22s Cascaded to Provide Eight Channels**

![](_page_46_Picture_5.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

## **APPLICATION INFORMATION**

### **hybrid-circuit external connections**

The TLV320AIC22 connected to the telephone line using the LNIN and LNOUT hybrid circuit is shown in Figure 21.

![](_page_47_Figure_5.jpeg)

**Figure 21. Hybrid-Circuit External Connections**

![](_page_47_Picture_7.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

### **APPLICATION INFORMATION**

### **microphone, handset, and headset external connections**

The microphone, headset, and handset external connections are shown in Figure 22. The suggested discrete components, with their values, also are included.

![](_page_48_Figure_5.jpeg)

**Figure 22. MIC/Handset/Headset External Connections**

### **callerID interface**

The callerID amplifier interface to the telephone line is shown in Figure 23.

The value for Rx is 365 kΩ (E96 series, which has 1% tolerance). Cx is 470 pF (10% tolerance) of high-voltage rating. Voltage rating is determined based on the telecom standards of the country. The typical value is 1 kV. The callerID input can be used as a lower performance line input. For this application, a larger value capacitor is required for Cx.

![](_page_48_Figure_10.jpeg)

**Figure 23. Typical Application Circuit for CallerID Amplifiers**

![](_page_48_Picture_12.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

## **APPLICATION INFORMATION**

### **recommended power-supply decoupling**

The recommended power-supply decoupling for the TLV320AIC22 is shown in Figure 24. Both high-frequency and bulk decoupling capacitors are suggested. The high-frequency capacitors should be X7R type capacitors or better. A 1-µF ceramic capacitor should be used to decouple the digital power supply.

![](_page_49_Figure_5.jpeg)

**3.3 V\_D = 3.3-V Digital Power DGND = Digital Ground**

**3.3 V\_A2 = Separate 3.3-V Analog Power AGND2 = Separate Analog Ground**

**Figure 24. Recommended Decoupling**

**AGND1 = Analog Ground**

### **suggested configuration sequence**

The default settings for the TLV320AIC22 are shown in Table 15.

| <b>CODEC 1 DEFAULT SETTINGS</b>           | <b>CODEC 2 DEFAULT SETTINGS</b>        |
|-------------------------------------------|----------------------------------------|
| $I = 6, N = 0, D = 6$                     | Same as codec 1                        |
| Analog and digital loopback not asserted  | Same as codec 1                        |
| Codec power down not asserted             | Same as codec 1                        |
| Software reset not asserted               | Same as codec 1                        |
| ADC input PGA gain set for 0 dB           | Same as codec 1                        |
| DAC output PGA gain set to 0 dB           | Same as codec 1                        |
| Handset input selected for analog input   | Line output selected for analog output |
| Handset output selected for analog output | Line input selected for analog input   |

**Table 15. Default Codec Settings**

![](_page_49_Picture_13.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

### **APPLICATION INFORMATION**

### **suggested configuration sequence (continued)**

Other default settings include:

- $\bullet$ Handset and headset input amplifier gains are set to 14 dB.
- $\bullet$ Microphone input amplifier gain is set to 32 dB.
- $\bullet$ Speaker output is powered down (muted).
- $\bullet$  FSYNC is 8 kHz, MCLK = 24.576 MHz.
- $\bullet$ LCD DAC output voltage is 1.5 V.
- $\bullet$ Handset output is enabled, with echo gain set to -12 dB.
- $\bullet$ Headset output is enabled, with echo gain set to -12 dB.
- $\bullet$ Data-valid flag is enabled in ADC data.
- Line input, output and VCOM are enabled.
- Analog circuitry is powered up.
- $\bullet$ Line amplifier has a filter pole at 64 kHz.
- $\bullet$ Control information sent every frame
- $\bullet$ Data-valid flag enabled for output data

If the default settings are not adequate, the user can reconfigure the registers settings. An example configuration sequence after power has been applied to the TLV320AIC22 is:

- 1. Wait 10  $\mu$ s after the RESET has been deasserted.
- 2. Disable the analog outputs by programming the appropriate bits in registers 11, 13, and 14.
- 3. Program control register 12 for the desired MCLK and FSYNC frequencies.
- 4. Program control registers 1, 2, 6, and 7 to configure the I, N, and D values.
- 5. Select the desired codec analog input and output paths by programming control registers 3 and 5 for codec 1 and registers 8 and 10 for codec 2. This configures the analog crosspoint.
- 6. Program control registers 15 (for codec 1) and 16 (for codec 2) to select the conversion mode (A-law/ µ-law/linear), the number of LSBs for the zero crossing (if enabled), and the ADC IIR filter enable/bypass.
- 7. Program the analog input and output gains in registers 3 and 4 for codec 1, and registers 8 and 9 for codec 2.
- 8. Program the handset, headset, and microphone gains (if required) in registers 11, 13, and 14.
- 9. Change the LCD DAC voltage (if required) by programming register 12.
- 10. Program how often the control information is sent via the serial interface in control register 17, if control words are not required every frame.
- 11. Enable the analog outputs by programming registers 11, 13, and 14.

![](_page_50_Picture_30.jpeg)

## **APPLICATION INFORMATION**

### **TLV320AIC22 DAC path-clipping avoidance**

If large signals are input to either codec's DAC at the DIN pin, internal clipping of the signals can occur. The result is undesired signal distortion at the analog output of each DAC. To avoid signal distortion induced by clipping in the TLV320AIC22 DAC path, the following is recommended:

- 1. For linear operation:
- $\bullet$  Always reduce the DAC signal input levels by 6 dB for each codec. This will ensure that large signals approaching digital full-scale amplitude will not cause clipping.
- Program each codec's internal programmable gain amplifier (PGA) for the desired overall channel gain, plus 6 dB. The PGA for codec 1 is programmed via control register 3. The PGA for codec 2 is programmed via control register 8.

Examples are provided in Table 16.

![](_page_51_Picture_228.jpeg)

#### **Table 16. Examples of Signal Attenuation and PGA Gain Settings for Various Overall Channel Gains**

2. PCM companded ( $\mu$ -Law or A-Law) operation:

Because  $\mu$ -Law and A-Law transmission levels often are referenced in terms of dBm0, receive channel-input levels limits can be noted in terms of dBm0. The signal-level 0 dBm0 is the digital milliwatt transmission level, as addressed in the International Telecommunication Union (ITU) specification G.711. The ITU G.711 specification also shows the theoretical load capacity of the A-Law as 3.14 dBm0 and 3.17 dBm0 for the  $\mu$ -Law.

- $\bullet$ Fundamentally, apply the same procedure as outlined in step 1 for linear operation.
- $\bullet$ When using terms of dBm0, restrict A-Law signal levels to  $-2.88$  dBm0 and  $\mu$ -Law signal levels to  $-3.02$  dBm0 signal levels. These levels correspond to A-Law and  $\mu$ -Law to linear mapping codes that reflect a 6-dB or greater reduction in signal level.

### **performance issues associated with the recommended action to avoid signal clipping in the TLV320AIC22**

The recommended action requires the attenuation of input signals by 6 dB prior to input to either codec's DAC on the device. The internal DAC path PGA should be programmed so that the desired channel gain and recovery of the 6-dB input signal attenuation is accomplished. Loss of a least significant bit (LSB) of information is typical by attenuating digital signals by 6 dB and can result in degraded signal-to-noise (SNR) performance. For the TLV320AIC22 DAC path, the recommended action described above to avoid signal clipping results in degradation of SNR performance typically less than 0.5 dB for signals larger than 5 LSBs and less than 2 dB for signals larger than 2 LSBs.

![](_page_51_Picture_17.jpeg)

SLAS281B – JULY 2000 – REVISED JUNE 2002

### **MECHANICAL DATA**

### **PT (S-PQFP-G48) PLASTIC QUAD FLATPACK**

![](_page_52_Figure_5.jpeg)

NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Falls within JEDEC MS-026
- D. This may also be a thermally enhanced plastic package with leads conected to the die pads.

![](_page_52_Picture_10.jpeg)

![](_page_53_Picture_1.jpeg)

### **PACKAGING INFORMATION**

![](_page_53_Picture_216.jpeg)

**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**(2)** Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

**(3)** MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

![](_page_54_Picture_234.jpeg)

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated