

## IEEE 802.3af PoE PD with Integrated DC-DC Controller and 13W Power FET

### **Features**

- Compliant to IEEE<sup>®</sup> Std. 802.3af-2003
- Supports Type 1 operation for IEEE<sup>®</sup> 802.3at-2009 and IEEE<sup>®</sup> 802.3bt-2018
- Integrated DC-DC Controller with robust 150V, 0.7Ω typ. supporting both isolated and nonisolated applications
- Low R<sub>DS</sub> ON Hot-Swap FET, 0.49Ω typ.
- Adjustable switching frequency from 100kHz to 800kHz
- Programmable DC-DC Current Limit
- Integrated Surge Protection for 15kV/8kV System level ESD Compliance
- Exceptional EMI performance
- Integrated Short-Circuit Protection
- Over temperature protection
- RoHS & Pb Free 4x4 mm, 16 lead TQFN Package
- Industrial temperature range (-40°C to +85°C)

## **Applications**

- Pan, tilt and zoom (PTZ), security and web cameras
- Voice over IP (VoIP) phones
- Wireless LAN access points, biometric authentication
- Point-of-sale (POS) terminals, RFID terminals
- Thin clients and IoT appliances
- Fiber-to-the-home (FTTH) terminals

## **Brief Description**

The KTA1136 is a single-chip, highly integrated CMOS solution for 13W Power over Ethernet (PoE) Powered Devices. Applications include Voice over IP (VoIP) Phones, Wireless LAN Access Point, Security Cameras, WiMAX Terminals, Point-of-Sales Terminals, RFID Readers, Thin Clients and Notebook computers.

The KTA1136 integrates input surge protection, a PD controller with a 100V hot-swap FET, a DC-DC controller, and a robust 150V switching power MOSFET. The KTA1136 implements all the physical layer Powered Device (PD) functionality, as required by IEEE 802.3afstandards. includes PD 2003 This detection, under-voltage classification, lockout (UVLO), Hot-Swap FET integration. The KTA1136 also supports Type 1 operation for IEEE 802.3at-2009 and IEEE 802.3bt-2018.

The KTA1136 has been architected to address both EM emission concerns and surge/over-voltage protection in PoE applications. The chip implements many design features that minimize transmission of system common-mode noise onto the Unshielded Twisted Pair (UTP). On-chip integration of surge protection provides faster response to surge events and limits stray surge current from passing through sensitive circuits, such as the Ethernet PHY. The device is designed to provide safe, low-impedance discharge paths directly to the earth ground, resulting in superior reliability and circuit protection.

## **Typical Applications**





# **Pin Description**

| Pin#         | I/O            | Name   | Function                                                                                                                                                                                                                           |
|--------------|----------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1            | Р              | VDD48O | Switched 48V supply output                                                                                                                                                                                                         |
| 2            | Р              | VDD48I | 48V positive bus pin, fed by the output of the external diode bridge. This bus requires the connection of a detection signature capacitor and resistor. Refer to Detection Mode section.                                           |
| 3            | Α              | SDA    | Internal use. Must be connected to exposed pad ground (GND)                                                                                                                                                                        |
| 4            | Α              | SCL    | Internal use. Must be connected to exposed pad ground (GND)                                                                                                                                                                        |
| 5            | Α              | GND    | Must be connected to exposed pad ground (GND)                                                                                                                                                                                      |
| 6            | 0              | VDD    | Internal 5 volts bus decoupling point                                                                                                                                                                                              |
| 7            | Α              | RCLASS | Classification resistor connection                                                                                                                                                                                                 |
| 8            | Α              | FB     | DC-DC Controller feedback point                                                                                                                                                                                                    |
| 9            | Α              | COMP   | DC-DC Controller error amplifier compensation network connection                                                                                                                                                                   |
| 10           | Α              | CSS    | DC-DC Controller soft-start capacitor connection point (required).                                                                                                                                                                 |
| 11           | Α              | ILIM   | DC-DC current limit program pin, connect a resistor between this pin and ground to set the desired current limit                                                                                                                   |
| 12           | Р              | PGND   | Power Ground                                                                                                                                                                                                                       |
| 13           | Р              | SW     | Drain connection to the internal switching power MOSFET of the DC/DC converter                                                                                                                                                     |
| 14           | I              | BIAS   | Optional input to VDD bias regulator. Powering VDD from an external supply instead of VIN can reduce power loss at high VIN. For BIAS > 7V, the VDD regulator draw current from BIAS pin. The BIAS pin voltage must not exceed 20V |
| 15           | -              | FSEL   | Frequency Select. This pin sets the switching frequency of the DC-DC converter.                                                                                                                                                    |
| 16           | Α              | RSV    | Reserved Pin, leave it open                                                                                                                                                                                                        |
| EP<br>Kov: I | Exposed<br>Pad | GND    | Local analog ground. This is the negative output from the external diode bridge and is not isolated from the line input.                                                                                                           |

Key: I = Input, O = Output, A = Analog Signal, P = Power

## **TQFN44-16**



16-Pin 4mm x 4mm x 0.75mm TQFN Package, 0.65mm pitch

### **Top Mark**

XX = Device ID Code, YWZ = Date and Assembly Code aabbccc = Serial Number



# Absolute Maximum Ratings<sup>1</sup>

(T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol                                    | Description                                             | Value      | Units |
|-------------------------------------------|---------------------------------------------------------|------------|-------|
| VDD48I, VDD48O                            | High Voltage Pins <sup>2</sup>                          | 100        | V     |
| SW                                        | High Voltage Pins <sup>2</sup> (100µs duration,10%Duty) | 150        | V     |
| BIAS                                      | Mid Voltage Pin <sup>2</sup>                            | 20         | V     |
| VDD, RCLASS, FB,<br>COMP, CSS, ILIM, FSEL | Low Voltage Pins                                        | 6          | V     |
| Ts                                        | Storage Temperature                                     | 165        | °C    |
| TJ                                        | Junction Operating Temperature                          | -40 to 150 | °C    |
| T <sub>LEAD</sub>                         | Maximum Soldering Temperature (at leads, 10sec)         | 260        | °C    |

## **ESD Ratings**

| Symbol                | Description                         | Conditions    | Value | Units |
|-----------------------|-------------------------------------|---------------|-------|-------|
| V <sub>ESD_</sub> HBM | Human Body Model (HBM) <sup>3</sup> | JESD22-A114   | ±2    | kV    |
| V <sub>ESD_CD</sub>   | Contact Discharge <sup>4</sup>      | IEC 61000-4-2 | ±8    | kV    |
| V <sub>ESD_AGD</sub>  | Air-Gap Discharge <sup>4</sup>      | IEC 61000-4-2 | ±15   | kV    |

## Thermal Capabilities<sup>5</sup>

| Symbol              | Description                                 | Value | Units |
|---------------------|---------------------------------------------|-------|-------|
| $\theta_{JA}$       | Thermal Resistance – Junction to Ambient    | 30.9  | °C/W  |
| P <sub>D</sub>      | Maximum Power Dissipation                   | 4.05  | W     |
| ΔΡ <sub>D</sub> /ΔΤ | Derating Factor Above T <sub>A</sub> = 25°C | -3.24 | mW/°C |

# **Ordering Information**

| Part Number    | Marking <sup>6</sup> | Operating<br>Temperature | Package   |
|----------------|----------------------|--------------------------|-----------|
| KTA1136EUAE-TR | NXYWZaabbccc         | -40°C to +85°C           | TQFN44-16 |

January 2021 - Revision 04a Page 3 of 22 Company Confidential

Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. Functional operation at conditions other than the operating conditions specified is not implied. Only one Absolute Maximum rating should be applied at any one time.

<sup>2.</sup> Steady state or transient conditions like system start-up and other noise conditions. Device must not be exposed to sustained overvoltage condition at this level. See section on Rectification and Protection for further details on Integrated Surge Protection.

<sup>3.</sup> Human Body Model ESD limits are all pins and specified at the chip level.

<sup>4.</sup> Air Discharge, and Contact Discharge applies to VDD48I and specified at the system level.

<sup>5.</sup> Junction to Ambient thermal resistance is highly dependent on PCB layout. Values are based on thermal properties of the device when soldered to an EV board.

<sup>6.</sup> XX = Device ID Code, YWZ = Date and Assembly Code, aabbccc = Serial Number.



## **Recommended Operating Conditions**

| Symbol             | Parameter                                          | Min. | Typ. <sup>7</sup> | Max. | Unit |
|--------------------|----------------------------------------------------|------|-------------------|------|------|
| VIN (Type 1 PD)    | Input Power supply                                 | 37.0 | 48.0              | 57.0 | ٧    |
| Fsw                | Operating Switching Frequency Range                | 100  |                   | 800  | kHz  |
| T <sub>A</sub>     | Ambient Operating Temperature Range                | -40  | -                 | +85  | °C   |
| T <sub>J_MAX</sub> | Recommended Maximum Junction Operating Temperature |      |                   | 140  | °C   |

# Electrical Characteristics8

Unless otherwise noted, specifications are for  $T_A = -40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ . Typical specifications are for  $T_A = +25^{\circ}\text{C}$  and  $V_{IN} = 48V$  (at RJ45 Input). Typical specifications not 100% tested.

| Symbol                 | Description                                 | Condit                                                                                                         | ions                                            | Min  | Тур  | Max  | Units |
|------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------|------|------|-------|
| PD (all PD v           | oltage limits specified at the              | RJ45 Interface                                                                                                 |                                                 |      |      |      |       |
| I <sub>INRUSH</sub>    | Inrush Current Limit  - Type 1 PD           | For VDD48O ≤ 16V during startup,<br>C <sub>IN</sub> = 10µF                                                     |                                                 | 80   | 150  | 220  | mA    |
| I <sub>LIM</sub>       | Current Limit                               |                                                                                                                |                                                 | 500  | 640  | 800  | mA    |
| Rds-on-pd              | Hot-Swap FET On Resistance                  | I <sub>IN</sub> = 350mA                                                                                        |                                                 |      | 0.49 |      | Ω     |
| V <sub>DET_MIN</sub>   | Min Detection Signature voltage             |                                                                                                                |                                                 |      |      | 2.7  | ٧     |
| VDET_MAX               | Max Detection Signature voltage             |                                                                                                                |                                                 | 10.0 | 12.5 | 14.5 | ٧     |
| V <sub>CL_LOW</sub>    | Classification Lower Threshold              |                                                                                                                |                                                 | 11.0 | 12.5 | 14.5 | V     |
| Vcl_low_hys            | Classification Lower Hysteresis             | During Classification,                                                                                         | the KTA1136 sinks                               |      | 1.5  |      | V     |
| V <sub>CL_</sub> HIGH  | Classification Upper Threshold              | current as defined                                                                                             |                                                 | 20.5 | 22.0 | 25.0 | V     |
| Vcl_HIGH_HYS           | Classification Higher Hysteresis            |                                                                                                                |                                                 |      | 1.5  |      | V     |
| VIN_UVLO_R             |                                             | V <sub>IN</sub> Rising V <sub>IN</sub> Falling                                                                 |                                                 | 35   | 36.5 | 38   | V     |
| V <sub>IN_UVLO_F</sub> | Input UVLO Threshold                        |                                                                                                                |                                                 | 30   | 31.5 | 33   | V     |
|                        | Classification Current                      | VDD48I = 14.5V to<br>20.5V;<br>External detection<br>resistor = 25.5K±1%<br>Rclass Resistor =<br>±1% Tolerance | Class0,<br>R <sub>CLASS</sub> Pull up to<br>VDD | 0    | 2.5  | 4    | mA    |
| I <sub>Class</sub>     |                                             |                                                                                                                | Class1,<br>R <sub>CLASS=</sub> 301kΩ            | 9    | 10.5 | 12   | mA    |
|                        |                                             |                                                                                                                | Class2, $R_{CLASS=}147k\Omega$                  | 17   | 18.5 | 20   | mA    |
|                        |                                             |                                                                                                                | Class3, $R_{CLASS=}90.9k\Omega$                 | 26   | 27.5 | 30   | mA    |
| VDD Interna            | al Regulator                                |                                                                                                                |                                                 |      |      |      |       |
| V <sub>VDD</sub>       | Output Voltage                              | $C_{VDD} = 1\mu F$ , Powering VDD48I                                                                           | VDD from                                        | 4.3  | 4.65 | 5.0  | ٧     |
| V <sub>VDD</sub>       | Output Voltage                              | C <sub>VDD</sub> = 1μF, Powering VDD from an external supply through BIAS (VBIAS>7V)                           |                                                 | 4.5  | 4.85 | 5.2  | ٧     |
| VBIAS                  | BIAS Operating Voltage<br>Range             |                                                                                                                |                                                 | 7    |      | 20   | ٧     |
| VDIAS                  | VDD Regulator Input<br>Switchover Threshold | Powering VDD from an external supply through BIAS                                                              |                                                 |      | 6.5  | 7    | ٧     |

 $<sup>7.\</sup> Typical\ specification,\ not\ 100\%\ tested.\ Performance\ guaranteed\ by\ design\ and/or\ other\ correlation\ methods.$ 

January 2021 - Revision 04a Page 4 of 22 Company Confidential

<sup>8.</sup> KTA1136 is guaranteed to meet performance specifications over the -40°C to +85°C operating temperature range by design, characterization and correlation with statistical process controls.



# **Electrical Characteristics (continue)**

Unless otherwise noted, specifications are for  $T_A = -40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ . Typical specifications are for  $T_A = +25^{\circ}\text{C}$  and  $V_{IN} = 48V$  (at RJ45 Input). Typical specifications not 100% tested.

| Symbol                | Description                             | Conditions                                  |                                | Min  | Тур  | Max  | Units |
|-----------------------|-----------------------------------------|---------------------------------------------|--------------------------------|------|------|------|-------|
| DC-DC Co              | ontroller                               |                                             |                                | •    | •    | •    | •     |
|                       |                                         | $R_{FSEL} = 392.0 k\Omega$                  |                                | 80   | 100  | 120  |       |
| Fosc                  | Oscillator Switching Frequency          | $R_{FSEL} = 68.1k\Omega$                    | All resistors<br>±1% Tolerance | 430  | 530  | 630  | kHz   |
|                       |                                         | $R_{FSEL} = 45.3k\Omega$                    | 217010101010                   | 680  | 800  | 920  |       |
| F <sub>OSC_ΔT</sub>   | Oscillator Temperature Coefficient      | $R_{FSEL} = 68.1 k\Omega \pm 1\%$           | ,                              |      | 0.02 |      | %/°C  |
| $D_{NDRV\_MAX}$       | Maximum Duty Cycle                      |                                             |                                |      | 85   |      | %     |
| D <sub>NDRV_MIN</sub> | Minimum Duty Cycle                      | $R_{FSEL} = 68.1 k\Omega \pm 1\% (530 kHz)$ |                                |      | 6    |      | %     |
| $V_{REF}$             | Error Amplifier Reference Voltage       | Compared to input of                        | of the FB pin                  | 1.47 | 1.5  | 1.53 | V     |
| lcss                  | Soft Start Pull-up Current              |                                             |                                |      | 30   |      | μΑ    |
| Isource               | Comparator Source Current               | FB = 0V, COMP = 0                           | V                              |      | 60   |      | μΑ    |
| Isink                 | Comparator Sink Current                 | FB = 5V, COMP = 5                           | 5V                             |      | 80   |      | μΑ    |
| Gea                   | Error Amplifier Transconductance        |                                             |                                |      | 120  |      | μS    |
| Rea                   | Error Amplifier Output Resistance       |                                             |                                |      | 20   |      | МΩ    |
| Fea                   | Error Amplifier Crossover Frequency     |                                             |                                |      | 16   |      | MHz   |
| I <sub>FB_LEAK</sub>  | FB Leakage (source or sink)             |                                             |                                |      |      | 100  | nA    |
| Switching             | Power MOSFET                            |                                             |                                |      |      |      |       |
| RDSON-SW              | Power MOSFET On Resistance              |                                             |                                |      | 0.7  |      | Ω     |
| ILIM                  | Power MOSFET Current Limit<br>Threshold | RLIM = $130k\Omega \pm 1\%$                 |                                |      | 1.7  |      | Α     |
| Thermal F             | Protection                              |                                             |                                |      |      |      |       |
| T <sub>J_TS</sub>     | Thermal Shutdown Temperature            |                                             |                                |      | 160  |      | °C    |
| T <sub>J_HYS</sub>    | Thermal Shutdown Hysteresis             |                                             |                                |      | 30   |      | °C    |



## **Typical Characteristics**

V<sub>IN</sub> = 48V (PSE Output), T<sub>A</sub> = 25°C, F<sub>SW</sub> = 530kHz, unless otherwise specified.

### Reference Voltage vs. Temperature



## VDD vs. Temperature



## **Detection Bias Current vs. Voltage**



PD Current Limit vs. Temperature



### Switching Frequency vs. FSEL Resistor



### **Inrush Current Limit vs. Temperature**





## **Typical Characteristics (continued)**

V<sub>IN</sub> = 48V (PSE Output), T<sub>A</sub> = 25°C, F<sub>SW</sub> = 530kHz, unless otherwise specified.

#### **FET Current Limit vs. ILIM Resistor**



### Reference Voltage vs. Input Voltage



### **Efficiency vs. Load Current**



### Hot-Swap FET Resistance vs. Temperature



## **Switching Frequency vs. Temperature**



### **Output Voltage Load Regulation**





## **Typical Characteristics (continued)**

 $V_{IN} = 48V$  (PSE Output),  $T_A = 25$ °C,  $F_{SW} = 530$ kHz, unless otherwise specified. Device configured as an isolated primary side regulated power supply using an EP7 transformer.

## Startup with PSE Input at 0A Load



Time (40ms/div)

## Shutdown by PSE at 0A Load



Time (400ms/div)

## Steady State at 0A Load



Time (10µs/div)

## Startup with PSE Input at 1A Load



Time (100ms/div)

## Shutdown by PSE at 1A Load



Time (100ms/div)

## Steady State at 1A Load



Time (1µs/div)



## **Typical Characteristics (continued)**

 $V_{\text{IN}}$  = 48V (PSE Output),  $T_{\text{A}}$  = 25°C,  $F_{\text{SW}}$  = 530kHz, unless otherwise specified. Device configured as an isolated primary side regulated power supply using an EP7 transformer.

### **SCP and Hiccup**



## Load Transient ( $I_0 = 0.5A$ to 1A, $25mA/\mu s$ )



2ms / div



## **Functional Block Diagram**



## **Functional Description**

#### Overview of PoE

Power over Ethernet (PoE) offers an economical alternative for powering end network appliances, such as IP telephones, wireless access points, security and web cameras, and other powered devices (PDs). PoE standards IEEE Std. 802.3af, 802.3at and 802.3bt are intended to unify the delivery method of usable power over Ethernet cables to remotely powered client devices. These standards define a method for detecting and querying PDs and then supplying a range of current levels based on the power class the device belongs to. By employing this method, designers can create systems that predict and minimize power usage, allowing the maximum number of devices to be supported on a powered Ethernet network.

The IEEE Std. 802.3 specification has evolved since its inception, gradually increasing the power level, but always remaining backwards compatibility with the previous revision.

The power source that provides current through the Ethernet cables to remote devices is referred to as the Power Sourcing Equipment (PSE). The powered device (PD) on the other end of the Ethernet cable negotiates for and receives the agreed-upon power. IEEE Std. 802.3af-2005 limits PSE power delivery to <13W at the PD input (Type 1 PD). IEEE 802.3at-2009 allows for >13W <30W power levels (Type 2 PD). IEEE 802.3bt-2018 allows for >30W <90W power levels (Type 3 & 4 PD).

The PSE uses the following IEEE 802.3af sequence to detect a connected PD, determine how much power it requires and then initiate supply current to the device:

- Reset Power is withdrawn from the PD if the applied voltage falls below a specified level.
- Signature Detection The PSE detects and evaluates whether the PD is a valid PoE device.
- Classification The PSE reads the power requirement of the PD. The Classification level identifies how
  much power the PD will require from the Ethernet line. This permits optimum use of the total power
  available from the PSE. Classification is considered optional by IEEE standard 802.3af-2005 but IEEE
  standard 802.3at-2009 and 802.3bt-2018 requires Type 2 PSE to classify the PD for mutual identification.



• **On** — Operational state, during which the PSE provides the allocated power level to the PD. This sequence occurs as a progressively rising voltage level from the PSE. It is designed to prevent high voltages from being present on an Ethernet line that does not have a valid PD attached (for user and non-PoE device safety).

To design PoE systems according to IEEE® standards, the following constraints apply:

**Table 1. PoE Requirements** 

| Requirement                                                      | Value     |
|------------------------------------------------------------------|-----------|
| Maximum Type 1 PD input power                                    | 12.95W    |
| Maximum Type 2 PD input power                                    | 25.5W     |
| Maximum Type 3 PD input power                                    | 51W       |
| Maximum Type 4 PD input power                                    | 71.3W     |
| Output voltage from Type 1 PSE                                   | 44-57V    |
| Output voltage from Type 2 PSE                                   | 50-57V    |
| Output voltage from Type 3 PSE                                   | 50-57V    |
| Output voltage from Type 4 PSE                                   | 52-57V    |
| Minimum operating current limit, Type 1 @ PSE min output voltage | 350mA     |
| Minimum operating current limit, Type 2 @ PSE min output voltage | 600mA     |
| Minimum operating current limit, Type 3 @ PSE min output voltage | 600mA     |
| Minimum operating current limit, Type 4 @ PSE min output voltage | 960mA     |
| Line resistance, Type 1 operation                                | 20.0Ω     |
| Line resistance, Type 2,3 & 4 operation                          | 12.5Ω     |
| Input voltage at Type 1 PD interface                             | 37.0V-57V |
| Input voltage at Type 2 PD interface                             | 42.5V-57V |
| Input voltage at Type 3 PD interface                             | 42.5V-57V |
| Input voltage at Type 4 PD interface                             | 41.1V-57V |

#### KTA1136 Design

To help designers meet these requirements, the KTA1136 is a fully integrated PoE PD regulator for Type1 PD implementations. The KTA1136 meets all system requirements for the IEEE 802.3af-2005 standard for Ethernet and all power management requirements for IEEE standard 802.3at-2009 and IEEE standard 802.3bt-2018 Type 1 PoE.

The KTA1136 integrates input surge protection, a PD controller with a hot-swap FET, a DC-DC controller, and a robust 150V switching power MOSFET. The KTA1136 acts as an interface to the PSE, performing all detection, classification, and inrush current limiting control necessary for compliance with the PoE standards. An internal MOSFET and control circuit limits the inrush and steady-state current drawn from the Ethernet line. External diode bridges protect against polarity reversal, to provide alternative A and B detection.

The KTA1136 also passes the 8kV Contact Discharge and 15kV Air Discharge requirements, tested per IEC 61000-4-2. EMI compliance of KTA1136-based designs has been verified for CISP22 and FCC Class-B radiated and conducted emissions.

#### **KTA1136 Overview**

The KTA1136 is a fully integrated PD that provides the functionality required for Power-over-Ethernet (PoE) applications. The optimized architecture reduces external component cost in a small footprint while delivering high performance.



#### **Rectification and Protection**

To protect against polarity reversal, an external diode bridge is required. In conjunction with the external diode bridge, the KTA1136 provides over-voltage and transient protection on the line side of the Hot-Swap FET.

The KTA1136 is implemented in a robust 100V process technology. By integrating robust input protection circuitry, Kinetic has produced a solution that provides much faster response to surge events. The design also limits stray surge current from passing through sensitive circuits, such as the Ethernet PHY device and enables low-impedance safe discharge paths directly to earth ground. The protection circuit has been carefully designed to ensure that during these surge events, where currents can reach as high as 30A, voltages do not exceed critical breakdown and spark gap limits, protecting the PD from damage by the event. This enables system designers to achieve 15kV/8kV Air/Contact Discharge system ESD performance.

#### **PD Controller**

The KTA1136 PD Control Interface is designed to provide full PD functionality for IEEE® 802.3afcompliant systems, with programmable support for standard PD control functions.

The PD Controller provides the following major functions:

- A resistance/capacitance connection path for the detection signature.
- Classification current for power classification.
- Full 13Watt PD supply capability
- Power management and thermal protection override, including UVLO (Under Voltage Lock Out).
- Maintain Power Signature feature.

#### **Modes of Operation**

The KTA1136 has five operating modes:

- 1. Reset all blocks are disabled.
- 2. **Detection** the external PD detection signature resistance / capacitance components are applied across the input.
- 3. Classification PD indicates power requirements to the PSE via a Single-Event Classification for 802.3af.
- 4. **Idle** this state is entered after Classification and remains until full-power input voltage is applied.
- 5. **On** The PD is enabled, and supplies power to the DC-DC controller and the local application circuitry.

As the supply voltage from the PSE increases from 0V, the KTA1136 transitions through the modes of operation in this sequence:



If no PSE is present, line voltage will be zero, which will hold the KTA1136 in the Reset state. The KTA1136 does not affect the Ethernet link function.

#### Reset

When the voltage supplied to the KTA1136 drops below the minimum valid detection voltage (i.e. <2.7V), the chip will enter the Reset state. While in Reset, the power supply to the PD is disconnected, the KTA1136 consumes very little power and the device reverts to the pre-detection status.

### **Detection Mode**

During the detection sequence, the PSE applies a voltage to the PD to read its detection signature. The reading of the signature determines if a PD is present.

During detection, the PSE applies two sequential voltages, 1V or more apart, within the detection voltage range of 2.7V to 10.1V. It extracts a detection signature resistance value from the incremental I-V slope. Valid I-V slope resistance values are between  $23.75k\Omega$  and  $26.25k\Omega$ .

With the KTA1136, detection signature resistance is generated by an external resistor connected between VDD48I and GND. Typically this is a  $25.5k\Omega$ ,  $\pm 1\%$  resistor. With this value of RSIGNATURE, the PSE normally



detects a total effective signature resistance of approximately 25k $\Omega$ , which is centered within the 802.3af/at specification range of 23.75k $\Omega$  to 26.25k $\Omega$ .

Valid PD detection also requires a valid detection signature capacitance of 0.05μF to 0.12μF at 2.7V to 10.1V, and 1.9V maximum offset voltage, per the IEEE 802.3af/at standard, measured at the PD input connector. KTA1136 detection signature capacitance is generated by an external 0.068μF capacitor connected between VDD48I and GND. The offset voltage is mainly provided by the external diode bridge voltage drop.

#### **Classification Mode**

Each class represents a power allocation range for a PD to assist the PSE in managing power distribution. IEEE Std. 802.3 defines classes of power levels for PDs, listed in Table 2.

If a PSE is Type 1, to classify the KTA1136, the Type 1 PSE presents a voltage between 14.5V and 20.5V to the PD and determines its class by measuring the resulting PD load current.

The KTA1136 allows the user to program the classification current via an external resistor connected to the RCLASS pin. Current, power levels and programming resistor values for each class are shown in Table 2. Note that for Class 0, RCLASS pin needs to be Pulled Up to VDD5 pin. This can be a direct short to VDD5 or using a resistor up to  $100k\Omega$ .

Use the following equation to determine the typical classification current:

$$I_{Class}[mA] = 2.0 + \frac{2360}{R_{Class}/k\Omega}(1)$$

Tolerance = Maximum of ±1.8mA or ±9%

$$R_{CLASS} > 63.4k\Omega$$

Please note above class current expression haven't include the extra current flow the external detection resistor (typical  $25.5k\Omega$ ), please add this extra detection current when do the class current calculation.

Once the classification process is done, the PD removes the classification current to conserve power.

**Table 2. Classification Settings** 

| Class | Power<br>(W) | I <sub>CLASS</sub><br>(mA) | R <sub>CLASS</sub><br>(kΩ)    |
|-------|--------------|----------------------------|-------------------------------|
| 0     | 0.44-12.95   | 0 - 4                      | Pull-up (0-100kΩ) to VDD5 pin |
| 1     | 0.44-3.84    | 9 -12                      | 301kΩ, ±1%                    |
| 2     | 3.84-6.49    | 17 – 20                    | 147kΩ, ±1%                    |
| 3     | 6.49-12.95   | 26 - 30                    | 90.9kΩ, ±1%                   |

#### **Idle Mode**

After the classification process, the PD enters Idle mode while it waits for On-state power delivery from the PSE. PD Current usage is limited to monitoring circuitry to detect the On-state voltage threshold.

#### On State

In the ON state, the KTA1136 is supplying power across the Ethernet line(s) to the PD. At a voltage at or above 37V, the PD turns on and full power is available via the KTA1136 DC-DC Controller.

#### **PD Controller Power and Thermal Protection**

The KTA1136 provides the following PD controller power and thermal protection:

- Under Voltage Lock Out (UVLO)
- Inrush Current Limit with integrated current sense
- Thermal Limit / Protection

#### **Under Voltage Lock Out (UVLO)**

The KTA1136 contains line Under-Voltage Lock Out (UVLO) circuitry to determine when to power on the PD. If the PSE supply voltage at PD PI is equal or greater than UVLO VIN\_RISING, the KTA1136 PD will power on



and run; if the PSE supply voltage at PD PI drops below UVLO VIN\_FALLING, the KTA1136 PD will power off. The PD circuit controls power flow to the DC-DC controller, to protect the PD from erratic operation or damage.

#### **Inrush Current Limit / Current Sense**

Inrush limiting maintains the cable voltage above the turn-off threshold as the input capacitor charges. This also prevents the PSE from going into current limit mode. The Current Limit/Current Sense circuitry also minimizes the PD on-chip temperature peaks by limiting both inrush and operating current.

Current is monitored with an integrated sense circuit that regulates the gate voltage on an integrated low-leakage power MOSFET. The power MOSFET can also be shut off completely by either the PD Controller or the Thermal Limit Protection circuitry.

During the PD startup sequence, VDS across the Hot-Swap FET is momentarily high as the VDD48O output capacitance is charged up, as illustrated in Figure 1 below. During this state, the Hot-Swap FET experiences a high instantaneous power drop and heating. Therefore, it is recommended that during this startup sequence, the incoming current should only be utilized for the charging of the VDD48O node, to minimize the startup time and associated power drop across the FET. The primary PWM controller is designed to accommodate for VDD48O startup before drawing power from the line. However, if the application requires direct use of the VDD48O node for other functions, the startup of those circuits should be delayed until the VDD48O node has reached its full voltage level.



Figure 1. PI Input Voltage and Current

#### **Thermal Limit / Protection**

The KTA1136 provides thermal protection by the continuous monitoring of the die temperature. Thermal protection is triggered when the die temperature reaches 160°C, immediately turning off both the hot-swap MOSFET and DC-DC output MOSFET. When the die temperature falls below 130°C the hot-swap MOSFET and DC-DC output MOSFET will be turned on again.

January 2021 – Revision 04a Page 14 of 22 Company Confidential



### **PoE Power-On Startup Waveform**

Figure 2 represents the power-on sequence for 2-Event PoE operation as outlined in IEEE 802.3at (IEEE 802.3bt specifies up to 5 multiple events). The waveform reflects typical voltages present at the PD during signature, classification and power-on.



Figure 2. 802.3at Typical Power-On Waveform

- 1. Voltages V1 and V2 are applied by the PSE to extract a signature value.
- 2. The PSE takes current/impedance readings during Class/Mark Events to determine the class of the PD. At this time, the PD presents a load current determined by the resistance connected to the RCLASS pin.
- 3. After the PSE measures the PD load current, if it is a high-power PSE, it presents a mark voltage (6.9V-10V), followed by a second classification voltage. The PD responds by presenting a load current as determined by the resistor on the RCLASS pin. After the PSE measures the PD load current the second time and determines that is can deliver the requested power, it moves into the On state by raising the voltage to approximately 42V.

### **DC-DC Regulator**

#### Overview

The DC-DC architecture is a current-mode controller with integrated 150V output MOSFET, configurable with external components to fly-back, forward or buck topologies. Both non-isolated and isolated topologies are supported with either opto-coupled feedback or configured for primary side regulation.

As part of a full system-level solution to control EMI, Kinetic has focused significant attention on reducing switching noise in the integrated power converters through unique methods of shaping FET driver waveforms. Ground bounce is also reduced by minimizing dV/dt switching noise.

The integrated DC-DC controller operates from a switched input voltage (VDD48O) and includes a programmable soft start and current limiting. Once input power is applied and enable signals are asserted, the DC-DC controller starts-up switching the integrated output MOSFET and sensing the primary current in the

January 2021 – Revision 04a Page 15 of 22 Company Confidential



transformer. It also provides for an 80% maximum duty cycle, programmable PWM switching frequency and a true voltage-output error amplifier.

#### **Programmable PWM Frequency**

The FSEL pin allows the DC-DC converter switching frequency to be set externally. Placing a resistor between FSEL and GND sets the internal oscillator's frequency.

Table 3 identifies the resistor values for some commonly used switching frequencies.

**Table 3. PWM Switching Frequency Selection** 

| Switching Frequency (kHz) | FSEL Resistor (kΩ, ± 1%) |
|---------------------------|--------------------------|
| 100                       | 392                      |
| 220                       | 182                      |
| 530                       | 68.1                     |
| 800                       | 45.3                     |

#### **Current-Limit/Current Sense**

The DC/DC regulator provides cycle-by-cycle current limit monitoring. The current limit is programmed via the resistor of ILIM pin. The DC/DC controller also provides short-circuit current protection. The DC/DC regulator will enter hiccup mode when peak current of primary FET reaches the programmed current limit point for several cycles.

#### **Low Load Current Operation**

The internal circuitry detects a low output power condition and puts the DC-DC Regulator into a discontinuous operation mode (DCM burst). Burst mode operation occurs when the COMP pin voltage drops below ~ 2.00V.

#### **Compensation and Feedback**

For isolated applications, loop compensation and output voltage feedback is generally provided by an opto-isolator circuit, and the Feedback pin (FB) is tied to ground. In these applications, the COMP pin is pulled up to approximately 4.8V by an internal current source. This pull-up can be the termination for an opto-isolator, or an additional resistor can be used in parallel.

For non-isolated applications, a resistive divider network, connected directly to the FB pin, senses the output voltage. The internal error amplifier is connected to a 1.5V reference voltage and the control loop will serve the FB pin to this voltage. A capacitive/resistive network connected to the COMP pin provides loop compensation.

#### Soft-Start

A capacitor is required on the CSS pin and is used to provide a controlled application power supply startup. At device power on, the capacitor on the CSS pin is slowly charged by an internal  $30\mu$ A current source. The generated ramp voltage is used internally in the KTA1136 to provide soft-start for the regulator. The soft-start is finished when the generated ramp voltage around 1.2V on the CSS pin. For a 12V output Flyback design with PSR, a 100nF CSS capacitor will provide around 4ms of soft-start while  $1\mu$ F CSS capacitor will provide around 40ms of soft-start.

### Internal Switching FET

The SW and PGND provide connection to the drain and source of the integrated switching power MOSFET.

Power MOSFET its  $R_{DS\_ON}$  is  $0.7\Omega$ . RCD snubber circuit for switching FET is suggested during operation. A recommendation RCD is to let the SW voltage of switching FET below 120V during normal operation.

The internal FET gate driver is powered from VDD voltage rail and the return path is through the GND pin.

#### Bias

It's an optional input to VDD bias regulator. Powering VDD from an external supply instead of VIN can reduce power loss at high VIN. For BIAS > 7V, the PVCC regulator draw current from BIAS pin. The BIAS pin voltage must not exceed 20V.



## **DC-DC Converter Application Topologies**

The KTA1136 can be configured in several different isolated and non-isolated topologies. Like isolated Flyback and Non-isolated Buck topologies. The Buck topology is chosen for a non-isolated application. The Flyback mode is chosen for isolated application. When a minimum number of external components is desired, or there is a large step-down and the output voltage is typical over 5V. KTA1136 can be used both in primary side regulation and secondary side regulation Flyback.

A typical Isolated primary side regulation (PSR) Flyback design is shown in Figure 3. For some applications that do not require good output regulation and optocoupler, PSR application can be used. This application doesn't need optocoupler and extra feedback components (voltage reference). It uses feedback from an auxiliary winding for control of the output voltage. It is usually for operation with secondary side diode rectifier (typically 12V output or higher). For this application, a good coupling between the primary auxiliary winding and output winding is needed. And a minimum 10mA dummy load on the output side is required for good regulation at open load.

A typical Isolated secondary side regulation (SSR) Flyback design is shown in . SSR application requires optocoupler and feedback components (voltage reference) on the secondary side. It has good regulation and good transient response compared with PSR application.

A typical Buck application design is shown in Figure 5. Buck application is a low cost and high efficiency solution. Please note that the Ground for Vin and Vout is separate. If a common ground for Vin and Vout is requested, a more complicated DC-DC Converter topology like SEPIC can be used.

## **DC-DC Converter Design**

### **Transform Design for Flyback**

The transformer design is the most important part for flyback converter for primary side or secondary side regulation flyback application (refer Figure 3 and ). Its design should consider the input voltage range, output voltage, and transform size. The key parameters of the transform are turn ratio, inductance, saturation current at a suitable size.

For the transform design, we usually design turn ratio first, then we design the inductance of transform, finally we design the saturation current of transform. Below are reference design procedure for a transform design (Continuous Current Mode), the transform parameters need a comprehensive consideration through turn ratio, inductance and saturation current, power MOSFET and diode voltage stress and so on.

Turns ratio is calculated as below expression 1.

$$n = \frac{Vin\_min*Dmax}{(Vo_{max}+Vd)*(1-Dmax)}$$
 expression 1

n: the turn ratio from primary winding to secondary winding

Vin\_min: the min. operating input voltage

Vo max: the max. output voltage

Vd: the forward voltage drop of secondary diode.

Dmax: max. duty cycle, for general, the max. duty cycle of the flyback converter is within 70%

For turn ratio, a typical 37Vin-57Vin PSE input range and 12Vo application, the recommended turn ratio(n) is around 2. A typical 37Vin-57Vin PSE input range and 5Vo application, the recommended n is around 5.

January 2021 – Revision 04a Page 17 of 22 Company Confidential



Inductance is calculated as below expression 2.

 $Lm = \frac{n*Vin*D*(1-D)}{F_{SW*Io*KC}}$  expression 2

Lm: the primary inductance of flyback transform

n: the turn ratio from primary winding to secondary winding

Vin: the operating input voltage

D: duty cycle.

Fsw: Switching frequency

lo: Output current

Kc: is the ripple current coefficient compared with output current, Kc is normally selected around 0.5 to 1.5 Inductance is mainly related to the switching frequency and transform size. In order to achieve a small total solution (refer Figure 3), a 530Khz high frequency transform is designed with EP7 Bobbin. It is only 1/3 volume size compared with traditional EP13 transform.

Peak current is calculated as below expression 3.

$$Ipeak = \frac{Io}{n*(1-D)} + \frac{Vin*D}{2Fsw*Lm}$$
 expression 3

Ipeak: Primary peak current of the transform and internal switching MOSFET

lo: Output current

n: the turn ratio from primary winding to secondary winding

D: duty cycle

Vin: the operating input voltage

Fsw: Switching frequency

Lm: the primary inductance of flyback transform

This calculated peak current is the working current for the internal switching MOSFET and transform. The saturation current of the transform should be 30% larger than the peak current. The current limit of the internal MOSFET should also 30% larger than this peak current.

For a typical 37Vin-57Vin PSE input range and 12Vo flyback application, the recommended transform saturation current is around 2A. The current limit for the internal MOSFET is around 1.7A.



### **Output Inductor Design for Buck**

The inductor design is important part for Buck converter application (refer Figure 5). Its design should consider the input voltage range, output voltage, and inductor size. The key parameters of the inductor are inductance, saturation current at a suitable size.

Inductance is calculated as below expression 4.

 $Lm = \frac{(Vin-Vo)*D}{Fsw*Io*Kc}$  expression 4

Lm: the inductance of output inductor

Vin: the operating input voltage

Vo: the output voltage.

D: duty cycle. The forward voltage drop of output power diode should be considered for a more accuracy duty cycle calculation.

Fsw: Switching frequency

lo: Output current

Kc: is the ripple current coefficient compared with output current, Kc is normally selected around 0.3 to 1.0 for Buck application. Io\*Kc will get the peak current for the output inductor, output power diode and the internal MOSFET. The should have over 30% margin of this calculated peak current.

Inductor design is mainly related to the switching frequency, peak current and its size. For a typical 37Vin-57Vin PSE input range and 12Vo buck application (refer Figure 5), the reference inductor design has a 47uH inductance and a 3A saturation current (10mm\*10mm size).



# **Application Circuits**



Figure 3. Flyback Application with Primary Side Feedback Vin = 37-57V, Vout = 12V, 1A, Fsw = 530k, use EP7 Transform



Figure 4. Flyback Application with Secondary Side Regulation Vin = 37-57V, Vout = 12V, 1A, Fsw = 220k, use EP13 Transform

January 2021 - Revision 04a Page 20 of 22 Company Confidential



# **Application Circuits**



Figure 5. Simplified Buck Application

Vin = 37-57V, Vout = 12V, 1A, Fsw = 530k



# **Packaging Information**

## TQFN44-16 (4.00mm x 4.00mm x 0.75mm)



| Dimension | mm        |      |      |  |  |
|-----------|-----------|------|------|--|--|
| Dimension | Min.      | Тур. | Max. |  |  |
| Α         | 0.70      | 0.75 | 0.80 |  |  |
| A1        | 0.00      | 0.02 | 0.05 |  |  |
| A3        | 0.203 REF |      |      |  |  |
| b         | 0.25      | 0.30 | 0.35 |  |  |
| D         | 3.90      | 4.00 | 4.10 |  |  |
| D1        | 2.00      | 2.10 | 2.20 |  |  |
| Е         | 3.90      | 4.00 | 4.10 |  |  |
| E1        | 2.00      | 2.10 | 2.20 |  |  |
| е         | 0.65 BSC  |      |      |  |  |
| L         | 0.50      | 0.55 | 0.60 |  |  |

## **Recommended Footprint**



Kinetic Technologies cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Kinetic Technologies product. No intellectual property or circuit patent licenses are implied. Kinetic Technologies reserves the right to change the circuitry and specifications without notice at any time.