National Semiconductor is now part of

Texas Instruments.

Search http://www.ti.com/ for the latest technical

information and details on our current products and services.



# **LMV1089**

# **Dual Input, Far Field Noise Suppression Microphone Amplifier with Automatic Calibration Capability**

# **General Description**

The LMV1089 is a fully analog dual differential input, differential output, microphone array amplifier designed to reduce background acoustic noise, while delivering superb speech clarity in voice communication applications.

The LMV1089 preserves near-field voice signals within 4cm of the microphones while rejecting far-field acoustic noise greater than 50cm from the microphones. Up to 20dB of farfield rejection is possible in a properly configured and calibrated system.

Part of the Powerwise™ family of energy efficient solutions, the LMV1089 consumes only 1.1mA of supply current providing superior performance over DSP solutions consuming greater than ten times the power.

A quick calibration during the manufacturing test process of the product containing the LMV1089 compensates the entire microphone system. This calibration compensates for mismatch in microphone gain and frequency response, as well as acoustical path variances. The LMV1089 stores the calibration coefficients in the on-chip EEPROM. The calibration is initiated by an I2C command or by a logic pin control.

The dual microphone inputs and the processed signal output are differential to provide excellent noise immunity. The microphones are biased with an internal low-noise bias supply.

# **Key Specifications**



### **Features**

- Low power consumption
- Shutdown function
- No added processing delay
- Differential inputs and outputs
- Automatic calibration
- Adjustable 6 48dB gain
- **Excellent RF immunity**
- Space-saving 36–bump micro SMD package

# **Applications**

- Headset and Boom microphones
- Mobile handsets and two-way radios
- Bluetooth and other powered headsets
- Hand-held voice microphones
- Equalized stereo microphone preamplifier



# **Typical Application**



FIGURE 2. Typical Dual Microphone Far Field noise Cancelling Application **FIGURE 2. Typical Dual Microphone Far Field noise Cancelling Application**

# **Connection Diagrams**



# **Connection Diagrams**





# **Pin Descriptions**



### **TABLE 1. Pin Name and Function**

# **Absolute Maximum Ratings ([Note 1](#page-9-0))**

**If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.**



Thermal Resistance

 $\theta_{JA}$  (microSMD) 70°C/W

Soldering Information See AN-112 "microSMD Wafers Level Chip Scale Package."

## **Operating Ratings ([Note 2](#page-9-0))**



## **Electrical Characteristics 3.3V ([Note 1](#page-9-0))**

Unless otherwise specified, all limits guaranteed for T<sub>J</sub> = 25°C, V<sub>DD</sub> = 3.3V, V<sub>IN</sub> = 18mV<sub>P-P</sub>, f = 1kHz, EN = V<sub>DD</sub>, pass through mode (Note 8), Pre Amp gain = 20dB, Post Amp gain = 6dB,  $\mathsf{R}_\mathsf{L}$  = 100kΩ, and  $\mathsf{C}_\mathsf{L}$  = 4.7pF,  $\mathsf{C}_{\mathsf{REF}}$  = 10nF





# **Electrical Characteristics 5.0V** ([Note 1](#page-9-0))

Unless otherwise specified, all limits guaranteed for T<sub>J</sub> = 25°C, V<sub>DD</sub> = 5V, V<sub>IN</sub> = 18mV<sub>P-P</sub>, EN = V<sub>DD</sub>, pass through mode (Note 8), Pre Amp gain = 20dB, Post Amp gain = 6dB,  $R^{}_{\rm L}$  = 100kΩ, and  $C^{}_{\rm L}$  = 4.7pF.



# <span id="page-9-0"></span>**Digital Interface Characteristics** (Note 1, Note 8)

Unless otherwise specified, all limits guaranteed for T<sub>J</sub> = 25°C, l<sup>2</sup>CV<sub>DD</sub> within the Operating Rating (Note 8)



**Note 1:** "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified.

**Note 2:** The Electrical Characteristics tables list guaranteed specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not guaranteed.

 $\sf Note\ 3:$  The maximum power dissipation must be de-rated at elevated temperatures and is dictated by  $T_{\sf JMAX}$ ,  $\theta_{\sf JC}$ , and the ambient temperature  $T_{\sf A}.$  The maximum allowable power dissipation is  ${\mathsf P}_{{\sf DMAX}}$  = (T $_{{\sf MMAX}}$  – T $_{\sf A}$ ) /  $\theta_{\sf JA}$  or the number given in the Absolute Maximum Ratings, whichever is lower. For the LMV1089, T $_{{\sf MMX}}$  = 150°C and the typical θJA for this microSMD package is 70°C/W and for the LLP package θ<sub>JA</sub> is 64°C/W Refer to the Thermal Considerations section for more information.

**Note 4:** Human body model, applicable std. JESD22-A114C.

**Note 5:** Machine model, applicable std. JESD22-A115-A.

**Note 6:** Typical values represent most likely parametric norms at T<sub>A</sub> = +25°C, and at the Recommended Operation Conditions at the time of product characterization and are not guaranteed.

**Note 7:** Datasheet min/max specification limits are guaranteed by test, or statistical analysis.

**Note 8:** The voltage at I<sup>2</sup>CV<sub>DD</sub> must not exceed the voltage on V<sub>DD</sub>.

**LMV1089NV1089** 

## **Test Methods**



**FAR FIELD NOISE SUPPRESSION (FFNS<sup>E</sup> )**

For optimum noise suppression the far field noise should be in a broadside array configuration from the two microphones (see Figure 15). Which means the far field sound source is equidistance from the two microphones. This configuration allows the amplitude of the far field signal to be equal at the two microphone inputs, however a slight phase difference may still exist. To simulate a real world application a slight phase delay was added to the FFNS<sub>E</sub> test. The block diagram from Figure 3 is used with the following procedure to measure the FFNS<sub>E</sub>.

- 1. A sine wave with equal frequency and amplitude  $(25mV_{P-P})$  is applied to Mic1 and Mic2. Using a signal generator, the phase of Mic 2 is delayed by 1.1° when compared with Mic1.
- 2. Measure the output level in dBV (X)
- 3. Mute the signal from Mic2
- 4. Measure the output level in dBV (Y)
- 5. FFNS<sub>E</sub> = Y X dB

### **NEAR FIELD SPEECH LOSS (NFSL<sup>E</sup> )**

For optimum near field speech preservation, the sound source should be in an endfire array configuration from the two microphones (see Figure 16). In this configuration the speech signal at the microphone closest to the sound source will have greater amplitude than the microphone further away. Additionally the signal at microphone further away will experience a phase lag when compared with the closer microphone. To simulate this, phase delay as well as amplitude shift was added to the NFSL<sub>E</sub> test. The schematic from Figure 3 is used with the following procedure to measure the NF- $\mathsf{SL}_{\mathsf{E}}.$ 

- 1. A 25mV<sub>P-P</sub> and 17.25mV<sub>P-P</sub> (0.69\*25mV<sub>P-P</sub>) sine wave is applied to Mic1 and Mic2 respectively. Once again, a signal generator is used to delay the phase of Mic2 by 15.9° when compared with Mic1.
- 2. Measure the output level in dBV (X)
- 3. Mute the signal from Mic2
- 4. Measure the output level in dBV (Y)
- 5. NFSL<sub>E</sub> = Y X dB

### **SINGLE TO NOISE RATIO IMPROVEMENT ELECTRICAL (SNRI<sup>E</sup> )**

The SNRI $_{\mathsf{E}}$  is the ratio of  $\mathsf{FFNS}_\mathsf{E}$  to NFSL $_{\mathsf{E}}$  and is defined as:  ${\sf SNRI}_{\sf E}$  =  ${\sf FFNS}_{\sf E}$  -  ${\sf NFSL}_{\sf E}$ 









**PSRR vs Frequency**

**Mic1 Pass Through Mode**

 $\mathbf 0$ 

 $-20$ 

 $-40$ 

30047255

 $10k$ 

 $2k$ 

 $1<sub>k</sub>$ FREQUENCY (Hz)  $4<sub>k</sub>$ 

5  $\pmb{0}$ 

100

300

**LIVIV1089 LMV1089**





30047256

# **Application Data**

cation system. A simplified block diagram is provided in Figure 4.

### **INTRODUCTION**

The LMV1089 is a fully analog single chip solution to reduce the far field noise picked up by microphones in a communi-



**FIGURE 4. Simplified Block Diagram of the LMV1089**

The output signal of the microphones is first amplified by a pre-amplifier stage with an adjustable gain of 6dB to 36dB. The signal is then processed by the noise cancelling processor. The noise cancelling processor matches the gain and frequency responses of the microphones and the acoustic characteristics of the enclosure using coefficients derived during the auto-calibration step and the stored in EEPROM. The resulting noise-suppressed signal is then amplified by the 6dB to 18dB gain-adjustable post-amplifier. For optimum noise and EMI immunity, the microphones have a differential connection to the LMV1089 and the output of the LMV1089 is also differential. The adjustable gain functions can be controlled via I2C and four control pins. Both methods are described later in the application section.

# **Power Supply Circuits**

A low drop-out (LDO) voltage regulator in the LMV1089 allows the device to be independent of supply voltage variations.

The Power On Reset (POR) circuitry in the LMV1089 requires the supply voltage to rise from 0V to  $V_{DD}$  in less than 100ms. The Mic Bias output is provided as a low noise supply source for the electret microphones. The noise voltage on the Mic Bias microphone supply output pin depends on the noise voltage on the internal the reference node. The de-coupling capacitor on the  $V_{REF}$  pin determines the noise voltage on this internal reference. This capacitor should be larger than 1nF; having a larger capacitor value will result in a lower noise voltage on the Mic Bias output.

Most of the logic levels for the digital control interface are relative to  $I^2CV_{DD}$  voltage. This eases interfacing to the micro controller of the application containing the LMV1089. The supply voltage on the I<sup>2</sup>CV<sub>DD</sub> pin must never exceed the voltage on the  $V_{DD}$  pin.

Only the four pins that determine the default power up gain (as described in SETTING ADJUSTABLE GAIN) have logic levels relative to  $V_{DD}$ .

# **Shutdown Function**

As part of the Powerwise™ family, the LMV1089 consumes only 1.1mA of current. In many applications the part does not need to be continuously operational. To further reduce the power consumption in the inactive period, the LMV1089 provides two individual microphone power down functions. When either one of the shutdown functions is activated the part will go into shutdown mode consuming only a few μA of supply current.

### **SHUTDOWN VIA HARDWARE PIN**

The hardware shutdown function is operated via the EN pin. In normal operation the EN pin must be at a 'high' level  $(V_{DD})$ . Whenever a 'low' level (GND) is applied to the EN pin the part will go into shutdown mode disabling all internal circuits.

### **SHUTDOWN VIA I2C**

The LMV1089 offers an additional shutdown function by reprogramming an I2C register (see [Table 6](#page-20-0)). The LMV1089 will only consume power in a mode where it can perform its normal functions. So at least one of the microphone amplifier circuits must be enabled ('1'). Writing '0' to the both bit 4 and bit 5 of the I2C 'A' register (address 0x01h) of the LMV1089 will force the part into shutdown mode, even if the EN pin is 'High', the only part that remains active in this state is the I2C, which consumes neglectible power when compared to the standby current.

## **Adjustable Gain**

The LMV1089 has two gain stages where the gain can be adjusted to meet the requirements for the application. There is a preamplifier and a post amplifier that can be varied independent of each other. In most applications the gain will be set via the I2C interface, see [Table 6](#page-20-0).

### **SETTING ADJUSTABLE GAIN**

The LMV1089 provides four pins to set the default gain settings during power up of the device, which is convenient for applications without a micro controller . The default gain of the preamplifier is controlled by the GA0 and GA1 pins and can be set by wiring those pins to either  $V_{DD}$  or GND. In this way, one of the four possible values in the 12dB to 36dB range (see [Table 2](#page-16-0)) can be chosen. The default post amplifier gain is set in the same way by connecting the GB0 and GB1 pins to either  $V_{DD}$  or GND to select a gain between 6dB and 15dB (see [Table 3](#page-16-0)). Setting the gain of the preamplifier and post amplifier

<span id="page-16-0"></span>via the I2C interface (see [Table 6](#page-20-0)) will override this default gain.

The default gain is only set during power up of the device. Toggling the logic level of the enable pin (EN) will not change the current gain setting of the part. Any gain setting done via the I2C interface will remain valid during activation of the function.





### **TABLE 3. Default post amplifier gain**



**Note 9:** Default value used for performance measurements

# **Gain Balance and Gain Budget**

In systems where input signals have a high dynamic range, critical noise levels or where the dynamic range of the output voltage is also limited, careful gain balancing is essential for the best performance. Too low of a gain setting in the preamplifier can result in higher noise levels while too high of a gain setting in the preamplifier will result in clipping and saturation in the noise cancelling processor and output stages.

The gain ranges and maximum signal levels for the different functional blocks are shown in Figure 5. Two examples are given as a guideline on how to select proper gain settings.



### **FIGURE 5. Maximum Signal Levels**

### **Example 1**

An application using microphones with  $50mV_{p,p}$  maximum output voltage, and a baseband chip after the LMV1089 with  $1.5V_{\text{P-P}}$  maximum input voltage.

For optimum noise performance, the gain of the input stage should be set to the maximum.

- 1.  $50mV_{p-p} +36 dB = 3.1V_{p-p}$ .
- 2.  $3.1V_{\text{P-P}}$  is higher than the maximum 1.4V<sub>P-P</sub> allowed for the Noise Cancelling Processor (NCP). This means a gain lower than 28.9dB should be selected.
- 3. Select the nearest lower gain from the gain settings shown in Table 2, 28dB is selected. This will prevent the NCP from being overloaded by the microphone. With this setting, the resulting output level of the Pre Amplifier will be  $1.26V_{P-P}$ .
- 4. The NCP can have a maximum processing gain of 9dB (depending on the calibration result) which will result in

 $3.5V_{P-P}$  at the output of the LMV1089. This level is higher then maximum level that is allowed at the input of the post amp of the LMV1089. Therefore the preamp gain has to be reduced, to  $1.4V_{P-P}$  minus  $9dB = 0.5V_{P-P}$ . This limits the preamp gain to a maximum of 20dB.

- 5. The baseband chip limits the maximum output voltage to  $1.5V_{P-P}$  with the minimum of 6dB post amp gain, this results in requiring a lower level at the input of the post amp of  $0.75V_{P-P}$ . Now calculating this for a maximum NCP gain of 9dB the output of the preamp must be  $<$ 266mV<sub>P-P</sub>.
- 6. Calculating the new gain for the preamp will result in <1.4dB gain.
- 7. The nearest lower gain will be 14dB.

So using preamp gain =  $14dB$  and postamp gain =  $6dB$  is the optimum for this application.

### **Example 2**

An application using microphones with  $10 \text{mV}_{\text{p-p}}$  maximum output voltage, and a baseband chip after the LMV1089 with  $3.3V_{\text{p.p}}$  maximum input voltage.

For optimum noise performance we would like to have the maximum gain at the input stage.

- 1.  $10mV_{p-p} + 36dB = 631mV_{p-p}$ .
- 2. This is lower than the maximum  $1.4V_{p,p}$  so this is OK.
- 3. The NCP can have a maximum processing gain of 9dB (depending on the calibration result) which will result in  $3.5V_{P-P}$  at the output of the LMV1089. This level is higher then maximum level that is allowed at the input of the Post Amp of the LMV1089. Therefore the Pre Amp gain has to be reduced, to  $1.4V_{P-P}$  minus  $9dB = 0.5V_{P-P}$ . This limits the Pre Amp gain to a maximum of 34dB.
- 4. With a Post Amp gain setting of 6dB the output of the Post Amp will be  $2.8V_{P-P}$  which is OK for the baseband.
- 5. The nearest lower Post Amp gain will be 6dB.

So using preamp gain  $= 34$ dB and postamp gain  $= 6$ dB is optimum for this application.

### **Unprocessed Output Pins**

The LMV1089 provides two single ended output pins M1\_UNP and M2\_UNP. These pins provide the amplified output signal from the two differential microphone input amplifiers Mic1 and Mic2. When the application containing the LMV1089 is in a calibrated state the output level of the two microphone paths are matched. This makes these outputs suitable for stereo applications like video camera webcams and photo cameras. Low cost microphones with wider gain tolerance can be used because gain differences of the microphones will be compensated by the calibration system of the LMV1089. In this situation the default gain of the Pre Amplifiers is set by GA0 and GA1 as described in [Table 2](#page-16-0). This gain can be changed via I2C by writing register A as described in the I 2C Compatible Interface section.

# **I 2C Compatible Interface**

#### **I 2C SIGNALS**

The LMV1089 pin Serial Clock (SCL) pin is used for the I2C clock and the Serial Data (SDA) pin is used for the I2C data. Both these signals need a pull-up resistor according to I2C specification. The LMV1089 can be controlled through two slave addresses. The digital I<sup>2</sup>C address pin selects the I<sup>2</sup>C address for LMV1089 as shown inTable 4 .



#### **TABLE 4. Chip Address**

### **I 2C DATA VALIDITY**

The data on SDA line must be stable during the HIGH period of the clock signal (SCL). In other words, the state of the data line can only be changed when SCL is LOW.



**LMV1089MV108S** 

#### **I 2C START AND STOP CONDITIONS**

START and STOP bits classify the beginning and the end of the I2C data transmission session. START condition is defined as the SDA signal transitioning from HIGH to LOW while SCL line is HIGH. STOP condition is defined as the SDA transitioning from LOW to HIGH while SCL is HIGH. The I2C master always generates START and STOP bits. The I2C bus is considered to be busy after START condition and free after STOP condition. During data transmission, I2C master can generate repeated START conditions. First START and repeated START conditions are equivalent, function-wise.(Note 10)



**Note 10:** The master should issue STOP after no acknowledgment.

### **TRANSFERRING DATA**

Every byte put on the SDA line must be eight bits long, with the most significant bit (MSB) being transferred first. Each byte of data has to be followed by an acknowledge bit. The acknowledge related clock pulse is generated by the master. The transmitter releases the SDA line (HIGH) during the acknowledge clock pulse. The receiver must pull down the SDA line during the 9th clock pulse, signifying an acknowledge (ACK). A receiver which has been addressed must generate an acknowledge after each byte has been received.

After the START condition, the I2C master sends a chip address. This address is seven bits long followed by an eighth bit which is a data direction bit (R/W). The LMV1089 address is **11001100<sup>2</sup>** or **11001110<sup>2</sup>** . For the eighth bit, a "0" indicates a WRITE and a "1" indicates a READ. The second byte selects the register to which the data will be written. The third byte contains data to write to the selected register.





In Figure 6, a write example is shown, for a device with a randomly chosen address**'00110100<sup>2</sup> '**.



www.national.com 18

### **TABLE 5. I2C Timing Paramters**



**NOTE:** Data guaranteed by design

### <span id="page-20-0"></span>**TABLE 6. I2C Register Description Address Reg. Bits Description Default 0x01h**  $A$  [3:0] Microphone preamplifier gain from 6dB up to 36dB in 2dB steps. See Table 2 0000 | 6dB 0001 | 8dB 0010 | 10dB 0011 | 12dB 0100 14dB 0101 | 16dB 0110 18dB 0111 20dB 1000 22dB 1001 24dB 1010 26dB 1011 28dB 1100 30dB 1101 32dB 1110 34dB 1111 | 36dB A  $\begin{bmatrix} 5:4 \end{bmatrix}$  A4 = mute mic1 and A5 = mute mic2.  $A4 = \text{mule mlc}$  and  $A3 = \text{mule mlc}$ .<br>  $(0 = \text{microphone on})$  00(on) A  $\begin{bmatrix} 7:6 \end{bmatrix}$  Mic enable bits, A6 = enable Mic1, A7 = enable Mic2  $(1 =$ enable), A6 and A7 both 0 = Shutdown Mode **0x02h**  $B$  [2:0] Gain setting for the post amplifier from (3dB steps) See Table 3 000 6db 001 | 9dB 010 | 12dB 011 | 15dB 100 | 18dB 101 | 18dB 110 | 18dB 111 | 18dB  $\mathsf{B}$  [4:3] Mic select bits 00 0 0 Noise cancelling mode 0 1 | Only Mic1 enabled 1 0 Only Mic2 enabled 1 1 Mic1 + Mic2 B [7:5] Not Used 000 **0x0Ch** L  $\begin{bmatrix} 7:0 \end{bmatrix}$  reads the output of the EEPROM **0x0Dh** M  $\begin{bmatrix} 7:0 \end{bmatrix}$  reads the output of the EEPROM **0x0Efh** N  $[6:0]$  reads the output of the EEPROM read only  $N \begin{bmatrix} 7 \end{bmatrix}$  Reads the "ready" signal. This give the status of the program cycle.  $1 = \text{ready}$ ; 0 = program cycle in progress read only  $1 = \text{ready}$ ; 0 = program cycle in progress







# **Calibration**

Automatic calibration should only be required once, when the product containing the LMV1089 has completed manufacture, and prior to application packaging. The product containing the LMV1089 will be calibrated to the microphones, the microphone spacings, and the acoustical properties of the final design.

The compensation or calibration technology is achieved via memory stored coefficients when the FFNS circuitry activates the calibration sequence. The purpose of the calibration sequence is to choose the optimized coefficients for the FFNS circuitry for the given microphones, spacing, and acoustical design of the product containing the LMV1089.

A basic calibration can be performed with a single 1kHz tone, however to take full advantage of this calibration feature a three tone calibration (See [PERFORMING A THREE TONE](#page-25-0) [CALIBRATION](#page-25-0)) is preferred .

The automatic calibration process can be initiated from either a digital interface CALIBRATE pin (CAL) or via the I2C interface.

The logic level at the PROGRAM ENABLE (PE) pin determines if the result of the calibration is volatile or permanent.

To make the result of the calibration permanent (stored in the EEPROM) the PROGRAM ENABLE (PE) pin must be high during the automatic calibration process.

### **AUTOMATIC CALIBRATION VIA CAL PIN**

To initiate the automatic calibration via the CAL pin, the following procedure is required. See timing diagram Figure 11:

- From the initial condition where both PE and CAL are at 'low' level
- bring PE to a 'high' level (enable EEprom write)
- bring CAL to a 'high' level to start Calibration
- Apply Audio stimulus (single tone 1kHz or three tone sequence as described in [PERFORMING A THREE](#page-25-0) [TONE CALIBRATION](#page-25-0)) (see Figure 12).
- Hold CAL 'high' for at least 790ms
- Remove Audio stimulus
- bring CAL to a 'low' level to stop Calibration
- bring PE to a 'low' level (disable EEprom write)

A tone may be applied prior to the rising of CAL and PE. Signals applied to the microphone inputs before rising of CAL and PE are ignored by the calibration system.





Note: **When the I2C is operated, make sure that register 'R' (address 0x12) bit 0 is '0' before operating the CAL pin (default value for this bit). When this bit is set '1' the calibration engine of the LMV1089 is started and will remain active with a higher supply**

**current than normal operation. The state of the calibration remains active until this bit is reset, '0". With the bit set the 'low' to' high' transfer of the CAL pin will be ignored.**

### **AUTOMATIC CALIBRATION VIA I2C COMMAND**

To initiate the automatic calibration via the I2C interface, the following procedure is required:

- From the initial condition where PE is 'low' level
- Bring PE to a 'high' level (enable EEprom write)
- Write '1' into I2C register 'R' (address 0x12) bit 0 to start calibration
- Apply Audio stimulus (single tone 1kHz or three tone sequence as described in [PERFORMING A THREE](#page-25-0) [TONE CALIBRATION](#page-25-0))
- Wait at least 790ms
- Remove Audio stimulus
- Write '0' into I2C to finish calibration
- Bring PE to a 'low' level (disable EEprom write)

A tone may be applied prior to the rising of PE or setting the I 2C calibration bit . Signals applied to the microphone inputs before rising of PE or setting the I2C calibration bit are ignored by the calibration system.



#### **FIGURE 10.**

#### **PERFORMING THE AUTOMATIC CALIBRATION**

Automatic calibration can be performed as 'one tone' or as 'three tone' calibration. Three tone calibration is preferred because the three tone calibration not only compensates for differences in the gain between the two microphones, but this function also corrects for differences in the frequency response between in the two microphones and compensates for the acoustical effects of the enclosure.

The one tone calibration only compensates for the gain difference between the two microphones at 1kHz and can lead to less far field noise reduction when compared to three tone calibration.

#### **PERFORMING A ONE TONE CALIBRATION**

The easiest way to perform an automatic calibration with the LMV1089 uses a 1kHz tone. This tone can be a steady state tone or a 1kHz tone that is switched on and off using the timing from Figure 11.

To perform a one tone calibration, a 1kHz test tone is required right after the PE and CAL inputs are brought to a logic high level and that tone should be stable during the time as indicated in [Table 7](#page-25-0). At the end of this sequence the calibration data is automatically stored in the internal EEPROM (see Figure 12).

A tone may be applied prior to the rising of CAL start signal and PE. Signals applied to the microphone outside the limits shown in Figure 11 and [Table 7](#page-25-0) are ignored by the calibration system.



# **LIVIV1089 LMV1089**

### <span id="page-25-0"></span>**PERFORMING A THREE TONE CALIBRATION**

In a system with two microphones in an enclosure there will always be a difference in the transfer function in both gain and frequency response between the two channels. The LMV1089 has the capability to perform an automatic calibration function to minimize these differences. To perform this calibration, a test sequence of three tones is required right after the PE and CAL inputs are brought to a logic high level. At the end of this sequence the calibration data is automatically stored in the internal EEPROM.

The three tones have to be applied as follows (see Figure 12):

• A first tone with a frequency of 1kHz

- A second tone with a frequency of 300Hz
- A third tone with a frequency of 3kHz

A tone may be applied prior to the rising of CAL start signal and PE. Signals applied to the microphone outside the limits shown in Figure 12 and Table 7 are ignored by the calibration system.

Between each tone pair there is a small time, indicated by a cross, to change the frequency. During that time the input tone is ignored by the calibration system.

The total calibration sequence requires less than 790ms.









**NOTE:** Data guaranteed by design

# **NV1089 LMV1089**

#### **AUTOMATIC CALIBRATION SETUP**

A calibration test setup consists of a test room (acoustical box) with a loudspeaker (acoustical source) driven with the test tone sequence from [Figure 12](#page-25-0). The test setup is shown in Figure 13. The distances between the source and microphone 1 and microphone 2 must be equal and the sound must travel without any obstacle from source to both microphones. The sound will travel with the limited speed of 300m/s from the loudspeaker source to the microphones. When creating the calibration signals this time should not be ignored, 30cm distance will cause 1ms delay.

For an optimum automatic calibration the output level of the microphones and preamp gain must be set so that the resulting signal at the output of the preamplifier is  $100 \text{mV}_{\text{P-P}} \pm 6 \text{dB}$ 



**FIGURE 13. Calibration Test setup**

#### **MANUAL CALIBRATION**

You can manually program the gain compensation of the two mic inputs on the LMV1089 using the I2C interface. Table 5 shows the control bits for I2C Register O and P with the corresponding gains. This can be easily done by doing the following:

1) READ contents of the I2C register N immediately after powering up.

2) Set PE pin and T7 pin to Vdd.

3) WRITE to I2C register O and P to choose the calibration settings.

 Bits O<7:4> control the two mics at 300Hz and bits O<3:0> control the two mics at 3kHz.

 Bits P<7:4> control the right channel gain and bits P<3:0> control the left channel gain

4) WRITE a '0' to I2C register Q<7> bit (storeBar) and the bits from I2C register N<6:0> to I2C register Q<6:0>

5) When I2C register N<7> (ready) goes high, then the EEPROM programming is complete. Now PE pin and T7 pin should be set to GND and I2C register Q<7> (storeBar) should be returned to '1'.

### **SUPPLY CURRENT DURING CALIBRATION**

The calibration function performs two main tasks in a sequence. First the AC characteristics of the microphones are matched. Then in the second stage, if the PE pin is high, the on-chip EEPROM is programmed.

During the first stage of this sequence the supply current on the LMV1089 will increase to about 2.5mA. During the writing of the EEPROM the supply current will rise for about 215 ms to about 30mA. This increased current is used for the on chip charge pump which generates the high voltages that are required for programming the EEPROM.



#### **FIGURE 14. Supply current during calibration and programming**

# **Microphone Placement**

Because the LMV1089 is a microphone array Far Field Noise Reduction solution, proper microphone placement is critical for optimum performance. Two things need to be considered: The spacing between the two microphones and the position of the two microphones relative to near field source

If the spacing between the two microphones is too small, near field speech will be canceled along with the far field noise. Conversely, if the spacing between the two microphones is large, the far field noise reduction performance will be degraded. The optimum spacing between Mic 1 and Mic 2 is 1.5-2.5cm. This range provides a balance of minimal near field speech loss and maximum far field noise reduction.

The microphones should be in line with the desired sound source 'near speech' and configured in an endfire array (see[Figure 16](#page-28-0)) orientation from the sound source. If the 'near speech' (desired sound source) is equidistant to the source like a broadside array (seeFigure 15) the result will be a great deal of near field speech loss.



## **WRONG**

30047243

**FIGURE 15. Broadside Array (WRONG)**

<span id="page-28-0"></span>

## **Low-Pass Filter At The Output**

At the output of the LMV1089 there is a provision to create a 1st order low-pass filter (only enabled in 'Noise Cancelling' mode). This low-pass filter can be used to compensate for the change in frequency response that results from the noise cancellation process. The change in frequency response resembles a first-order high-pass filter, and for many of the applications it can be compensated by a first-order low-pass filter with cutoff frequency between 1.5kHz and 2.5kHz.

The transfer function of the low-pass filter is derived as:

$$
H(s) = \frac{\text{Post Amplifier gain}}{sRfCf + 1}
$$

This low-pass filter is created by connecting a capacitor between the LPF pin and the OUT pin of the LMV1089. The value of this capacitor also depends on the selected output gain. For different gains the feedback resistance in the lowpass filter network changes as shown in Table 8.



#### **TABLE 8. Low-Pass Filter Internal Impedance**

This will result in the following values for a cutoff frequency of 2000 Hz:





## **Measurement Setup**

Because of the nature of the calibration system it is not possible to predict the absolute gain in the two microphone channels of the Far Field Noise Cancelling System. This is because, after the calibration function has been operated, the noise cancelling circuit will compensate for the difference in gain between the microphones. In Noise Cancelling mode, this can result in a final gain offset of max 3dB between the gain set in the registers (A[3:0] and B[2:0]) and the actual measured gain between input and output of the LMV1089. After performing a calibration the frequency characteristic of the microphone channels will be matched for the two microphones. As a result of this matching there can be a slight slope in the frequency characteristic in one or both amplifiers.

#### **A-WEIGHTED FILTER**

The human ear is sensitive for acoustic signals within a frequency range from about 20Hz to 20kHz. Within this range the sensitivity of the human ear is not equal for each frequency. To approach the hearing response, weighting filters are introduced. One of those filters is the A-weighted filter.

The A-weighted filter is used in signal to noise measurements, where the wanted audio signal is compared to device noise and distortion.

The use of this filter improves the correlation of the measured values to the way these ratios are perceived by the human ear.



#### **FIGURE 17. A-Weighted Filter**



**MEASURING NOISE AND SNR**

between the input capacitors, see Figure 18.

The overall noise of the LMV1089 is measured within the frequency band from 10Hz to 22kHz using an A-weighted filter. The Mic+ and Mic- inputs of the LMV1089 are AC shorted

**FIGURE 18. Noise Measurement Setup**

For the signal to noise ratio (SNR) the signal level at the output is measured with a 1kHz input signal of  $18mV_{P-P}$  using an A-weighted filter. This voltage represents the output voltage of a typical electret condenser microphone at a sound pressure level of 94dB SPL, which is the standard level for these measurements. The LMV1089 is programmed for 26dB of total gain (20dB preamplifier and 6dB postamplifier) with only Mic1 or Mic2 used. (See also I2C Compatible Interface). The input signal is applied differentially between the Mic+ and Mic-. Because the part is in Pass Through mode the low-pass filter at the output of the LMV1089 is disabled.

# **Revision History**



**LIVIV1089 LMV1089**

**Physical Dimensions** inches (millimeters) unless otherwise noted



**For more National Semiconductor product information and proven design tools, visit the following Web sites at: www.national.com**



THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

**NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION.** As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

#### Copyright© 2010 National Semiconductor Corporation

For the most current product information visit us at www.national.com



**National Semiconductor Americas Technical Support Center** Email: support@nsc.com Tel: 1-800-272-9959

**National Semiconductor Europe Technical Support Center** Email: europe.support@nsc.com

**National Semiconductor Asia Pacific Technical Support Center** Email: ap.support@nsc.com

**National Semiconductor Japan Technical Support Center** Email: jpn.feedback@nsc.com