

## R1270S**001A033-0300EV**

# 3 A, 34 V Input PWM/VFM Step Down DC/DC Converter with PLL Synchronization **Evaluation Board**

No. EEV-299-0330300-191111

R1270S001A033-0300EV is the evaluation board for R1270 which has the below features, benefits and specifications.

#### **OUTLINE**

The R1270S is CMOS-based Step-down DC/DC converter with internal N-channel high side Tr. The ON resistance of the built-in high-side transistor is  $0.10\Omega$  and the R1270S can provide the maximum 3 A output current. Each of the ICs consists of an oscillator, a PWM control circuit, a voltage reference unit, an error amplifier, a phase compensation circuit, a slope compensation circuit, a soft-start circuit, protection circuits, an internal voltage regulator, and a switch for bootstrap circuit. The ICs can make up a step-down DC/DC converter with adding an inductor, resistors, a diode, and capacitors externally.

The R1270S is current mode operating type DC/DC converters without an external current sense resistor, and realizes fast response and high efficiency. As an output capacitor, a ceramic type capacitor is usable. The internal oscillator frequency is adjustable over a range of 300 kHz to 2400 kHz by an external resistor, and also can be synchronized externally by PLL.

The phase compensation is adjustable by using external resistor and capacitor. Thereby optimizations for the inductor and the capacitor can be done.

To improve performance under light load conditions, the R1270S can select automatically between two modes: the VFM mode when the inductor current is discontinuous and the PWM mode when the inductor current is continuous. The ripple voltage at VFM mode is 40 mV (Typ.).

As for protection, the R1270S has a current limit function to control an inductor peak current every a cycle, a fold-back function to reduce the oscillator frequency under the short circuit, a thermal shutdown function, an under voltage lockout (UVLO) function, and an over voltage lockout (OVLO) function. Furthermore, the R1270S can include a latch protection function to cut off the output when the output current reaches the set current limit for a certain time. That is, the R1270S supports two types of the presence (R1270S001A) or the absence (R1270S001B) of the latch protection function.

The current limit, which is fixed at 4.5 A (Typ.), is adjustable by an external resistor. And, the soft start time is fixed at 0.4 ms (Typ.) internally, but is adjustable by an external resistor.

The R1270S has the FLG pin to monitor the overvoltage of the FB pin voltage and the 6 V rated pin. When detecting an abnormal voltage, the R1270S outputs a flag.

The R1270S is available in HSOP-18 package.

### **FEATURES**

| • | Operating Voltage (Maximum Rating)·····                                                          | 3.6 V to 34 V (36 V)                                                                      |
|---|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| • | Consumption Current                                                                              | Typ. 18 $\mu$ A ( $V_{IN}$ = 12 $V$ )                                                     |
| • | Stand-by Current ·····                                                                           | Typ. 0 $\mu$ A ( $V_{IN} = 34 \text{ V}$ , CE = 0 V)                                      |
| • | Output Voltage ·····                                                                             | Externally-adjustable at 0.8 V or more                                                    |
|   |                                                                                                  | (Max. step down ratio 160 ns $\times$ fosc)                                               |
| ) | Feedback Voltage and Tolerance ······                                                            | 0.8 V±1.0%                                                                                |
|   | Output Current ·····                                                                             | 3 A <sup>(1)</sup>                                                                        |
|   | Operating Frequency·····                                                                         | 300 kHz to 2.4 MHz settable by External resistor                                          |
|   | Minimum Off Time · · · · · · · · · · · · · · · · · · ·                                           | Typ. 120 ns                                                                               |
|   | Maximum Duty·····                                                                                | Min. 93% (fosc = 300 kHz), Min. 67% (fosc = 2400 kHz)                                     |
|   | UVLO Function Detection Voltage ······                                                           | Typ. 2.6 V                                                                                |
|   | OVLO Function Detection Voltage                                                                  | Min. 38 V                                                                                 |
|   | Soft-start Time ·····                                                                            | Internal soft-start time (Typ. 0.4 ms), as a lower limit,                                 |
|   |                                                                                                  | Externally-adjustable by using capacitor                                                  |
|   | High-side Switch Current Limit ······                                                            | Typ. 4.5 A, as a upper limit,                                                             |
|   |                                                                                                  | Externally-adjustable by using resistor                                                   |
|   | Thermal Shutdown Function ·····                                                                  | Typ. 160°C                                                                                |
|   | CE Threshold Voltage·····                                                                        | Typ. 1.0 V                                                                                |
|   | Latch Protection Delay Time ······                                                               | Typ. 2 ms (R1270S001A)                                                                    |
|   | Fold-back Protection ·····                                                                       | Fold-back for Oscillation frequency                                                       |
|   | $V_{FB}$ Voltage Temperature Tolerance $(\Delta V_{FB}/\Delta Ta)\cdot \cdots \cdot$             | Typ. $\pm 100 \text{ ppm/°C} (-40^{\circ}\text{C} \le \text{Ta} \le 105^{\circ}\text{C})$ |
|   | Package ·····                                                                                    | HSOP-18                                                                                   |
|   | For more details on R1270 IC, please refer to https://www.nisshinbo-microdevices.co.jp/en/produc | cts/power/dcdc/r1270/r1270-ea.pdf.                                                        |
|   |                                                                                                  |                                                                                           |

## **Part Number Information**

| Product Name       | Package |
|--------------------|---------|
| R1270S001A033-0300 | HSOP-18 |

001A: with Latch type protection function

033: 3.3 V, Output voltage

0300: 300 kHz, Operating Frequency

<sup>(1)</sup> The output current depends on external components and conditions.

## **PCB LAYOUT**

**Top View** 



**Bottom View** 



## **PIN DESCRIPTION**



**Pin Description** 

| Pin No. | Symbol          | Description                                   |
|---------|-----------------|-----------------------------------------------|
| 1, 2    | Lx              | Lx Switching Pin                              |
| 3       | NC              | No connection                                 |
| 4       | GND             | Ground Pin                                    |
| 5       | INT             | Internal Bias Pin                             |
| 6       | FB              | Feedback Pin                                  |
| 7       | ER              | Phase Compensation Pin for External Resistor  |
| 8       | EC              | Phase Compensation Pin for External Capacitor |
| 9       | LMT             | Current Limit adjustment Pin                  |
| 10      | PLLREF          | PLL Synchronization Pin                       |
| 11      | PLLFLTR         | PLL Filter Pin                                |
| 12      | RT              | Oscillation adjustment Pin                    |
| 13      | FLG             | Flag Output Pin                               |
| 14      | CE              | Chip Enable Pin (Active "H")                  |
| 15      | SS              | Soft-start Pin                                |
| 16      | BST             | Bootstrap Pin                                 |
| 17, 18  | V <sub>IN</sub> | Power Supply Pin                              |

<sup>\*</sup> The tab on the bottom of the package must be electrically connected to GND (substrate level) when mounted on the board.

#### **ABSOLUTE MAXIMUM RATINGS**

**Absolute Maximum Ratings** 

(GND = 0 V)

| Symbol               | Item                                                                         | Rating                                     | Unit |
|----------------------|------------------------------------------------------------------------------|--------------------------------------------|------|
| VIN                  | Input Voltage                                                                | -0.3 to 36                                 | V    |
| V <sub>BST</sub>     | BST Pin Voltage <sup>(1)</sup>                                               | V <sub>L</sub> x-0.3 to V <sub>L</sub> x+6 | V    |
| V <sub>LX</sub>      | Lx Pin Voltage                                                               | -0.3 to 36                                 | V    |
| V <sub>CE</sub>      | CE Pin Input Voltage                                                         | -0.3 to 36                                 | V    |
| V <sub>INT</sub>     | INT Pin Voltage                                                              | -0.3 to 36                                 | V    |
| Vss                  | Soft-start Pin Voltage                                                       | −0.3 to 6                                  | V    |
| VER                  | ER Pin Voltage                                                               | −0.3 to 6                                  | V    |
| VEC                  | EC Pin Voltage                                                               | −0.3 to 6                                  | V    |
| V <sub>FB</sub>      | Feedback Pin Voltage                                                         | -0.3 to 6                                  | V    |
| V <sub>FLG</sub>     | Flag Pin Voltage <sup>(1)</sup>                                              | -0.3 to 24                                 | V    |
| V <sub>PLLREF</sub>  | External Oscillation Synchronization Pin Voltage                             | -0.3 to 36                                 | V    |
| V <sub>PLLFLTR</sub> | PLL Filter Pin Voltage                                                       | −0.3 to 6                                  | V    |
| V <sub>RT</sub>      | Oscillation adjustment Pin Voltage                                           | −0.3 to 6                                  | V    |
| V <sub>LMT</sub>     | Current Limit adjustment Pin Voltage                                         | −0.3 to 6                                  | V    |
| PD                   | Power Dissipation <sup>(2)</sup> (HSOP-18, JEDEC STD.51-7 Test Land Pattern) | 3100                                       | mW   |
| Tj                   | Junction Temperature Range                                                   | -40 to 125                                 | °C   |
| Tstg                 | Storage Temperature Range                                                    | -55 to 125                                 | °C   |

#### **ABSOLUTE MAXIMUM RATINGS**

Electronic and mechanical stress momentarily exceeded absolute maximum ratings may cause the permanent damages and may degrade the life time and safety for both device and system using the device in the field. The functional operation at or over these absolute maximum ratings are not assured.

#### RECOMMENDED OPERATING CONDITIONS

**Recommended Operating Conditions** 

| Symbol | Item                  | Rating     | Unit |
|--------|-----------------------|------------|------|
| Vin    | Input Voltage         | 3.6 to 34  | V    |
| Та     | Operating Temperature | −40 to 105 | °C   |

#### **RECOMMENDED OPERATING CONDITIONS**

All of electronic equipment should be designed that the mounted semiconductor devices operate within the recommended operating conditions. The semiconductor devices cannot operate normally over the recommended operating conditions, even if when they are used over such conditions by momentary electronic noise or surge. And the semiconductor devices may receive serious damage when they continue to operate over the recommended operating conditions.

 $<sup>^{(1)}</sup>$  The pin voltage except  $V_{BST}$  and  $V_{FLG}$  must be prevented from exceeding  $V_{IN}$  +0.3V.

<sup>(2)</sup> Refer to POWER DISSIPATION for detailed information.

### **ELECTRICAL CHARACTERISTICS**

Current

Current 1

Current 2

 $I_{\mathsf{LIMLXH1}}$ 

I<sub>LIMLXH2</sub>

Lx High Side Switch Limited

Lx High Side Switch Limited

 $V_{IN}$  = 12 V, Ta = 25°C, unless otherwise specified. The specifications surrounded by are guaranteed by design engineering at -40°C  $\leq$  Ta  $\leq$  105°C.

| R1270S00           | 1270S001A Electrical Characteristics (Ta = 25° |                                                                                                         |                             |                             |                             |      |
|--------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|-----------------------------|------|
| Symbol             | Item                                           | Conditions                                                                                              | Min.                        | Тур.                        | Max.                        | Unit |
| I <sub>IN1</sub>   | V <sub>IN</sub> Consumption current 1          | V <sub>IN</sub> = 34 V, V <sub>INT</sub> = Open,<br>V <sub>PLLREF</sub> = 34 V, V <sub>FB</sub> = 1.5 V | 0.7                         | 1                           | 1.3                         | mA   |
| I <sub>IN2</sub>   | V <sub>IN</sub> Consumption current 2          | $V_{IN}$ = 34 V, $V_{INT}$ = Open,<br>$V_{PLLREF}$ = 0, $V_{FB}$ = 0.84 V                               | 13                          | 18                          | 30                          | μΑ   |
| $V_{\text{UVLO2}}$ | UVLO Released Voltage                          | V <sub>IN</sub> Rising                                                                                  | 2.5                         | 2.6                         | 2.7                         | V    |
| V <sub>UVLO1</sub> | UVLO Detect Voltage                            | V <sub>IN</sub> Falling                                                                                 | V <sub>UVLO2</sub><br>-0.16 | V <sub>UVLO2</sub><br>-0.15 | V <sub>UVLO2</sub><br>-0.11 | ٧    |
| $V_{\text{OVLO2}}$ | OVLO Released Voltage                          | V <sub>IN</sub> Falling                                                                                 | 34                          |                             |                             | V    |
| Vovlo1             | OVLO Detect Voltage                            | V <sub>IN</sub> Rising                                                                                  |                             | 38                          |                             | V    |
| $V_{FB}$           | V Voltaga Talaganaa                            | Ta = 25°C                                                                                               | 0.792                       | 0.800                       | 0.808                       | V    |
| <b>V</b> FB        | V <sub>FB</sub> Voltage Tolerance              | -40°C ≤ Ta ≤ 105°C                                                                                      | 0.784                       | 0.000                       | 0.816                       | V    |
| V <sub>VFM</sub>   | FB High Detection at VFM mode                  |                                                                                                         |                             |                             | 0.831                       | V    |
| fosc0              | Oscillation Frequency 0                        | RT = Open                                                                                               | 270                         | 300                         | 330                         | kHz  |
| fosc1              | Oscillation Frequency 1                        | RT = 62 kΩ                                                                                              | 900                         | 1010                        | 1120                        | kHz  |
| fosc2              | Oscillation Frequency 2                        | RT = GND                                                                                                | 2160                        | 2400                        | 2640                        | kHz  |
| toff               | Minimum Off Time                               |                                                                                                         |                             | 120                         |                             | ns   |
| D <sub>MAX0</sub>  | Maximum Duty Cycle 0                           | RT = Open                                                                                               | 93                          |                             |                             | %    |
| D <sub>MAX0</sub>  | Maximum Duty Cycle 1                           | RT = 62 kΩ                                                                                              | 83                          |                             |                             | %    |
| D <sub>MAX2</sub>  | Maximum Duty Cycle 2                           | RT = GND                                                                                                | 67                          |                             |                             | %    |
| fsync              | Oscillation Synchronized Frequency             | f <sub>PLLREF</sub> = 1000 kHz                                                                          | fosc/2                      |                             | foscx2                      | kHz  |
| tss1               | Soft-start Time 1                              | SS = Open, V <sub>FB</sub> = 0.72 V                                                                     | 0.3                         |                             | 0.55                        | ms   |
| tss2               | Soft-start Time 2                              | $C_{SS} = 0.01 \mu F, V_{FB} = 0.72 V$                                                                  | 3.1                         |                             | 4.5                         | ms   |
| Itss               | Soft-start charge current                      | SS = 0 V                                                                                                | 1.7                         | 2.0                         | 2.35                        | μΑ   |
| tdelay             | Delay Time for Latch Protection                | for R1270S001A                                                                                          | 1.4                         | 2                           | 2.8                         | ms   |
| RLXH               | Lx High Side Switch ON Resistance              | V <sub>BST</sub> -V <sub>LX</sub> = 4.5V, I <sub>LX</sub> = 0.1A                                        |                             | 0.1                         | 0.15                        | Ω    |
| ILXHOFF            | Lx High Side Switch Leakage                    |                                                                                                         |                             | 0                           | 20                          | μΑ   |

All test items listed under Electrical Characteristics are done under the pulse load condition (Tj ≈ Ta = 25°C).

LMT = 220 k $\Omega$ , DC Current

LMT = 39 k $\Omega$ , DC Current

3.0

1.25

3.5

1.6

4.3

2.4

Α

Α

4.0

2.75

2.68

## **ELECTRICAL CHARACTERISTICS (continued)**

6V-rated Pin OVP Detect

INT Pin Operation Voltage

INT Pin Disable Voltage

Voltage

 $V_{POVD}$ 

 $V_{\text{VOS0}}$ 

 $V_{\text{VOS1}}$ 

 $V_{IN}$  = 12 V, Ta = 25°C, unless otherwise specified. The specifications surrounded by are guaranteed by design engineering at -40°C  $\leq$  Ta  $\leq$  105°C.

#### R1270S001A Electrical Characteristics $(Ta = 25^{\circ}C)$ Item **Conditions** Min. Unit **Symbol** Тур. Max. 1.15 V $V_{CEH}$ CE "H" Input Voltage ٧ $V_{CEL}$ 0.85 CE "L" Input Voltage -1.00 **I**CEH CE "H" Input Current 1.0 μΑ **ICEL** CE "L" Input Current -1.00 1.0 μΑ -0.10 0.1 μΑ **I**FBH FB "H" Input Current $V_{FB} = 1.5 V$ $I_{FBL}$ FB "L" Input Current $V_{FB} = 0 V$ -0.1 0.1 μΑ V $V_{PLLH}$ PLLREF "H" Input Voltage 0.95 ٧ VPLLL PLLREF "L" Input Voltage 0.67 -1.0 0 **I**PLLH PLLREF"H" Input Current 1.0 μΑ **I**PLLL PLLREF"L" Input Current -1.00 1.0 μΑ Thermal Shutdown Detect °C $\mathsf{T}_{\mathsf{TSD}}$ 160 Temperature Thermal Shutdown Release 130 °C **T**TSR Temperature Istandby $V_{IN} = 34 \text{ V}, V_{CE} = 0 \text{ V}$ 0 20 Standby Current μΑ 0.25 ٧ $V_{FLGL}$ FLAG "L" Voltage $V_{IN} = 2.0 V$ , $I_{FLG} = 1 mA$ **I**FLGOFF FLAG "Off" Current $V_{FLG} = 6.0 V$ μΑ 0.0 0.1 ٧ 0.91 1.04 $V_{OVP}$ 0.98 FB Pin OVP Detect Voltage ٧ $V_{UVD}$ 0.59 0.64 0.69 FB Pin UVD Detect Voltage ٧ $V_{\mathsf{FLB}}$ 0.59 0.69 Fold Back Detect Voltage

All test items listed under Electrical Characteristics are done under the pulse load condition (Tj ≈ Ta = 25°C).

VER, VPLLFLTR, VSS

٧

٧

٧

3.1

2.8

### **TYPICAL APPLICATION**



<sup>\*1</sup> PLLREF pin must not be "OPEN". When using our evaluation board, a pull-down resistor (R<sub>PLLREF2</sub>: 100kΩ) is contained on the evaluation board.

#### R1270S001A033-0300 Typical Application Circuit

#### R1270S001A033-0300 Recommended External Components\*2

| C <sub>IN</sub><br>[μF] | С <sub>оит</sub><br>[µF] | C <sub>BST</sub><br>[µF] | D<br>[V/A]  | L<br>[µH]                | R <sub>BOT</sub><br>[kΩ] | R <sub>FB</sub><br>[kΩ] | R <sub>TOP</sub><br>[kΩ] | C <sub>SPD</sub><br>[pF] | R <sub>ER</sub><br>[kΩ] | C <sub>EC</sub><br>[pF] | R <sub>LMT</sub> | RPLLREF [kΩ] |
|-------------------------|--------------------------|--------------------------|-------------|--------------------------|--------------------------|-------------------------|--------------------------|--------------------------|-------------------------|-------------------------|------------------|--------------|
| 10                      | 22*2<br>200              | 0.47                     | 40 / 3      | 10                       | 160                      | 1                       | 500<br>(470+30)          | 1000                     | 220                     | 1000                    | OPEN             | 1            |
| RPLLREF2 [kΩ]           | R <sub>PLL</sub>         | C <sub>PLL</sub>         | <b>R</b> RT | R <sub>FLG</sub><br>[kΩ] | Rcε<br>[kΩ]              | C <sub>ss</sub><br>[µF] | C <sub>INT</sub><br>[µF] |                          |                         |                         |                  |              |
| 100                     | OPEN                     | OPEN                     | OPEN        | 100                      | 1                        | 0.01                    | 0.1                      |                          |                         |                         |                  |              |

<sup>\*2</sup> The bill of materials will be attached on the shipment of each purchased evaluation board.

#### **TECHNICAL NOTES**

The performance of a power source circuit using this device is highly dependent on a peripheral circuit. A peripheral component or the device mounted on PCB should not exceed its rated voltage, rated current or rated power. When designing a peripheral circuit, please be fully aware of the following points. (Refer to *PCB Layout* on page 3.)

- The backside thermal pad of the HSOP-18 package must be connected to GND. To improve the thermal dissipation on multi-layered boards, the thermal must be dissipated to another layer by putting some thermal vias on the thermal pad in the land pattern.
- NC pin must be set to "OPEN".
- Switching regulator is required some caution. Because, a large current variation occurs by the following different current loops in every switching, and a high-frequency noise occurs by parasitic current.
  - The current loop when the switch is "ON", Input Capacitor (C<sub>IN</sub>) → Hi-side Switch → Inductor → Output Capacitor (C<sub>OUT</sub>) → C<sub>IN</sub>
  - The current loop when the switch is "OFF", Rectifier Diode (D)  $\rightarrow$  Inductor  $\rightarrow$ Cout  $\rightarrow$  D
  - The current loop via Diode Parasitic Capacitor when the switch is "ON",  $C_{IN} \rightarrow Hi$ -side Switch  $\rightarrow$  Parasitic Capacitor of  $D \rightarrow C_{IN}$

A large EMI noise source is caused in this loop. Therefore, extreme caution is required. These loops have to design as short as possible, and design not to cross lines in the subsequent load side to  $C_{\text{OUT}}$  in order to avoid the influence of switching noise.

• On this evaluation board, the land for the Lx pin is wide to connect with large inductor and diode.



- The products and the product specifications described in this document are subject to change or discontinuation of production without notice for reasons such as improvement. Therefore, before deciding to use the products, please refer to our sales representatives for the latest information thereon.
- 2. The materials in this document may not be copied or otherwise reproduced in whole or in part without prior written consent of our company.
- 3. Please be sure to take any necessary formalities under relevant laws or regulations before exporting or otherwise taking out of your country the products or the technical information described herein.
- 4. The technical information described in this document shows typical characteristics of and example application circuits for the products. The release of such information is not to be construed as a warranty of or a grant of license under our company's or any third party's intellectual property rights or any other rights.
- 5. The products listed in this document are intended and designed for use as general electronic components in standard applications (office equipment, telecommunication equipment, measuring instruments, consumer electronic products, amusement equipment etc.). Those customers intending to use a product in an application requiring extreme quality and reliability, for example, in a highly specific application where the failure or misoperation of the product could result in human injury or death (aircraft, spacevehicle, nuclear reactor control system, traffic control system, automotive and transportation equipment, combustion equipment, safety devices, life support system etc.) should first contact us.
- 6. We are making our continuous effort to improve the quality and reliability of our products, but semiconductor products are likely to fail with certain probability. In order to prevent any injury to persons or damages to property resulting from such failure, customers should be careful enough to incorporate safety measures in their design, such as redundancy feature, fire containment feature and fail-safe feature. We do not assume any liability or responsibility for any loss or damage arising from misuse or inappropriate use of the products.
- 7. Anti-radiation design is not implemented in the products described in this document.
- 8. The X-ray exposure can influence functions and characteristics of the products. Confirm the product functions and characteristics in the evaluation stage.
- 9. WLCSP products should be used in light shielded environments. The light exposure can influence functions and characteristics of the products under operation or storage.
- 10. There can be variation in the marking when different AOI (Automated Optical Inspection) equipment is used. In the case of recognizing the marking characteristic with AOI, please contact our sales or our distributor before attempting to use AOI.
- 11. Please contact our sales representatives should you have any questions or comments concerning the products or the technical information.



#### Nisshinbo Micro Devices Inc.

Official website

https://www.nisshinbo-microdevices.co.jp/en/

**Purchase information** 

https://www.nisshinbo-microdevices.co.jp/en/buy/