

# **TSV771, TSV772, TSV774**

## **Datasheet**

# High bandwidth (20 MHz) low offset (200 µV) rail-to-rail 5 V op amp



**TSV772** 

 $MinISOR$ 

 $r_{\rm S\odot p_{1}}$ 

ক

**TSV774** 

TSSOP<sub>14</sub>



**TSV772** 

DFN8 2x2 mm

**TSV772**  $SO8$ 

GI

QFN16

**TSV774** 

QFN16 3x3 WF

- Gain bandwidth product 20 MHz, unity gain stable
- Low input offset voltage: 50  $\mu$ V typ., 200  $\mu$ V max.
- Low input bias current: 2 pA typ.
- Low noise: 7 nV/√Hz
- Slew rate: 13 V/us
- Wide supply voltage range: 2.0 V to 5.5 V
- Rail-to-rail input and output
- 4 kV HBM FSD tolerance
- Input common-mode range includes low rail
- Extended temperature range: -40 °C to +125 °C
- Automotive grade versions available
- Benefits:
	- Accuracy of measurement virtually unaffected by noise or input bias current
	- Signal conditioning for high frequencies

## **Applications**

- High bandwidth low-side and high-side current sensing
- Photodiode amplifiers
- A/D converters input buffers
- Power management in solar powered systems
- Automotive high bandwidth signal conditioning
- **Active filters**

## **Description**

The [TSV771](https://www.st.com/en/product/TSV771?ecmp=tt9470_gl_link_feb2019&rt=ds&id=DS13842), [TSV772](https://www.st.com/en/product/TSV772?ecmp=tt9470_gl_link_feb2019&rt=ds&id=DS13842) and [TSV774](https://www.st.com/en/product/TSV774?ecmp=tt9470_gl_link_feb2019&rt=ds&id=DS13842) are single and dual 20 MHz-bandwidth unitygain-stable amplifier. The rail-to-rail input stage and the slew rate of 10.5 V/µs make the [TSV771](https://www.st.com/en/product/TSV771?ecmp=tt9470_gl_link_feb2019&rt=ds&id=DS13842), [TSV772](https://www.st.com/en/product/TSV772?ecmp=tt9470_gl_link_feb2019&rt=ds&id=DS13842) and [TSV774](https://www.st.com/en/product/TSV774?ecmp=tt9470_gl_link_feb2019&rt=ds&id=DS13842) ideal for low-side current measurement. The excellent accuracy provided by maximum input voltage of 200 µV allows amplifying accurately small-amplitude input signal.

The [TSV771](https://www.st.com/en/product/TSV771?ecmp=tt9470_gl_link_feb2019&rt=ds&id=DS13842), [TSV772](https://www.st.com/en/product/TSV772?ecmp=tt9470_gl_link_feb2019&rt=ds&id=DS13842) and [TSV774](https://www.st.com/en/product/TSV774?ecmp=tt9470_gl_link_feb2019&rt=ds&id=DS13842) can operate from a 2.0 V to 5.5 V single supply and are fully characterized for an output capacitor of 47 pF, therefore allowing easy usage as A/D converters input buffer.







<span id="page-1-0"></span>

# **1 Pin description**

## **1.1 TSV771 single operational amplifier**

#### **Figure 1. Pin connections (top view)**



#### **Table 1. Pin description**



## **1.2 TSV772 dual operational amplifier**

### **Figure 2. Pin connections (top view)**



1. The exposed pad of the DFN8 2x2 can be connected to VCC- or left floating.

### **Table 2. Pin description**



# **1.3 TSV774 quad operational amplifier**

<span id="page-3-0"></span>ST



#### **Figure 3. TSV774 pin connections for TSSOP14**

#### **Table 3. Pin description for TSSOP14**



#### **Figure 4. TSV774 pin connections for QFN16**



1. The exposed pad of the QFN16 3x3 WF can be connected to VCC- or left floating.





<span id="page-5-0"></span>

# **2 Absolute maximum ratings and operating conditions**



#### **Table 5. Absolute maximum ratings**

*1. All voltage values are with respect to VCC- pin, unless otherwise specified.*

*2. The maximum input voltage value may be extended to the condition that the input current is limited to ±10 mA.*

*3. Rth j-a are typical values obtained with a PCB according to JEDEC 2s2p without vias.*

*4. Human Body Model: the test HBM is done in accordance with the standards ESDA-JS-001-2017 and Q100-002.*

*5. Charged device model: the test CDM is done in accordance with the standards ESDA-JS-002-2018 and Q100-011.*

#### **Table 6. Operating conditions**



<span id="page-6-0"></span>

# **3 Electrical characteristics**

## **Table 7. Electrical characteristics at VCC = 5.0 V, Vicm = VOUT = VCC / 2, T = 25 °C, RL = 10 kΩ connected to VCC / 2 and CL = 47 pF (unless otherwise specified)**





## **TSV771, TSV772, TSV774 Electrical characteristics**







#### **Table 8. Electrical characteristics at VCC+ = 3.3 V, Vicm = VOUT = VCC / 2, T = 25 °C, RL = 10 kΩ connected to VCC / 2 and CL = 47 pF (unless otherwise specified)**











#### **Table 9. Electrical characteristics at VCC+ = 2.0 V, Vicm = VOUT = VCC/2, T = 25 °C, RL = 10 kΩ connected to VCC / 2 and CL = 47 pF (unless otherwise specified)**



<span id="page-11-0"></span>



*1. Guaranteed by design and characterization on a sample of parts, not tested in production*

*2. Slew rate value is the average of rising and falling values.*

*3. Settling time at 0.01% is guaranteed by design.*

<span id="page-12-0"></span>

# **4 Typical performance characteristics**



 $R_L$  = 10 k $\Omega$  connected to V<sub>CC</sub> / 2 and C<sub>L</sub> = 47 pF, unless otherwise specified.





<span id="page-13-0"></span>

















Figure 20. Output saturation voltage (V<sub>OH</sub>) vs. supply

 $= 25^{\circ}$ C

 $\sqrt{T} = -40^{\circ} \text{C}$ 

 $5.0$ 

 $\overline{5.5}$ 











<span id="page-16-0"></span>















<span id="page-17-0"></span>















## **Figure 45. Turn-on time at V<sub>CC</sub> = 2 V**



## <span id="page-19-0"></span>**5 Application information**

## **5.1 Operating voltages**

The TSV771, TSV772 and TSV774 devices can operate from 2.0 to 5.5 V. The parameters are fully specified at 2.0 V, 3.3 V and 5 V power supplies. However, the parameters are very stable over the full  $V_{CC}$  range and several characterization curves show the TSV771, TSV772 and TSV774 devices characteristics over the full operating range. Additionally, the main specifications are guaranteed in extended temperature range from -40 to 125 °C. The TSV772 device is rail-to-rail input and output and features two input transistor pairs, allowing the op amp to operate over all the common mode range, from  $V_{CC}$  - 0.2 V, to  $V_{CC}$  + 0.1 V. The input pair transition typically occurs at  $V_{cct}$  - 1 V, as seen in [Figure 13](#page-13-0) and [Figure 14.](#page-13-0) The precision and dynamic performances are particularly optimized on the low pair, from  $V_{cc}$ - 0.1 V to  $V_{cc}$ + - 1.8 V, and operating in this  $V_{icm}$  range is advised for the best performance whenever possible. Besides, operating near the pair transition should be avoided when precision is a concern, as CMRR can be lower in these conditions.

## **5.2 Input offset voltage drift over the temperature**

The input voltage drift variation over the temperature is defined as the offset variation related to the offset value measured at 25 °C. The operational amplifier is one of the main circuits of the signal conditioning chain, and the amplifier input offset ( $V_{io}$ ) is a major contributor to the chain accuracy. The signal chain accuracy at 25 °C can be compensated during the production at the application level. The maximum input voltage drift over the temperature enables the system designer to anticipate the effect of temperature variations.

The maximum input voltage drift overtemperature is computed using the following equation:

$$
\frac{\Delta V_{io}}{\Delta T} = max \left| \frac{V_{io}(T) - V_{io}(25^{\circ}C)}{T - 25^{\circ}C} \right| \tag{1}
$$

Where T = -40  $^{\circ}$ C and 125  $^{\circ}$ C.

The datasheet maximum value is guaranteed by a measurement on a representative sample size ensuring a  $C_{nk}$ (process capability index) greater than 1.3. The absolute worst case value between -40 °C and 125 °C is reported in the datasheet.

### **5.3 Unused channel**

When one of the two channels of TSV771, TSV772 and TSV774 are not used, it must be properly connected in order to avoid internal oscillations that can negatively impact the signal integrity on the other channel, as well as the current consumption. Two different configurations can be used:

Gain or buffer configuration: the channel can be set in gain, the input can be set to any voltage within the  $V_{\text{icm}}$ operating range.

Comparator configuration: the channel can be set to a comparator configuration (without negative feedback). In this case, positive and negative inputs can be set to any value provided these values are significantly different (100 mV or more, to avoid oscillation between positive and negative state and within operating range) and the differential input is lower than the maximum specified in the operating range.

## **5.4 EMI rejection**

The electromagnetic interference (EMI) rejection ratio, or EMIRR, describes the EMI immunity of operational amplifiers. An adverse effect that is common to many op amps is a change in the offset voltage as a result of RF signal rectification. EMIRR is defined in Eq. (2):

$$
EMIRR = 20. \log \left( \frac{Vin\ pp}{\Delta V_{io}} \right) \tag{2}
$$

The TSV771, TSV772 and TSV774 have been specially designed to minimize susceptibility to EMIRR and shows a low sensitivity. As can be seen in [Figure 46](#page-20-0), EMI rejection ratio has been measured on both inputs and output, from 400 MHz to 2.4 GHz.

#### **Figure 46. EMIRR on In+, In- and Out pins**

<span id="page-20-0"></span>

EMIRR performances might be improved by adding small capacitances (in the pF range) on the inputs, power supply and output pins.

These capacitances help to minimize the impedance of these nodes at high frequencies.

## **5.5 Maximum power dissipation**

The usable output load current drive is limited by the maximum power dissipation allowed by the device package. The absolute maximum junction temperature for the TSV772 is 150 °C. The junction temperature can be estimated as follows:

$$
T_J = P_D \times \theta_{JA} + T_A \tag{3}
$$

 $T_{\text{J}}$  is the die junction temperature

 $P_D$  is the power dissipated in the package

θJA is the junction-to-ambient thermal resistance of the package

 $T_A$  is the ambient temperature

The power dissipated in the package  $P_D$  is the sum of the quiescent power dissipated and the power dissipated by the output stage transistor. It is calculated as follows:

 $P_D = (V_{CC} \times I_{CC}) + (V_{CC} + -V_{OUT}) \times I_{Load}$  when the op amp is sourcing the current.

 $P_D = (V_{CC} \times I_{CC}) + (V_{OUT} - V_{CC} -) \times I_{Load}$  when the op amp is sinking the current.

Do not exceed the 150 °C maximum junction temperature for the device. Exceeding the junction temperature limit can cause degradation in the parametric performance or even destroy the device.

## **5.6 Capacitive load and stability**

Stability analysis must be performed for large capacitive loads over 47 pF; increasing the load capacitance to high values produces gain peaking in the frequency response, with overshoot and ringing in the step response.

Generally, unity gain configuration is the worst situation for stability and the ability to drive large capacitive loads. For additional capacitive load drive capability in unity-gain configuration, stability can be improved by inserting a small resistor R<sub>ISO</sub> (10 Ω to 33 Ω) in series with the output (see [Figure 36](#page-17-0)). This resistor significantly reduces ringing while maintaining DC performance for purely capacitive loads. However, if there is a resistive load in parallel with the capacitive load, a voltage divider is created introducing a gain error at the output and slightly reducing the output swing. The error introduced is proportional to the ratio  $R_{\rm ISO}/R_1$ .  $R_{\rm ISO}$  modifies the maximum capacitive load acceptable from a stability point of view, as described in [Figure 47](#page-21-0):

#### **Figure 47. Test configuration for R<sub>ISO</sub>**

<span id="page-21-0"></span>

Please note that R<sub>ISO</sub> = 33  $\Omega$  is sufficient to make the TSV771 and TSV772 stable whatever the capacitive load.

## **5.7 Resistor values for high speed op amp design**

Due to its high gain bandwidth product (GBP), this op amp is particularly sensitive to parasitic impedances. Board parasitics should be taken into account in any sensitive design. Indeed, excessive parasitic (both capacitive and inductive) in the op amp frequency range can alter performances and stability. These issues can often be mitigated by lowering the resistive impedances. More specifically, the RC network created by the schematic resistors (Rf and Rg) and the parasitic capacitances of both the op amp (as documented in [Table 1](#page-1-0) to [Table 7](#page-6-0) and illustrated in Figure 48) and the PCB can generate a pole below or in the same order of magnitude than the closed-loop bandwidth of the circuit. In this case, the feedback circuit is not able to fully play its role at high frequency, and the application can be unstable. This issue can happen when the schematic gain is low (typically < 5), or the device is used in follower mode with a resistor in the feedback. In these cases, it is advised to use a low value feedback resistor (Rf), typically 1 kΩ.

#### **Figure 48. Inverting amplifier configuration with parasitic input capacitances**



Also, some designs use an input resistor on the positive input, generally of the same value than the input resistance on the negative input. This resistor can be useful to balance the input currents on the positive and negative inputs, and reduce the impact of those input currents on precision. However, this is not useful on the TSV772 as the input currents are very low. Furthermore, this resistor can also interact with the input capacitances to generate a pole. The frequency of this pole should be kept higher than the closed-loop bandwidth frequency. The macromodel provided takes into account the circuit parasitic capacitors. Thus, a transient SPICE simulation (100 mV step) is an easy way to evaluate the stability of the application. However, this cannot replace a hardware evaluation of the application circuit.

<span id="page-22-0"></span>

## **5.8 Settling time**

Settling time in an application can be defined as the amount of time between the input changes, and the output reaching its final value. It is usually defined with a given tolerance, so the output stability is reached when the output stays within the given range around the final value. In [Figure 30](#page-16-0) and [Figure 31](#page-16-0), the settling time is measured in an inverting configuration, using the so-called "false summing node" circuit.





This circuit is used with a step input voltage from a positive or negative value, to 0 V. The measurement point being  $(V_{in} + V_{out})$  / 2, and  $V_{out}$  being in an ideal circuit equal to  $V_{in}$ ; the measurement point gives half of the error on  $V_{\text{out}}$ , comparatively to  $V_{\text{in}}$ . This error is compared to the tolerance, 0.1% for this circuit, to deduce the settling time. This characteristic is particularly useful when driving an ADC. It is related to the slew rate, GBP and stability of the circuit. It also varies with the circuit gain, the circuit load, and the input voltage step value. However, computing the value of the settling time in a given configuration is not straightforward. The macromodel can give a good estimation, but prototyping can be needed for fine circuit optimization.

## **5.9 PCB layout recommendations**

Particular attention must be paid to the layout of the PCB tracks connected to the amplifier, load, and power supply. The power and ground traces are critical as they must provide adequate energy and grounding for all circuits. The best practice is to use short and wide PCB traces to minimize voltage drops and parasitic inductance. In addition, to minimizing parasitic impedance over the entire surface, a multi-via technique that connects the bottom and top layer ground planes together in many locations is often used. The copper traces that connect the output pins to the load and supply pins should be as wide as possible to minimize trace resistance.

## **5.10 Decoupling capacitor**

In order to ensure op amp full functionality, it is mandatory to place a decoupling capacitor of at least 22 nF as close as possible to the op amp supply pins. A good decoupling helps to reduce electromagnetic interference impact.

## **5.11 Macro model**

Accurate macromodels of the TSV771, TSV772 and TSV774 devices are available on the STMicroelectronics' website at: www.st.com. These models are a trade-off between accuracy and complexity (that is, time simulation) of the TSV771, TSV772 and TSV774 operational amplifiers. They emulate the nominal performance of a typical device within the specified operating conditions mentioned in the datasheet. They also help to validate a design approach and to select the right operational amplifier, but they do not replace on-board measurements.

<span id="page-23-0"></span>

# **6 Typical applications**

### **6.1 Low-side current sensing**

Power management mechanisms are found in most electronic systems. Current sensing is useful for protecting applications. The low-side current sensing method consists of placing a sense resistor between the load and the circuit ground. The resulting voltage drop is amplified using the TSV771, TSV772 and TSV774 (see Figure 50).

#### **Figure 50. Low-side current sensing schematic**



V<sub>out</sub> can be expressed as follows:

$$
V_{Out} = R_{shunt} \cdot I \left( 1 - \frac{R_{g2}}{R_{g2} + R_{f2}} \right) \cdot \left( 1 + \frac{R_{f1}}{R_{g1}} \right) + I_p \cdot \frac{R_{g2} \cdot R_{f2}}{R_{g2} + R_{f2}} \cdot \left( 1 + \frac{R_{f1}}{R_{g1}} \right) - I_n \cdot R_{f1} \tag{4}
$$
  
-  $V_{io} \cdot \left( 1 + \frac{R_{f1}}{R_{g1}} \right)$ 

Assuming that R<sub>f2</sub> = R<sub>f1</sub> = R<sub>f</sub> and R<sub>g2</sub> = R<sub>g1</sub> = R<sub>g</sub>, this equation can be simplified as follows:

$$
V_{Out} = R_{shunt} \cdot I \cdot \frac{R_f}{R_g} - V_{io} \cdot \left(1 + \frac{R_f}{R_g}\right) + R_f \cdot I_{io}
$$
\n<sup>(5)</sup>

The main advantage of using the TSV771, TSV772 and TSV774 for a low-side current sensing relies on its low V<sub>io</sub>, compared to general purpose operational amplifiers. For the same current and targeted accuracy, the shunt resistor can be chosen with a lower value, resulting in lower power dissipation, lower drop in the ground path, and lower cost. Particular attention must be paid to the matching and precision of  $R_{q1}$ ,  $R_{q2}$ ,  $R_{f1}$ , and  $R_{f2}$ , to maximize the accuracy of the measurement.

## **6.2 Photodiode transimpedance amplification**

The TSV7722, with high bandwidth and slew rate, is well suited for photodiode signal conditioning in a transimpedance amplifier circuit. This application is useful in high performance UV sensors, smoke detectors or particle sensors.



#### **Figure 51. Photodiode transimpedance amplifier circuit**

The transimpedance amplifier circuit converts the small photodiode output current in the nA range, into a voltage signal readable by an ADC following Eq. (6):

$$
V_{out} = R_f \cdot I_{photodiode}
$$
 (6)

The feedback resistance is usually in the MΩ range, in order to get a large enough voltage output range. However, together with the diode parasitic capacitance, the op amp input capacitances and the PCB stray capacitance, this feedback network creates a pole that makes the circuit oscillate. Using a small (few pF) capacitor in parallel with the feedback resistor is mandatory to stabilize the circuit. The value of this capacitor can be tuned to optimize the application settling time with a SPICE simulation using the op amp macromodel, or by prototyping.

For more details on tuning this circuit, please read the application note AN4451.

<span id="page-25-0"></span>

# **7 Package information**

In order to meet environmental requirements, ST offers these devices in different grades of [ECOPACK](https://www.st.com/ecopack) packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: [www.st.com.](http://www.st.com) ECOPACK is an ST trademark.

## **7.1 SOT23-5 package information**



#### **Figure 52. SOT23-5 package outline**



#### **Table 10. SOT23-5 mechanical data**





# **7.2 DFN8 2x2 package information**

<span id="page-26-0"></span> $\sqrt{1}$ 



#### **Table 11. DFN8 2x2 package mechanical data**



### **Figure 53. DFN8 2x2 package outline**

## **Figure 54. DFN8 2x2 recommended footprint**



<span id="page-28-0"></span>

# **7.3 SO8 package information**

**Figure 55. SO8 package outline**





**Table 12. SO-8 mechanical data**



<span id="page-29-0"></span>

# **7.4 TSSOP14 package information**

**Figure 56. TSSOP14 package outline**





### **Table 13. TSSOP14 package mechanical data**

<span id="page-30-0"></span>

# **7.5 QFN16 3x3 wettable flank package information**







### **Table 14. QFN16 3x3 wettable flank mechanical data**

#### **Figure 58. QFN16 3x3 wettable flank recommended footprint**



<span id="page-32-0"></span>

# **8 Ordering information**



*1. Qualified and characterized according to AEC Q100 and Q003 or equivalent, advanced screening according to AEC Q001 & Q002 or equivalent. For qualification status detail, check "Maturity Status Link" on the first page of the datasheet, then, the "Quality & Reliability" tab on www.st.com.*

<span id="page-33-0"></span>

# **Revision history**







# **Contents**





#### **IMPORTANT NOTICE – READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to [www.st.com/trademarks.](http://www.st.com/trademarks) All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2023 STMicroelectronics – All rights reserved