













**TPS40400** 

SLUS930D - APRIL 2011-REVISED NOVEMBER 2016

# TPS40400 3-V to 20-V PMBus Synchronous Buck Controller

## **Features**

- Input Operating Voltage Range: 3 V to 20 V
- PMBus Enabled Analog Controller
- Reference 600 mV ± 1%
- Remote Voltage Sense Amplifier
- Internal 6-V Regulator and 6-V Gate Drive
- Programmable Overcurrent Protection
- Inductor Resistance or Series Resistance Used for Current Sensing
- Programmable Switching Frequency: 200 kHz to 2
- Powergood Indicator
- Thermal Shutdown
- Programmable Soft-Start
- Internal Bootstrap Diode
- Prebias Output Safe
- 24-Pin QFN Package

# Applications

- **Smart Power Systems**
- Power Supply Modules
- Communications Equipment
- Computing Equipment

# 3 Description

TPS40400 is a cost-optimized synchronous buck controller that operates from a nominal 3-V to 20-V supply. This controller is an analog PWM controller that allows programming and monitoring through the PMBus™ interface. Flexible features found on this device include programmable soft-start time, programmable short circuit limit, and programmable undervoltage lockout (UVLO).

An adaptive anti-cross conduction scheme is used to prevent shoot through current in the power FETs. Gate drive voltage is 6 V to better enhance the power FETs for reduced losses. Short circuit detection occurs by sensing the voltage drop across the inductor or across a resistor placed in series with the inductor. A PMBus programmable threshold is compared to this voltage and is used to detect overcurrent. When the overcurrent threshold is reached, a pulse by pulse current limit scheme is used to limit the current to acceptable levels. If the overcurrent condition persists for more than 7 clock cycles of the converter, a fault condition is declared and the converter shuts down and goes into either a hiccup restart mode or latches off. The behavior can be selected through the PMBus interface. Other PMBus interface features include programmable operating frequency, soft-start time, overvoltage and undervoltage thresholds and the response to those events, output voltage change including margining as well as status monitoring.

### Device Information<sup>(1)</sup>

| _           |           | •                 |
|-------------|-----------|-------------------|
| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
| TPS40400    | VQFN (24) | 3.50 mm × 5.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### Simplified Application





# **Table of Contents**

| 1 | Features                             | 1 |    | 7.5 Programming                      | 24 |
|---|--------------------------------------|---|----|--------------------------------------|----|
| 2 | Applications                         | 1 |    | 7.6 Register Maps                    | 26 |
| 3 | Description                          |   | 8  | Application and Implementation       | 56 |
| 4 | Revision History                     |   |    | 8.1 Application Information          | 56 |
| 5 | Pin Configuration and Functions      |   |    | 8.2 Typical Applications             | 57 |
| 6 | Specifications                       |   |    | 8.3 Initialization Setup             | 69 |
| U | 6.1 Absolute Maximum Ratings         |   | 9  | Power Supply Recommendations         | 71 |
|   | 6.2 ESD Ratings                      |   | 10 | Layout                               | 71 |
|   | 6.3 Recommended Operating Conditions |   |    | 10.1 Layout Guidelines               |    |
|   | 6.4 Thermal Information              |   |    | 10.2 Layout Examples                 | 72 |
|   | 6.5 Electrical Characteristics       |   |    | 10.3 Thermal Considerations          | 73 |
|   | 6.6 Switching Characteristics        |   | 11 | Device and Documentation Support     | 74 |
|   | 6.7 Dissipation Ratings              |   |    | 11.1 Device Support                  | 74 |
|   | 6.8 Typical Characteristics          |   |    | 11.2 Community Resources             | 74 |
| 7 | Detailed Description                 |   |    | 11.3 Trademarks                      | 74 |
| • | 7.1 Overview                         |   |    | 11.4 Electrostatic Discharge Caution | 74 |
|   | 7.2 Functional Block Diagram         |   |    | 11.5 Glossary                        | 74 |
|   | 7.3 Feature Description              |   | 12 | Mechanical, Packaging, and Orderable |    |
|   | 7.4 Device Functional Modes          |   |    | Information                          | 74 |
|   |                                      |   |    |                                      |    |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Ch | anges from Revision C (October 2015) to Revision D Page                                                                                                                                                                                                                                                                      |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| •  | Changed VQFN (24) package dimensions from: 3.50 mm × 3.50 mm to: 3.50 mm × 5.50 mm                                                                                                                                                                                                                                           |
| Ch | anges from Revision B (September 2015) to Revision C Page                                                                                                                                                                                                                                                                    |
| •  | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section |
| Ch | anges from Original (March 2012) to Revision A Page                                                                                                                                                                                                                                                                          |
| •  | Corrected default values in ON_OFF_CONFIG register map                                                                                                                                                                                                                                                                       |
| •  | Added Design Example 1                                                                                                                                                                                                                                                                                                       |
|    | Added Design Example 2                                                                                                                                                                                                                                                                                                       |



# 5 Pin Configuration and Functions



**Pin Functions** 

| PIN   | N   | I/O <sup>(1)</sup> | DECODIDATION                                                                                                                                                                                                                                                                                                                                                  |
|-------|-----|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | NO. | 1/0(*)             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                   |
| ADDR0 | 21  | I                  | Low-order address pin for PMBus address configuration. One of eight resistor values must be connected from this pin to SGND to select the low-order octal digit in the PMBus address.                                                                                                                                                                         |
| ADDR1 | 22  | I                  | High-order address pin for PMBus address configuration. One of eight resistor values must be connected from this pin to SGND to select the high-order octal digit in the PMBus address.                                                                                                                                                                       |
| воот  | 18  | 1                  | Gate drive voltage for the high-side, N-channel MOSFET. A capacitor (100-nF) typical must be connected between this pin and SW.                                                                                                                                                                                                                               |
| BP3   | 13  | 0                  | Bypass pin for the internal regulator that supplies power to the internal controls of the device. Normal regulation voltage is 3.3 V. Connect a capacitor with a value of 100-nF or larger from this pin to GND.                                                                                                                                              |
| BP6   | 14  | 0                  | Bypass pin for the internal regulator that supplies power to the gate drivers. Normal regulation voltage is 6.5 V. Connect a capacitor with a value of $1-\mu F$ or larger from this pin to GND.                                                                                                                                                              |
| CLK   | 1   | I                  | Clock input for the PMBus interface                                                                                                                                                                                                                                                                                                                           |
| CNTL  | 2   | I                  | Logic level input that controls the start-up and shutdown of the converter. PMBus options determine exact functionality.                                                                                                                                                                                                                                      |
| COMP  | 6   | 0                  | Output of the error amplifier. Used for control loop compensation.                                                                                                                                                                                                                                                                                            |
| DATA  | 24  | I/O                | Data I/O for the PMBus interface                                                                                                                                                                                                                                                                                                                              |
| DIFFO | 8   | 0                  | Output of the unity gain remote voltage sense amplifier. Typically connected to the voltage divider on FB                                                                                                                                                                                                                                                     |
| FB    | 7   | I                  | Inverting input to the error amplifier. A voltage divider is connected to from the DIFFO pin to the FB pin to sense the output voltage.                                                                                                                                                                                                                       |
| GND   | 15  | _                  | Common connection for the device. This pin should connect to the thermal pad under the device package and to the power stage ground, preferably close to the source of the low-side or rectifier MOSFET. Connections should be arranged so that no high-power level currents flow across the pad connected to the thermal pad on the underside of the device. |
| HDRV  | 19  | 0                  | Gate drive signal to the high-side MOSFET                                                                                                                                                                                                                                                                                                                     |
| ISNS- | 11  | I                  | Inverting input to the current sense amplifier                                                                                                                                                                                                                                                                                                                |
| ISNS+ | 12  | I                  | Noninverting input to the current sense amplifier                                                                                                                                                                                                                                                                                                             |
| LDRV  | 16  | 0                  | Output used to drive the gate of the low-side or rectifier MOSFET.                                                                                                                                                                                                                                                                                            |



# Pin Functions (continued)

| PIN                                                                                                        | 1   | I/O <sup>(1)</sup>                                                                                | DECORPORTION                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME NO.                                                                                                   |     | 1/0(1)                                                                                            | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| PGOOD                                                                                                      | 3   | 0                                                                                                 | Power good output. This is an open-drain output that pulls low when any fault condition exists within the device or when the device is not operating within a user-selectable operating range of the nominal output voltage of the converter.                                                                                                                                                                                                       |  |  |  |
| SGND                                                                                                       | PAD | I                                                                                                 | Signal ground for the device. Connect the ground of signal level circuits to this pin. Connections should be arranged so that power level currents do not flow in the pad attached to the thermal plane or in the SGND portion of the circuit.                                                                                                                                                                                                      |  |  |  |
| SMBALRT 23 O                                                                                               |     | 0                                                                                                 | Output used to signal that PMBus host that the device needs attention.                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| SW 17 I                                                                                                    |     | 1                                                                                                 | This is the common connection for the flying high-side MOSFET driver and also serve as a sense line for the adaptive anti-cross-conduction circuitry                                                                                                                                                                                                                                                                                                |  |  |  |
| SYNC                                                                                                       | 4   | 1                                                                                                 | Logic level input to the oscillator inside the device. The oscillator resets on the rising edge of a pulse train applied to this pin and begin a new switching cycle.                                                                                                                                                                                                                                                                               |  |  |  |
| TRACK                                                                                                      | 5   | I                                                                                                 | Analog input to the noninverting side of the control loop error amplifier. The error amplifier has three inputs (voltage reference, TRACK and soft-start time) to its + side, and the lowest voltage applied to these three inputs dominate and control the output voltage of the whole converter. This pin is to allow the user to configure a voltage divider that allows the device output follow an external reference voltage during start-up. |  |  |  |
| VDD 20 I Input power connection for the device. This pin requires a supply voltage of between 3 V to 20 V. |     | Input power connection for the device. This pin requires a supply voltage of between 3 V to 20 V. |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| VSNS+                                                                                                      | 9   | I                                                                                                 | Noninverting input to the unity gain remote voltage sense amplifier.                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| VSNS-                                                                                                      | 10  | I                                                                                                 | Inverting input to the unity gain remote voltage sense amplifier.                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |

# 6 Specifications

# 6.1 Absolute Maximum Ratings<sup>(1)</sup>

|                         |                                                         | MIN        | MAX | UNIT |
|-------------------------|---------------------------------------------------------|------------|-----|------|
|                         | VDD                                                     | -0.3       | 22  |      |
|                         | SW                                                      | <b>-</b> 5 | 27  |      |
|                         | BOOT                                                    | -0.3       | 30  |      |
| land the sales          | BOOT-SW, HDRV-SW (Differential from BOOT or HDRV to SW) | -0.3       | 7   | V    |
| Input voltage           | VSNS+, TRACK, SYNC, FB                                  | -0.3       | 7   | V    |
|                         | DATA, CLK, CNTL                                         | -0.3       | 3.6 |      |
|                         | ISNS+, ISNS-                                            | -0.3       | 15  |      |
|                         | VSNS-                                                   | -0.3       | 0.3 |      |
|                         | HDRV                                                    | -0.3       | 30  |      |
| Output voltage          | BP3                                                     | -0.3       | 3.8 | V    |
| Output voltage          | BP6, COMP, PGOOD, DIFFO, LDRV                           | -0.3       | 7   | V    |
|                         | SMBALRT, ADDR0, ADDR1                                   | -0.3       | 3.6 |      |
| Operating junction temp | erature, T <sub>J</sub>                                 | -40        | 150 | °C   |
| Storage Temperature, T  | -<br>stg                                                | -55        | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
| V                  | Clastractatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2500 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|          |                                | MIN | MAX | UNIT |
|----------|--------------------------------|-----|-----|------|
| $V_{DD}$ | Controller input voltage       | 3   | 20  | V    |
| $T_{J}$  | Operating junction temperature | -40 | 125 | °C   |

# 6.4 Thermal Information

|                                                         | TPS40400   |      |
|---------------------------------------------------------|------------|------|
| THERMAL METRIC <sup>(1)</sup>                           | RHL (VQFN) | UNIT |
|                                                         | 24 PINS    |      |
| R <sub>θJA</sub> Junction-to-ambient thermal resistance | 31.1       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 6.5 Electrical Characteristics

Unless otherwise stated, these specifications apply for −40°C ≤ T<sub>J</sub> ≤ 125°C, V<sub>DD</sub>= 12 Vdc, FREQUENCY\_SWITCH = 600 kHz

|                      | PARAMETER                                                         | TEST CONDITIONS                                                                                                      | MIN                   | TYP                   | MAX                   | UNIT |
|----------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|------|
| INPUT SUP            | PLY                                                               |                                                                                                                      |                       |                       |                       |      |
| $V_{VDD}$            | Input voltage range                                               |                                                                                                                      | 3                     |                       | 20                    | V    |
| I <sub>VDD</sub>     | Input operating current                                           | Switching, no driver load                                                                                            |                       | 6                     | 15                    | mA   |
| VOLTAGE F            | REFERENCE                                                         |                                                                                                                      |                       |                       |                       |      |
| V <sub>FB</sub>      | Feedback pin voltage default settings                             |                                                                                                                      | 594                   | 600                   | 606                   | mV   |
| V <sub>FB(max)</sub> | Feedback pin voltage maximum adjustment                           |                                                                                                                      |                       | 750                   |                       | mV   |
| $V_{FB(min)}$        | Feedback pin voltage minimum adjustment                           |                                                                                                                      |                       | 450                   |                       | mV   |
| V <sub>FB(inc)</sub> | Feedback pin voltage adjustment resolution                        |                                                                                                                      |                       | 2.34                  |                       | mV   |
| V <sub>FB(NL)</sub>  | Maximum nonlinearity error over adjustment range                  |                                                                                                                      |                       |                       | 10                    | mV   |
| BP6 REGUL            | ATOR                                                              |                                                                                                                      | •                     |                       | '                     |      |
| $V_{BP6}$            | 6-V regulator output voltage                                      |                                                                                                                      | 6.2                   | 6.5                   | 6.8                   | V    |
| $V_{DO6}$            | Regulator dropout voltage, (V <sub>VDD</sub> – V <sub>BP6</sub> ) | V <sub>VDD</sub> = 6 V, I <sub>BP6</sub> = 50 mA                                                                     |                       |                       | 300                   | mV   |
| I <sub>BP6</sub>     | Regulator current limit                                           |                                                                                                                      | 100                   |                       |                       | mA   |
| BP3 REGUL            | ATOR                                                              |                                                                                                                      |                       |                       |                       |      |
| V <sub>BP3</sub>     | 3.3-V regulator output voltage                                    |                                                                                                                      | 3.1                   | 3.3                   | 3.5                   | V    |
| $V_{DO3}$            | Regulator dropout voltage, (V <sub>VDD</sub> - V <sub>BP3</sub> ) | V <sub>VDD</sub> = 3 V, I <sub>BP3</sub> = 5 mA                                                                      |                       | 100                   | 200                   | mV   |
| OSCILLATO            | )R                                                                |                                                                                                                      |                       |                       |                       |      |
| f <sub>SW</sub>      | Switching frequency                                               | Factory default setting                                                                                              | 480                   | 600                   | 720                   | kHz  |
|                      | Nominal frequency range                                           |                                                                                                                      | 200                   |                       | 2000                  | KHZ  |
|                      | Accuracy                                                          | $3 \text{ V} \le \text{V}_{\text{VDD}} \le 20 \text{ V}, 200 \text{ kHz} \le \text{f}_{\text{SW}} \le 2 \text{ MHz}$ | -20%                  |                       | 20%                   |      |
| V <sub>IH</sub>      | SYNC high-level input voltage                                     |                                                                                                                      | 2                     |                       |                       | V    |
| V <sub>IL</sub>      | SYNC low-level input voltage                                      |                                                                                                                      |                       |                       | 0.4                   | V    |
| 1                    | CVNC nin legicare gurrent                                         | V <sub>SYNC</sub> = 6 V                                                                                              |                       |                       | 100                   | Λ    |
| I <sub>SYNC</sub>    | SYNC pin leakage current                                          | V <sub>SYNC</sub> = 0 V                                                                                              |                       |                       | 100                   | nA   |
| t <sub>SRISE</sub>   | Maximum SYNC rise time <sup>(1)</sup>                             |                                                                                                                      | 100                   |                       |                       | ns   |
| t <sub>SYNC</sub>    | Minimum SYNC pulse width                                          |                                                                                                                      | 100                   |                       |                       | ns   |
|                      |                                                                   | FREQUENCY_SWITCH = 200 kHz                                                                                           | V <sub>VDD</sub> /6.6 | V <sub>VDD</sub> /6.5 | V <sub>VDD</sub> /6.3 | V    |
| $V_{RMP}$            | Ramp amplitude <sup>(1)</sup>                                     | FREQUENCY_SWITCH = 600 kHz                                                                                           | V <sub>VDD</sub> /7.0 | V <sub>VDD</sub> /6.8 | V <sub>VDD</sub> /6.6 |      |
|                      |                                                                   | FREQUENCY_SWITCH = 2000 kHz                                                                                          | V <sub>VDD</sub> /10  | V <sub>VDD</sub> /9.6 | V <sub>VDD</sub> /9.2 | -    |
| $V_{VLY}$            | Valley voltage <sup>(1)</sup>                                     |                                                                                                                      |                       | 0.9                   |                       |      |
| f <sub>SYNC</sub>    | SYNC range % of nominal oscillator frequency                      | 200 kHz ≤ f <sub>SW</sub> ≤ 2 MHz                                                                                    | 85%                   |                       | 150%                  |      |

(1) Specified by design. Not production tested.



# **Electrical Characteristics (continued)**

Unless otherwise stated, these specifications apply for -40°C < T. < 125°C, Vac= 12 Vdc, FREQUENCY, SWITCH = 600 kHz

|                          | PARAMETER                                                                | TEST CONDITIONS                                                                                                                                                        | MIN  | TYP                 | MAX      | UNIT   |
|--------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------|----------|--------|
| PULSE WID                | TH MODULATOR (PWM)                                                       |                                                                                                                                                                        |      |                     |          |        |
|                          | • • •                                                                    | FREQUENCY_SWITCH = 600 kHz                                                                                                                                             | 90%  |                     |          |        |
| D <sub>MAX</sub>         | Maximum duty cycle (1) (2)                                               | FREQUENCY_SWITCH = 1.2 MHz                                                                                                                                             | 85%  |                     |          |        |
|                          |                                                                          | FREQUENCY_SWITCH = 2 MHz                                                                                                                                               | 75%  |                     |          |        |
| t <sub>OFF(min)</sub>    | Minimum OFF time                                                         | -                                                                                                                                                                      |      | 170                 | 225      | ns     |
| t <sub>ON(min)</sub>     | Minimum controllable pulse <sup>(1)</sup>                                | $T_J = 25$ °C, $f_{SW} = 600 \text{ kHz}$                                                                                                                              |      |                     | 75       | ns     |
| SOFT-STAF                |                                                                          |                                                                                                                                                                        |      |                     |          |        |
|                          | Soft-start time (3)                                                      | Factory default setting                                                                                                                                                | 2.7  | 3.1                 | 3.5      | ms     |
| t <sub>SS</sub>          | Accuracy                                                                 | 600 μs ≤ t <sub>SS</sub> ≤ 9 ms                                                                                                                                        | -15% |                     | 15%      |        |
| ERROR AM                 | PLIFIER                                                                  |                                                                                                                                                                        |      |                     | <u> </u> |        |
| GBWP                     | Gain bandwidth product <sup>(1)</sup>                                    |                                                                                                                                                                        | 15   | 20                  |          | MHz    |
| A <sub>OL</sub>          | DC gain <sup>(1)</sup>                                                   |                                                                                                                                                                        | 60   |                     |          | dB     |
| I <sub>IBFB</sub>        | Input bias current: FB (out of pin)                                      |                                                                                                                                                                        | 0    |                     | 100      | nA     |
| I <sub>IBT</sub>         | Input bias current: TRACK (out of pin)                                   |                                                                                                                                                                        | 0    |                     | 250      | nA     |
| I <sub>EAOP</sub>        | Output source current                                                    | V <sub>FB</sub> = 0 V, V <sub>COMP</sub> ≥ 2 V                                                                                                                         | 1    |                     |          |        |
| I <sub>EAOM</sub>        | Output sink current                                                      | $V_{FB} = 2 \text{ V}, V_{COMP} \le 0.3 \text{ V}$                                                                                                                     | 1    |                     |          | mA     |
| V <sub>COMPH</sub>       | Error amplifier high output voltage                                      | V <sub>FB</sub> = 0 V                                                                                                                                                  | 3.8  |                     |          | V      |
| V <sub>COMPL</sub>       | Error amplifier low output voltage                                       | V <sub>FB</sub> = 2 V                                                                                                                                                  |      |                     | 50       | mV     |
| V <sub>TRACK(ofst)</sub> | TRACK pin offset voltage                                                 |                                                                                                                                                                        | -5   |                     | 5        | mV     |
| CURRENT                  | SENSE AMPLIFIER                                                          |                                                                                                                                                                        |      |                     |          |        |
| I <sub>ISNS+</sub>       | ISNS+ bias current                                                       |                                                                                                                                                                        |      |                     | 200      | nA     |
| I <sub>ISNS</sub> _      | ISNS- bias current                                                       |                                                                                                                                                                        |      |                     | 100      | μΑ     |
| $V_{\text{ICM}}$         | Input common-mode range                                                  |                                                                                                                                                                        | 0.45 |                     | 15       | V      |
| AO <sub>CM</sub>         | Common-mode gain                                                         |                                                                                                                                                                        |      |                     | -80      | dB     |
| V <sub>LIN</sub>         | Input linear range, VISNS+ - VISNS-(4)                                   |                                                                                                                                                                        | -45  |                     | 110      | mV     |
| CURRENT I                | IMIT PROTECTION                                                          |                                                                                                                                                                        | ·    |                     |          |        |
| t <sub>OFF</sub>         | Off time between restart attempts                                        |                                                                                                                                                                        |      | 6 × t <sub>SS</sub> |          | ms     |
|                          | V <sub>CS+</sub> - V <sub>CS-</sub> voltage that trips OC fault function | Factory default settings <sup>(4)</sup> , T <sub>J</sub> = 25°C                                                                                                        | 27   | 30                  | 33       | mV     |
|                          | Threshold accuracy                                                       | $3 \text{ V} \le \text{V}_{\text{VDD}} \le 20 \text{ V},$<br>$30 \text{ mV} \le \text{V}_{\text{ILIMTH}} \le 110 \text{ mV}, \text{T}_{\text{J}} = 25^{\circ}\text{C}$ | -10% |                     | 10%      |        |
| $V_{\text{ILIMTH}}$      | Tilleshold accuracy                                                      | $3V \le V_{VDD} \le 20 \text{ V}, V_{ILIMTH} \le 30 \text{ mV},$<br>$T_J = 25^{\circ}\text{C}$                                                                         | -3   |                     | 3        | mV     |
|                          | Comparator offset                                                        | $V_{ILIMTH} = 30 \text{ mV}, T_J = 25^{\circ}\text{C}$                                                                                                                 | -3   |                     | 3        | mV     |
|                          | Temperature coefficient <sup>(1)</sup>                                   |                                                                                                                                                                        |      | 4000                |          | ppm/°C |
| t <sub>DLYOC</sub>       | Overcurrent delay                                                        | 3-mV overdrive, T <sub>J</sub> = 25°C                                                                                                                                  |      | 155                 |          | ns     |
|                          | $V_{\text{CS+}} - V_{\text{CS-}}$ voltage that sets warning status       | Factory default settings, T <sub>J</sub> = 25°C                                                                                                                        | 12   | 15                  | 18       | mV     |
|                          | Threshold accuracy                                                       | $3 \text{ V} \le \text{V}_{\text{VDD}} \le 20\text{V},$<br>$1.9 \text{ mV} \le \text{V}_{\text{ILIMTH}} \le 120 \text{ mV}, \text{T}_{\text{J}} = 25^{\circ}\text{C}$  | -10% |                     | 10%      |        |
| $V_{ILIMW}$              | Tilleshold accuracy                                                      | $3V \le V_{VDD} \le 20 \text{ V}, V_{ILIMTH} < 30 \text{ mV},$<br>$T_J = 25^{\circ}\text{C}$                                                                           | -3   |                     | 3        | mV     |
|                          | Comparator offset                                                        | $V_{ILIMTH} = 20 \text{ mV}, T_J = 25^{\circ}\text{C}$                                                                                                                 | -3   |                     | 3        | mV     |
|                          | Temperature coefficient <sup>(1)</sup>                                   |                                                                                                                                                                        |      | 4000                |          | ppm/°C |
| t <sub>DLYOCW</sub>      | Overcurrent warning delay <sup>(1)</sup>                                 | 3-mV overdrive                                                                                                                                                         |      | 250                 |          | ns     |
| BOOTSTRA                 | P                                                                        |                                                                                                                                                                        |      |                     |          |        |
| $V_{BOOT}$               | Internal diode voltage drop                                              | I <sub>BOOT</sub> = 5 mA                                                                                                                                               |      | 0.7                 | 1        | V      |
| I <sub>BOOT(lk)</sub>    | BOOT diode leakage current(1)                                            | $(V_{BOOT} - V_{SW}) = 6 V$                                                                                                                                            |      | 1                   |          | μА     |

Operation at 3 V reduces maximum duty cycle by approximately 5%.

See *Application and Implementation* section for more information regarding soft-start time setting.

The entire current ripple waveform must remain within the linear range for current reading results to be accurate. DC current level must be zero or greater for accurate results. Current sense does not support applications that sink current. Transient voltages (such as ripple) are permitted to fall below 0 V, but must be within the specified linear range.



# **Electrical Characteristics (continued)**

Unless otherwise stated, these specifications apply for -40°C  $\leq T_{J} \leq 125$ °C,  $V_{DD}$ = 12 Vdc, FREQUENCY\_SWITCH = 600 kHz

|                               | PARAMETER                                      | TEST CONDITIONS                                                                                                              | MIN         | TYP  | MAX   | UNIT |
|-------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-------------|------|-------|------|
| UVLO                          |                                                |                                                                                                                              |             |      |       |      |
|                               | VDD UVLO turn on threshold (5)                 | Factory default settings (minimum)                                                                                           | 2.475       | 2.75 | 3.025 |      |
| V <sub>UVLO(on)</sub>         | Accuracy <sup>(5)</sup>                        | 2.25 V ≤ V <sub>VDD</sub> ≤ 20 V,<br>2.75 V ≤ VIN ON ≤ 18 V                                                                  | -10%        |      | 10%   | V    |
|                               | VDD UVLO turnoff threshold (5)                 | Factory default settings (minimum)                                                                                           | 2.25        | 2.5  | 2.75  |      |
| $V_{UVLO(off)}$               | Accuracy <sup>(5)</sup>                        | 2.25 V < V <sub>VDD</sub> < 20 V,<br>2.75 V < VIN_OFF < 17.6 V                                                               | -10%        |      | 10%   | ٧    |
| REMOTE VO                     | DLTAGE SENSE AMPLIFIER                         |                                                                                                                              |             |      |       |      |
| V <sub>IOFST</sub>            | Input offset voltage                           |                                                                                                                              | -10         |      | 10    | mV   |
| R <sub>GAIN</sub>             | Gain-setting resistor <sup>(1)</sup>           |                                                                                                                              | 48          | 60   | 72    | kΩ   |
| CAIN                          |                                                | V <sub>VDD</sub> > 6.5 V                                                                                                     | 0           |      | 6     |      |
| $V_{DIFFO}$                   | Output voltage at DIFFO pin                    | V <sub>VDD</sub> = 5 V                                                                                                       | 0           |      | 4.5   | ٧    |
| · DIFFO                       | Calpar Totago at 2 ii T o piii                 | $V_{VDD} = 3 \text{ V}$                                                                                                      | 0           |      | 2.5   | •    |
| K <sub>DIFF</sub>             | Differential gain of amplifier                 | · VDD                                                                                                                        | 0.995       | 1    | 1.005 | V/V  |
| V <sub>AGBWP</sub>            | Closed-loop bandwidth <sup>(1)</sup>           |                                                                                                                              | 2           | •    | 1.000 | MHz  |
| I <sub>VAOP</sub>             | Output source current                          | V <sub>SNS+</sub> = V <sub>DIFFO</sub> = 5 V, V <sub>SNS-</sub> = 0 V                                                        | 1           |      |       | mA   |
|                               | Output sink current                            | $V_{SNS+} = 0 \text{ V}, V_{SNS-} = 0 \text{ V}$ $V_{SNS+} = 0 \text{ V}, V_{SNS-} = 4.5 \text{ V}, V_{DIFFO} = 5 \text{ V}$ | 1           |      |       | mA   |
| I <sub>VAOM</sub><br>POWERGOO | <u>'</u>                                       | v <sub>SNS+</sub> = 0 v, v <sub>SNS-</sub> = 4.3 v, v <sub>DIFFO</sub> = 3 v                                                 |             |      |       | ША   |
| POWERGOO                      |                                                |                                                                                                                              |             | 640  |       |      |
| $V_{PGON}$                    | FB pin voltage upper limit for power good on   | Factory default settings                                                                                                     |             | 648  |       | mV   |
| V <sub>PGON</sub>             | FB pin voltage lower limit for power good on   | 540 V V CCO V                                                                                                                | <b>F</b> 0/ | 552  | F0/   |      |
|                               | Accuracy                                       | 540 mV < V <sub>PGON</sub> < 660 mV                                                                                          | -5%         | 000  | 5%    |      |
| .,                            | FB pin voltage upper limit for power good off  | Factory default settings                                                                                                     |             | 660  |       | mV   |
| $V_{PGOFF}$                   | FB pin voltage lower limit for power good off  |                                                                                                                              |             | 540  |       |      |
|                               | Accuracy                                       | 528 mV < V <sub>PGOFF</sub> < 672 mV                                                                                         | -5%         |      | 5%    |      |
| R <sub>PGD</sub>              | Pulldown resistance of PGD pin                 | $V_{FB} = 0$ , $I_{PGOOD} = 5$ mA                                                                                            |             |      | 50    | Ω    |
| I <sub>PGDLK</sub>            | Leakage current                                | Factory default settings ,<br>550 mV < V <sub>FB</sub> < 650 mV, V <sub>PGOOD</sub> = 5 V                                    | 3           |      | 15    | μΑ   |
| t <sub>PGD</sub>              | Delay filter from FB <sup>(1)</sup>            |                                                                                                                              |             | 5    |       | μS   |
| OUTPUT VO                     | LTAGE MARGINING                                |                                                                                                                              |             |      |       |      |
| MRG <sub>SLP</sub>            | VFB slope during margin voltage transition (6) | Factory default settings                                                                                                     | 250         | 214  | 188   | V/s  |
| WII TOSLP                     | Accuracy                                       | 3 V < $V_{VDD}$ < 20 V, 600 $\mu s$ < $t_{SS}$ < 9 ms                                                                        | -15%        |      | 15%   |      |
| $V_{FBMH}$                    | FB pin voltage after margin high command       | Factory default settings                                                                                                     | 650         | 660  | 670   | mV   |
| V <sub>FBML</sub>             | FB pin voltage after margin low command        | Factory default settings                                                                                                     | 532         | 540  | 548   | mV   |
| V <sub>FBM(max)</sub>         | Maximum FB pin voltage with margin             |                                                                                                                              | 742         | 750  | 758   | mV   |
| V <sub>FBM(min)</sub>         | Minimum FB pin voltage with margin             |                                                                                                                              | 445         | 450  | 455   | mV   |
| V <sub>FB(inc)</sub>          | Resolution of FB steps with margin             |                                                                                                                              |             | 2.34 |       | mV   |
|                               | AGE AND UNDERVOLTAGE DETECTION                 |                                                                                                                              |             |      |       |      |
|                               | FB pin overvoltage threshold (OV flag)         | Factory default settings                                                                                                     | 638         | 672  | 705   |      |
| V <sub>OV</sub>               | Accuracy                                       | 3 V < V <sub>VDD</sub> < 20 V, 648 mV < V <sub>OV</sub> < 690 mV                                                             | -5%         |      | 5%    | mV   |
|                               | FB pin undervoltage threshold (UV flag)        | Factory default settings                                                                                                     | 502         | 528  | 554   |      |
| $V_{UV}$                      | Accuracy                                       | 3 V < V <sub>VDD</sub> < 20 V,<br>510 mV < V <sub>OV</sub> < 552 mV                                                          | -5%         |      | 5%    | mV   |
| PMBus INTE                    | BEACE                                          | 5.5 × VVV × 602 V                                                                                                            |             |      |       |      |
| V <sub>IH</sub>               | High-level input voltage, CLK, DATA, CNTL      |                                                                                                                              | 2.1         |      |       | V    |
|                               | Low-level input voltage, CLK, DATA, CNTL       |                                                                                                                              | ۷.۱         |      | 0.8   | V    |
| V <sub>IL</sub>               |                                                |                                                                                                                              | 10          |      |       | ٧    |
| I <sub>IH</sub>               | High-level input current, CLK, DATA, CNTL      |                                                                                                                              | -10         |      | 10    | μΑ   |
|                               | CNTL                                           |                                                                                                                              | -12         |      | 10    |      |
| I <sub>IL</sub>               | Low-level input current, CLK, DATA, CNTL       |                                                                                                                              | -10         |      | 10    | μΑ   |
|                               | CNTL                                           |                                                                                                                              | -12         |      | 10    |      |

<sup>(5)</sup> Although specifications appear to overlap, hysteresis is assured for UVLO turnon and turnoff thresholds.

<sup>(6)</sup> Specified by design. Not production tested.



# **Electrical Characteristics (continued)**

Unless otherwise stated, these specifications apply for −40°C ≤ T<sub>J</sub> ≤ 125°C, V<sub>DD</sub>= 12 Vdc, FREQUENCY\_SWITCH = 600 kHz

| PARAMETER                  |                                                      | TEST CONDITIONS                                                                                  | MIN  | TYP    | MAX   | UNIT |
|----------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------|------|--------|-------|------|
| V <sub>OL</sub>            | Low-level output voltage, DATA, SMBALRT              | $3 \text{ V} \leq \text{V}_{\text{VDD}} \leq 20 \text{ V}, \text{I}_{\text{OUT}} = 2 \text{ mA}$ |      |        | 0.4   | V    |
| I <sub>OH</sub>            | High-level open-drain leakage current, DATA, SMBALRT | V <sub>OUT</sub> = 3.6 V                                                                         | 0    |        | 10    | μΑ   |
| C <sub>O</sub> (6)         | Pin capacitance, CLK, DATA                           |                                                                                                  |      | 0.7    |       | pF   |
| f <sub>PMB</sub>           | PMBus operating frequency range                      | Slave mode                                                                                       | 10   |        | 400   | kHz  |
| PMBus ADDR                 | ESSING                                               |                                                                                                  |      |        |       |      |
| I <sub>ADD</sub>           | ADDX pin current                                     |                                                                                                  | 8.23 | 9.75   | 11.21 | μА   |
| $V_{ADD(L)}$               | Address pin illegal low voltage threshold            |                                                                                                  |      |        | 0.055 | V    |
| MEASUREME                  | NT SYSTEM                                            |                                                                                                  |      |        |       |      |
| t <sub>IDLY</sub>          | Read delay time <sup>(7)</sup>                       |                                                                                                  | 153  | 192    | 231   | μS   |
| I <sub>RES</sub>           | Current measurement resolution (LSB) (8) (9)         |                                                                                                  |      | 122    |       | μV   |
| I <sub>RNG</sub>           | Current measurement range (9) (10)                   |                                                                                                  | -45  |        | 110   | mV   |
| I <sub>ACC</sub>           | Gain accuracy <sup>(11)</sup>                        |                                                                                                  | -3%  |        | 3%    |      |
| I <sub>OFST</sub>          | Offset                                               |                                                                                                  | -3   |        | 3     | mV   |
| V <sub>OUT(res)</sub>      | VOUT measurement resolution (LSB)                    |                                                                                                  |      | 15.625 |       | mV   |
| V <sub>OUT(rng)</sub>      | VOUT voltage measurement range                       |                                                                                                  | 0    |        | 14    | V    |
| V <sub>OUT(gain)</sub>     | Gain accuracy <sup>(11)(12)</sup>                    |                                                                                                  | -2   |        | 2     | LSB  |
| V <sub>OUT(gain_adj)</sub> | Gain adjustment range through PMBus                  |                                                                                                  | -10% |        | 10%   |      |
| V <sub>OUT(ofst)</sub>     | Offset <sup>(11)(12)</sup>                           |                                                                                                  | -3%  |        | 3%    |      |
| V <sub>OUT(ofst_adj)</sub> | Gain adjustment range through PMBus                  |                                                                                                  | -125 |        | 124   | mV   |
| V <sub>IN(res)</sub>       | V <sub>IN</sub> measurement resolution               |                                                                                                  |      | 32.5   |       | mV   |
| V <sub>IN(rng)</sub>       | V <sub>IN</sub> voltage measurement range            |                                                                                                  | 3    |        | 20    | V    |
| V <sub>IN(gain)</sub>      | Gain accuracy <sup>(11)(12)</sup>                    |                                                                                                  | -2%  |        | 2%    |      |
| V <sub>IN(gain_adj)</sub>  | Gain adjustment range through PMBus                  |                                                                                                  | -10% |        | 10%   |      |
| V <sub>IN(offst)</sub>     | Offset <sup>(11)(12)</sup>                           |                                                                                                  | -5.5 | -2     | 1.4   | LSB  |
| V <sub>IN(offst_adj)</sub> | Offset adjustment range through PMBus                |                                                                                                  | -2   |        | 1.968 | V    |
| THERMAL SH                 | UTDOWN                                               |                                                                                                  | 1    |        | U.    |      |
| T <sub>JSD</sub>           | Junction OT shutdown temperature <sup>(12)</sup>     |                                                                                                  | 135  | 145    | 155   | °C   |
| T <sub>JSDH</sub>          | Shutdown hysteresis (12)                             |                                                                                                  | 25   | 30     | 35    | °C   |
| T <sub>JWRN</sub>          | Junction OT warning threshold <sup>(12)</sup>        |                                                                                                  | 120  | 130    | 140   | °C   |
| T <sub>JWRNH</sub>         | Junction OT warning temperature hysteresis (12)      |                                                                                                  | 15   | 20     | 25    | °C   |

- All read backs are an average of 16 consecutive measurements not a rolling average. Time is a delay between parameter updates.
- Constrained by the resolution of READ\_IOUT command. This presents as the greater of 122 µV/ IOUT\_CAL\_GAIN or 62.5 mA, the resolution of the READ IOUT command
- Voltage is converted to current by dividing by IOUT\_CAL\_GAIN, the effective value of the resistance used to sense current in the application. Maximum amount that can be reported through PMBus is 64 A.
- (10) Current reading is only supported to 0 average. Voltage transients to –45 mV are taken into account when computing this average. (11) PMBus commands provide for calibration of each device on an individual basis for improved overall system accuracy.
- (12) Specified by design. Not production tested.

Submit Documentation Feedback



# 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                                 | TEST CONDITIONS                                                                                    | MIN | TYP  | MAX  | UNIT |
|--------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------|-----|------|------|------|
| R <sub>HDHI</sub>  | High-side driver pullup resistance        | $(V_{BOOT} - V_{SW}) = 6.4 \text{ V},$<br>$I_{HDRV} = -100 \text{ mA}, T_{J} = 25^{\circ}\text{C}$ |     | 1.25 | 2.5  | Ω    |
| R <sub>HDLO</sub>  | High-side driver pulldown resistance      | $(V_{BOOT} - V_{SW}) = 6.4 \text{ V},$<br>$I_{HDRV} = 100 \text{ mA}, T_{J} = 25^{\circ}\text{C}$  |     | 1.3  | 2.6  | Ω    |
| R <sub>LDHI</sub>  | Low-side driver pullup resistance         | T <sub>J</sub> = 25°C                                                                              |     | 1.25 | 2.5  | Ω    |
| R <sub>LDLO</sub>  | Low-side driver pulldown resistance       | T <sub>J</sub> = 25°C                                                                              |     | 8.0  | 1.5  | Ω    |
| t <sub>HRISE</sub> | High-side driver rise time (1)            | C <sub>LOAD</sub> = 2.2 nF                                                                         |     | 6    | 12.1 | ns   |
| t <sub>HFALL</sub> | High-side driver fall time <sup>(1)</sup> | C <sub>LOAD</sub> = 2.2 nF                                                                         | 6.3 | 12.6 |      | ns   |
| t <sub>LRISE</sub> | Low-side driver rise time (1)             | C <sub>LOAD</sub> = 2.2 nF                                                                         | 6   | 12.1 |      | ns   |
| t <sub>LFALL</sub> | Low-side driver fall time <sup>(1)</sup>  | C <sub>LOAD</sub> = 2.2 nF                                                                         | 4   | 8    |      | ns   |
| t <sub>DT</sub>    | Anti-cross conduction time                | MFR_SPECIFIC_00 bit 0 = 0, (short dead time.)                                                      | 20  |      | 50   | ns   |
| I <sub>SW</sub>    | SW pin leakage current (out of pin)       | V <sub>SW</sub> = 0 V                                                                              |     |      | 1    | μΑ   |

<sup>(1)</sup> Specified by Design. Not production tested.

# 6.7 Dissipation Ratings<sup>(1)</sup>

| PACKAGE                     | THERMAL IMPEDANCE<br>JUNCTION-TO-AMBIENT<br>(°C/W) | AIRFLOW            | T <sub>A</sub> = 25°C<br>POWER RATING<br>(W) | T <sub>A</sub> = 85°C<br>POWER RATING<br>(W) |
|-----------------------------|----------------------------------------------------|--------------------|----------------------------------------------|----------------------------------------------|
| 24-Pin Plastic<br>QFN (RHL) | 31.1                                               | Natural Convection | 3.21                                         | 1.29                                         |
|                             | 25.2                                               | 200 LFM            | 3.96                                         | 1.58                                         |
| Q (I II IL)                 | 23                                                 | 400 LFM            | 4.36                                         | 1.74                                         |

<sup>(1)</sup> Ratings based on JEDEC High Thermal Conductivity (High K) Board. For more information on the test method, see TI Technical Brief SZZA017.



# 6.8 Typical Characteristics



Submit Documentation Feedback

Copyright © 2011–2016, Texas Instruments Incorporated



## **Typical Characteristics (continued)**



# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**



Submit Documentation Feedback

Copyright © 2011–2016, Texas Instruments Incorporated



# 7 Detailed Description

### 7.1 Overview

Timing and electrical characteristics of the PMBus can be found in the PMB Power Management Protocol Specification, Part 1, revision 1.1 available at <a href="http://pmbus.org">http://pmbus.org</a>. The TPS40400 supports both the 100-kHz and 400-kHz bus timing requirements. The TPS40400 does not stretch pulses on the PMBus when communicating with the master device.

Communication over the TPS40400 device PMBus interface can either support the Packet Error Checking (PEC) scheme or not. If the master supplies CLK pulses for the PEC byte, it is used. If the CLK pulses are not present before a STOP, the PEC is not used.

The TPS40400 supports a subset of the commands in the PMBus 1.1 specification. Most all of the controller parameters can be programmed using the PMBus and stored as defaults for later use. All commands that require data input or output use the literal format. The exponent of the data words is fixed at a reasonable value for the command and altering the exponent is not supported. Direct format data input or output is not supported by the TPS40400. See the *PMBus Functionality and Additional Set-Up* section for specific details.

The TPS40400 also supports the SMBALERT response protocol. The SMBALERT response protocol is a mechanism by which a slave (the TPS40400) can alert the bus master that it experienced a fault condition. The master processes this event and simultaneously accesses all slave devices on the bus (that support the protocol) through the alert response address. Only the slave that caused the alert acknowledges this request. The host performs a modified receive byte operation to get the slave address. At this point, the master can use the PMBus status commands to query the slave that caused the alert. For more information on the SMBus alert response protocol, see the System Management Bus (SMBus) specification.

The TPS40400 contains non-volatile memory that is used to store configuration settings and scale factors. However, the settings programmed into the device are not automatically saved into this non-volatile memory. The STORE\_DEFAULT\_ALL command must be used to commit the current settings to non-volatile memory as device defaults. The settings that are capable of being stored in non-volatile memory are noted in their detailed descriptions.

# 7.2 Functional Block Diagram





### 7.3 Feature Description

### 7.3.1 Output Voltage Setting

The converter output voltage is set in a way that is similar to a traditional analog controller, by using a voltage divider from the output to the feedback (FB) pin. The output voltage must be divided down to the nominal reference voltage of 600 mV. Figure 17 shows the typical connections for the device. Using the unity gain differential voltage sense amplifier, the TPS40400 can regulate the voltage directly at the load. This method provides better load regulation for output voltages lower than 5-V nominal (see *Electrical Characteristics* table for the maximum output voltage of the differential sense amplifier). For output voltages above this level, connect the output voltage directly to the junction of the R1 resistor and the C1 capacitor, leave DIFFO open, and do not connect the VSNS inputs to the output voltage. In this case, it is also recommended to connect the VSNS+ pin to the BP3 pin and the VSNS- pin to GND. The differential amplifier may also be used as a voltage buffer, provided the electrical specifications are not exceeded



Figure 17. Setting the Output Voltage

The components in Figure 17 that determine the nominal output voltage are R1 and R2. R1 is normally chosen to ensure that the feedback compensation values (R3, R4, C1, C2 and C3) are close to readily available standard values. R2 is then calculated in Equation 1.

$$R2 = V_{FB} \times \left(\frac{R1}{\left(V_{OUT} - V_{FB}\right)}\right)$$

where

- V<sub>EB</sub> is the feedback voltage
- V<sub>OUT</sub> is the desired output voltage
- · R1 and R2 are in the same units

The feedback voltage can be changed ±25% from the nominal 600 mV using PMBus commands, allowing the output voltage to vary by the same percentage. See *Output Voltage Adjustment* for further details. After setting the output voltage is set and calculating the values of R1 and R2, calculate the VOUT\_SCALE LOOP parameter. The PMBus interface requires this parameter in order to properly adjust the output voltage.

## 7.3.2 Input Voltage Feedforward

Input voltage feedforward functionality maintains a constant power stage gain as input voltage varies, and provides for very good response to input voltage transient disturbances. The simple constant power stage gain of the device greatly simplifies feedback loop design because loop characteristics remains constant as the input voltage changes, unlike a buck converter without voltage feedforward. For modeling purposes, the gain from the COMP pin to the average voltage at the input of the L-C filter is 6 V/V.

Product Folder Links: TPS40400

(1)



## **Feature Description (continued)**

### 7.3.3 Output Current Limit and Warning

The TPS40400 device uses a differential current sense scheme to sense the output current. The sense element can be either the series resistance of the power stage filter inductor or a separate current sense resistor. When using the inductor series resistance as in Figure 18, a filter must be used to remove the large AC component of voltage across the inductor and leave only the component of the voltage that appears across the resistance of the inductor. The values of R5 and C4 for the ideal case can be found by Equation 2. The time constant of the R-C filter should be equal to or greater than the time constant of the inductor itself. If the time constants are equal, the voltage appearing across C4 is be the current in the inductor multiplied the inductor resistance. The inductor ripple current is reflected in the voltage across C4 accurately in this case and there is no reason to have a shorter R-C time constant. The time constant of the R-C filter can be made longer than the inductor time constant because this is a voltage mode controller and the current sensing is done for overcurrent detection and output current reporting only. Extending the R-C filter time constant beyond the inductor time constant lowers the AC ripple component of voltage present at the ISNS pins of the device but leaves the correct DC current information intact. This also delays slightly the response to an overcurrent event, but reduces noise in the system leading to cleaner overcurrent performance and current reporting data over the PMBus interface.

$$R5 \times C4 \ge \left(\frac{L}{R_{ESR}}\right)$$

where (from Figure 18)

- R5 and R<sub>ESR</sub> are in Ω
- · C4 is in F (suggest 100 nF

The maximum acceptable voltage across the ISNS pins is 110 mV. Because most inductors have a copper conductor and because copper has a fairly large temperature coefficient of resistance, the resistance of the inductor and the current through the inductor should make a DC voltage less than 110 mV when the inductor is at the maximum temperature for the converter. This also applies for the external resistor shown in Figure 19. The full load output current multiplied by the sense resistor value, must be less that 110 mV at the maximum converter operating temperature.

There is also a constraint on the negative (reverse current) voltage that can be applied to the ISNS pins of the TPS40400 device. The voltage differential from the ISNS+ pin to the ISNS- should not be less than -45 mV. If this condition is not met, inaccurate results from the READ\_IOUT command occur. This requirement is intended to limit the ripple voltage. The net current through the inductor must flow towards the load from the input voltage. It is possible for the device to accommodate current sinking, but the device does not support current sinking in overcurrent detection or in the READ\_IOUT command.

In all cases, place the component C4 as close as possible to the ISNSx pins to help avoid problems with noise.



Submit Documentation Feedback



## **Feature Description (continued)**

After the current sensing method is chosen, determine the resistance of the current sense element. This method allows the proper calculation of thresholds for the overcurrent fault and warning, as well as more accurate reporting of the actual output current. The IOUT\_CAL\_GAIN command is used to set the value of the sense element resistence of the device. The IOUT\_OC\_WARN\_LIMIT and IOUT\_OC\_FAULT\_LIMIT commands set the levels for the overcurrent warning and fault levels respectively. (See the *PMBus Functionality and Additional Set-Up* section for more details.)

# 7.3.4 Linear Regulators

Two on-board linear regulators provide power for the internal circuitry of the device. Pin BP3 and BP6 must be bypassed to function properly. The BP3 pin requires a minimum of 100 nF connected between it and GND. The BP6 pin requires approximately 1 µF connected between it and GND.

The external regulator can power other circuits but only if the loads placed on the regulators do not adversely affect operation of the device. Avoid loads with heavy transient currents that can affect the regulator outputs. Transient voltages on these outputs could result in noisy or erratic operation of the TPS40400 device.

It is important to consider current limits. Shorting the BP3 pin to GND damages the BP3 regulator. The BP3 regulator input comes from the BP6 regulator output. The current limit circuit on the BP6 regulator is 100 mA so the total current drawn from both regulators must be less than that. This total current includes the TPS40400 device operating current , VDD, plus the gate-drive current required to drive the power MOSFETs. The total available current from two regulators is found in Equation 3 and Equation 4:

$$I_{LIN} = I_{BP6} - (I_{VDD} + I_{GATE})$$

$$I_{GATE} = f_{SW} \times (Q_{qHIGH} + Q_{qLOW})$$
(3)

where

- I<sub>LIN</sub> is the total current that can be drawn from BP3 and BP6 in aggregate
- I<sub>BP6</sub> is the current limit of the BP6 regulator (minimum 100 mA)
- I<sub>VDD</sub> is the quiescent current of the TPS40400 device ( maximum 15 mA)
- I<sub>GATE</sub> is the gate drive current required by the power MOSFETs
- · f<sub>SW</sub> is the switching frequency
- Q<sub>oHIGH</sub> is the total gate charge required by the high-side MOSFET
- Q<sub>aLOW</sub> is the total gate charge required by the low-side MOSFET

### 7.3.5 PMBus Address

Each device connected to the PMBus interface must have a unique address on the bus according to the PMBus specification. The TPS40400 device has 64 possible addresses (0 through 63 in decimal) that can be assigned by connecting resistors from the ADDR0 and ADDR1 pins to SGND. The address is set in the form of two octal (0-7) digits, one digit for each pin. ADDR1 is the high-order digit and ADDR0 is the low-order digit.

The E96 series resistors suggested for each digit value are shown in Table 1.

**Table 1. E96 Series Resistors** 

| DIGIT | RESISTANCE (kΩ) |
|-------|-----------------|
| 0     | 10              |
| 1     | 15.4            |
| 2     | 23.7            |
| 3     | 36.5            |
| 4     | 54.9            |
| 5     | 84.5            |
| 6     | 130             |
| 7     | 200             |

Product Folder Links: TPS40400

(4)



The TPS40400 device detects values that are out of range on the ADDR0 and ADDR1 pins. If either pin is detected as having an out of range resistance connected to it, the TPS40400 device continues to respond to PMBus commands at address 127, which is outside of the possible programmed addresses. It is possible (but not recommended) to use the device in this condition, especially if other TPS40400 devices are present on the bus or if another device could possibly occupy the 127 address.

### 7.3.6 PMBus Connections

The TPS40400 supports both the 100-kHz and 400-kHz bus speeds. Connection for the PMBus interface should follow the *High Power DC specifications* given in section 3.1.3 in the SMBus specification V2.0 for the 400-kHz bus speed or the *Low Power DC specifications* in section 3.1.2. The complete SMBus specification is available from the SMBus web site, smbus.org.

## 7.3.7 PMBus Functionality and Additional Set-Up

# 7.3.7.1 Data Format

Three supported PMBus data format commands require representation of a literal number as their argument (commands that set thresholds, set voltages or report those types of settings). A compatible device needs to support only one of these formats. The TPS40400 device supports the *Linear* data format only for these commands. In this format, the data argument consists of two parts, a mantissa and an exponent. The number represented by this argument can be expressed as shown in Equation 5.

$$Value = Mantissa \times 2^{exponent}$$
 (5)

### 7.3.7.2 Output Voltage Adjustment

The VOUT\_TRIM command adjusts the nominal output voltage of the device. (See the *VOUT\_TRIM* (22h) command description for the format of this command as used in the TPS40400 device.) The adjustment range is ±25% from the nominal output voltage. The VOUT\_TRIM command is used to trim the final output voltage of the device without relying on high-precision resistors being used as described in the *Figure 17* section. The resolution of the adjustment is 7 bits, with a resulting minimum step size of approximately 0.4%. The output margining function uses this same 7 bit structure so the total combined deviation from the nominal output for margining and VOUT\_TRIM is still limited to ±25%. Exceeding this range causes errors.

In order for the PMBus output voltage adjustments to function correctly, the VOUT\_SCALE\_LOOP parameter must be set properly. VOUT\_SCALE\_LOOP is a PMBus command (see Supported PMBus Commands) that reports the ratio of the voltage divider that sets the nominal output voltage is. The data for this command is the ratio of the divider that is used to set the output voltage. From Figure 17, VOUT\_SCALE\_LOOP parameter can be calculated using Equation 6.

$$VOUT\_SCALE\_LOOP = \frac{V_{FB}}{V_{OUT(nom)}}$$
(6)

The resolution of the VOUT\_SCALE\_LOOP command is 0.00195, or slightly less than 0.2% due to the data format of the command (the linear data mode exponent is fixed at –9 for this command). This granularity affects the accuracy of adjustments to the output voltage made using the PMBus (VOUT\_TRIM, VOUT\_MARGIN\_HIGH and VOUT\_MARGIN\_LOW) as well as setting the overvoltage and undervoltage fault and warning levels. These commands use the VOUT\_SCALE\_LOOP parameter to calculate the following requirements

- required reference voltage for the requested output voltage
- required thresholds referenced to the FB pin for the requested warning and fault levels

When the VOUT\_SCALE\_LOOP parameter has been properly set, the commands that adjust the output voltage function properly. The TPS40400 can be in one of three states when considering what the actual output voltage is:

- No output margin
- Margin high
- Margin low

The OPERATION command setting determines the output state. The FB pin reference voltage is calculated as follows in each of these states.



No margin voltage:

$$V_{FB} = ((VOUT\_TRIM \times VOUT\_SCALE\_LOOP) + 0.6)$$
(7)

Margin high voltage state:

$$V_{FB} = ((VOUT\_MARGIN\_HIGH + VOUT\_TRIM) \times VOUT\_SCALE\_LOOP)$$
(8)

Margin low state:

where

- V<sub>FB</sub> is the FB pin voltage
- VOUT TRIM is the offset voltage in volts to be applied to the output voltage
- · VOUT SCALE LOOP is the output voltage divider scale parameter
- VOUT MARGIN HIGH is the requested margin high voltage
- VOUT MARGIN LOW is the requested margin low voltage

For these conditions, the output voltage is shown in Equation 10.

$$V_{OUT} = V_{FB} \times \left( \frac{\left(R2 + R1\right)}{R2} \right)$$

where

- V<sub>FB</sub> is the pin voltage calculated in Equation 7
- R2 and R1 are in consistent units from Figure 17
- VOUT is the output voltage

### **NOTE**

The sum of the margin and trim voltages cannot be more that  $\pm 25\%$  from the nominal output voltage. The FB pin voltage can deviate no more that this from the nominal 600 mV.

When using the margin commands, the soft-start time ( $t_{SS}$ , set by TON\_RISE and the output voltage information available to the device using the VOUT\_SCALE\_LOOP command) determines the transition rate between any two of the three states (margin high, no margin and margin low) . The transition rate between margin states is the same volts-per-second as the soft-start time, assuming that the user has input the correct value for VOUT\_SCALE\_LOOP.

### 7.3.7.3 Overcurrent Threshold

The PMBus interface provides adjustable overcurrent in the TPS40400 device. To function properly, the device requires a value for the current sensing element resistance. Issuing the IOUT\_CAL\_GAIN command with the argument set to the resistance of the sense element establishes this setting. (See the IOUT\_CAL\_GAIN (38h) command description). The resolution of this command is 30.5  $\mu\Omega$  and the range is 0 to 15.6 m $\Omega$ .

Another command, IOUT\_CAL\_OFFSET (see the IOUT\_CAL\_OFFSET (39h) command description section) can be used to trim out offset errors in the READ\_IOUT command results, overcurrent warning and fault level thresholds. The resolution of this command is 62.5 mA Offsets cannot be trimmed closer than half of this amount. The range for this command is -4 A to 3.937 A. Calibrating offsets to a level greater than this is not possible.

After IOUT\_CAL\_GAIN and IOUT\_CAL\_OFFSET parameters have been set, the IOUT\_OC\_WARN\_LIMIT and IOUT\_OC\_FAULT\_LIMIT limit commands can be used to set the overcurrent warning and fault thresholds for the device. There are two resolution limiting factors in setting the overcurrent thresholds.

- IOUT\_OC\_WARN\_LIMIT and IOUT\_OC\_FAULT\_LIMIT commands
- · Overcurrent DAC can result in lower resolution.



The resolution available in the IOUT\_OC\_WARN\_LIMIT and IOUT\_OC\_FAULT\_LIMIT commands is 500 mA. This limit is the absolute minimum adjustment that can be made to these thresholds.

The overcurrent detection is accomplished using a DAC to set the threshold and a comparator to sense when the actual current level is above that threshold. The resolution of the DAC is 1.875 mV. The resistance of the current sense element and this resolution determine the minimum adjustment that can be made to the overcurrent warning and fault thresholds. That minimum adjustment is given in Equation 11.

$$I_{\Delta OC} = \frac{1.875 mV}{R_{ISNS}}$$

### where

- $I_{\Delta OC}$  is the minimum change that can be made in the overcurrent warning or fault threshold
- R<sub>ISNS</sub> is the resistance of the current sensing element, either the inductor DC resistance or the resistance of the current sense resistor used (11)

Combining these two resolution limits shows that for current sense elements with a resistance below 3.75 m $\Omega$ , the overcurrent resolution is given by Equation 11. For current sense element resistances above 3.75 m $\Omega$ , the overcurrent warning and fault resolution is 500 mA.

The TPS40400 device has built in temperature correction for the temperature coefficient of resistance for copper wound inductors used as current sense elements. As the temperature of a copper wound inductor increases, its resistance increases, resulting in a higher DC component of voltage across it for a given current. This leads to a decrease in the current that would actually trip the overcurrent thresholds. The voltages that the device uses to represent the overcurrent thresholds is automatically adjusted higher as the die temperature of the device increases. The temperature coefficient for the increase of the thresholds is chosen close to the temperature coefficient of copper at 4000 ppm/°C. The change in overcurrent threshold voltage from one temperature to another is given in Equation 12.

$$V_{OC2} - V_{OC1} = (T2 - T1) \times (1 + TC_{CU}) \times V_{OC1}$$

### where

- V<sub>OC1</sub> and V<sub>OC2</sub> are the overcurrent threshold voltages
- T1 and T2 are the corresponding temperatures in °C
- T<sub>CCU</sub> is the temperature coefficient, 0.004

(12)

The change in overcurrent threshold voltages given in Equation 12 maintains the actual overcurrent trip points to a near-constant level only if the die temperature of the device and the copper temperature of the inductor are closely coupled. If the inductor copper temperature rises higher than the die temperature, the overcurrent thresholds appears to decrease and vice versa.

Temperature compensation applied to the overcurrent thresholds must be considered. The threshold voltage must not be or become greater (with the internal temperature compensation) than 110 mV referred to the voltage at the ISNS pins. For instance, when a  $10\text{-m}\Omega$  resistance inductor is used as the current sense element, a current of 10 A causes a 100-mV DC level at the current sense pins. Initially, this is measurement is within the bounds of the 110 mV limit of the device. However, the temperature compensation of the threshold inside the device raises the effective threshold as the TPS40400 die temperature increases. For a  $100^{\circ}$ C increase in die temperature, for example, the effective threshold crossed at the ISNS pins to trip an overcurrent is approximately 140 mV at the ISNS pins. The device cannot respond to this level and the result is a failure of the overcurrent mechanism to respond at higher die temperatures. For a given maximum temperature defined by the characteristics of the particular application, Equation 13 shows the maximum overcurrent setting that should be made for the device.

$$I_{MAX} = \frac{V_{ISNS(max)}}{R_{ISNS} \times \left( \left( T_{MAX} - 25 \right) \times \left( TC_{CU} + 1 \right) \right)}$$

### where

- I<sub>MAX</sub> is the maximum overcurrent threshold setting permissible (using the IOUT\_OC\_FAULT\_LIMIT command) in A
- V<sub>ISNS(max)</sub> is the maximum allowable voltage differential at the ISNS pins, 120 mV R<sub>ISNS</sub> is the resistance of the

(13)



current sensing element - either inductor or current sense resistor

• T<sub>MAX</sub> is the maximum junction temperature expected for the TPS40400 device in °C

TC<sub>CU</sub> is the temperature coefficient of resistance for copper, 0.004

Figure 20 shows the variation described in Equation 13; the internal overcurrent threshold as the die temperature increases. In this example, the designated maximum die temperature is 125°C. For the overcurrent threshold to be valid at this temperature (110 mV or below), the maximum overcurrent threshold required using the IOUT\_OC\_FAULT or IOUT\_OC\_WARN commands should correspond to no more than 75.7 mV. Equation 13 calculates the current level that achieves this threshold. If the maximum expected die temperature is less than 125°C, then the maximum 25°C overcurrent threshold increases accordingly.



Figure 20. Internal Overcurrent Threshold Variation

## 7.3.7.4 Output Current Reading

The READ\_IOUT command reports the average output current for the converter. The READ\_IOUT command can only report positive output current, that is current sourced from the converter. If the converter is sinking current, this command results in a reading of 0 A. Another consideration is the amount of ripple voltage applied to the ISNS pins when the DC voltage level is low (low or no output current). The TPS40400 device averages the ripple voltage measurements when reporting the output current using the READ\_IOUT command. Excessive negative ripple voltage ( $V_{ISNS+} - V_{ISNS-} < 0$ ) at the ISNSx pins causes an error in the reported output current. To ensure accurate readings, the differential voltage at these pins should not be allowed to exceed -45 mV.

### 7.3.7.5 Soft-Start Time

The TPS40400 device supports several soft-start times from  $600~\mu s$  to 9 ms selected by the TON\_RISE PMBus command. See the  $TON_RISE~(61h)$  command description section for full details on the levels and implementation. When selecting the soft-start time, consider the charging current for the output capacitors. In some applications (for example, those with large amounts of output capacitance) this current can lead to problems with nuisance tripping of the overcurrent protection circuitry. To avoid nuisance tripping, include the output capacitor charging current when considering where to set the overcurrent threshold. Equation 14 calculates the output capacitor charging current.

$$I_{CAP} = \frac{V_{OUT} \times C_{OUT}}{t_{SS}}$$

where

- I<sub>CAP</sub> is the start-up charging current of the output capacitance in A
- V<sub>OUT</sub> is the output voltage of the converter in V
- C<sub>OUT</sub> is the total output capacitance in F
- t<sub>SS</sub> is the selected soft-start time in seconds

(14)

After calculating the charging current, calibrate the overcurrent threshold to the sum of the maximum load current and the output capacitor charging current plus some margin. The amount of margin required depends on the individual application, but 25% is a suggested starting point. More or less margin may be required.



### 7.3.7.6 Power Good

The TPS40400 device includes user selectable power good thresholds. These thresholds determine the voltage at which the PGOOD pin is allowed to go high and the associated PMBus flags are cleared. There are three possible settings. See the *POWER\_GOOD\_ON* (5Eh) section and *POWER\_GOOD\_OFF* (5Fh) section command descriptions for complete details. These commands establish symmetrical values above and below the nominal voltage.

Values entered for each threshold should be the voltages corresponding to the threshold below the nominal output voltage. For instance, if the nominal output voltage is 3.3 V, and the desired power good on thresholds are ±5%, the POWER\_GOOD\_ON command is issued with 2.85 V as the desired threshold. The POWER\_GOOD\_OFF command must be set to a lower value (higher percentage) than the POWER\_GOOD\_ON command as well. The VOUT\_SCALE\_LOOP command must be set to approximately 0.1818 for these examples to work correctly.

The FB pin measures the output voltage to detect the power state. With this method there is the inherent filtering action provided by the compensation network connected from the COMP pin to the FB pin. As the output voltage rises or falls below the nominal value, the error amplifier attempts to force FB to match its reference voltage. When the error amplifier can no longer keep the feedback pin voltage equal to the reference voltage, the FB pin voltage begins to drift away from the reference, and can eventually reach the power good threshold, at which point power good signal is asserted. As a result, the network from the COMP pin to the FB pin should have no purely resistive path.

Power good de-asserts during all start-up sequences, after any fault condition is detected, or whenever the device is turned off or in a disabled state (OPERATION command or CNTL pin put the device into a disabled or off state). The PGOOD pin acts as a diode to GND when the device has no power applied to the VDD pin.

### 7.3.7.7 Undervoltage Lockout (UVLO)

The TPS40400 device provides flexible user adjustment of the undervoltage lockout threshold and the hysteresis. Two PMBus commands, VIN\_ON and VIN\_OFF commands allow the user to set these input voltage turn-on and turn-off thresholds independently, with a 500-mV resolution from a minimum of 2.5-V turn-off threshold to a maximum 18-V turn-on threshold. See the VIN\_ON (35h) and VIN\_OFF (36h) command description sections for more details.

### 7.3.7.8 Output Overvoltage and Undervoltage Thresholds

The TPS40400 device has output overvoltage protection and undervoltage protection capability. The comparators that measure the overvoltage conditions and undervoltage conditions use the FB pin as the output sensing point so the filtering effect of the compensation network connected from the COMP pin to the FB pin has an effect on the speed of detection. As the output voltage rises or falls below the nominal value, the error amplifier attempts to force FB to match its reference voltage. When the error amplifier is no longer able to accomplish this match, the FB pin begins to drift and trip the overvoltage threshold or the undervoltage threshold. For this reason the network from the COMP pin to the FB pin should have no purely resistive path.

The VOUT\_OV\_FAULT\_LIMIT and VOUT\_UV\_FAULT\_LIMIT commands are used to set the output overvoltage and undervoltage thresholds. There are four possible thresholds that can be set with the undervoltage and overvoltage commands. See the VOUT\_OV\_FAULT\_LIMIT (40h) and VOUT\_UV\_FAULT\_LIMIT (44h) command description sections for more details.

# 7.3.7.9 Programmable Fault Responses

For the various fault conditions, the TPS40400 device allows the user to select the fault response. The faults that have programmable responses with the device are overcurrent (see the <code>VOUT\_OV\_FAULT\_RESPONSE</code> (41h) command description section), overtemperature, (see the <code>OT\_FAULT\_RESPONSE</code> (50h) command description section) and output overvoltage, (see the <code>VOUT\_OV\_FAULT\_RESPONSE</code> (41h) command description section) and output undervoltage, (see the <code>VOUT\_UV\_FAULT\_RESPONSE</code> (45h) command description section). These commands program the TPS40400 device response to the corresponding fault condition. Possible responses include ignoring the fault, latching off and requiring a reset (either VDD power cycle or a toggling of the CNTL pin and/or OPERATION command status) for the converter to restart. See the <code>VOUT\_OV\_FAULT\_LIMIT</code> (44h) and <code>VOUT\_UV\_FAULT\_LIMIT</code> (44h) fault response command description section for details on what is available for the specific command.



## 7.3.7.10 User Data and Adjustable Anti-Cross-Conduction Delay

The TPS40400 device provides a MFR\_SPECIFIC\_00, command which functions as a scratchpad to store 14 bits of arbitrary data. These bits can represent anything that the user desires and can be stored in EEPROM for non-volatility. Bit 0 of this command selects one of two dead-time settings for the device. The particular setting required for a given application depends upon several values such as total MOSFET gate charge, MOSFET gate resistance, PCB layout quality, temperature).

It is not possible to list specific rules as to when to use which setting, but generally, for MOSFETs with a gate charge above 25 nC, consider a longer dead-time setting. The shorter dead-time setting allows higher efficiency in applications where the MOSFETs are generally small and switch very quickly, but can also lead to minimum amounts of cross conduction in applications with larger, slower switching MOSFETs.

Conversely, using the longer dead-time setting with smaller, faster switching MOSFETs leads to excessive body diode conduction in the low-side MOSFET, leading to a drop in converter efficiency. Bit 1 of this command permanently locks certain parameters from being changed when set to 1. Use this setting with caution. For more detail, see the MFR SPECIFIC 00 (D0h) command description section.

### 7.4 Device Functional Modes

### 7.4.1 Continuous Conduction Mode

The TPS40400 device operates in continuous conduction mode (CCM) at a fixed frequency, regardless of the output current.

## 7.4.2 Operation with CNTL Signal Control

According to the value in the ON\_OFF\_CONFIG register, the TPS40400 device can be commanded to use the CNTL pin to enable or disable regulation, regardless of the state of the OPERATION command. The minimum input high threshold for the CNTL signal is 2.1 V. The maximum input low threshold for the CNTL signal is 0.8 V. The CNTL pin can be configured as either active high or active low (inverted) logic.

### 7.4.3 Operation with OPERATION Control

According to the value in the ON\_OFF\_CONFIG register, TPS40400 device can be commanded to use the OPERATION command to enable or disable regulation, regardless of the state of the CNTL signal.

### 7.4.4 Operation with CNTL and OPERATION Control

According to the value in the ON\_OFF\_CONFIG register determines how regulation is enabled or disabled, this device can be commanded to require both a signal on the CNTL pin, and the OPERATION command to enable or disable regulation.

### 7.4.5 Operation without CNTL or OPERATION Control

According to the value in the ON\_OFF\_CONFIG register, this device can be commanded to convert power whenever the sensed input voltage is above the programmed UVLO thresholds, VIN ON and VIN OFF.

## 7.4.6 Operation with Output Trim and Margin

The OPERATION command toggles the device between three states:

- Margin None
- Margin Low
- Margin High

In the margin none state, the feedback reference, VREF, is equal to the nominal 600-mV reference, plus any offset defined by the VOUT\_TRIM command. In the margin low state, a negative offset defined by the VOUT\_MARGIN\_LOW command is applied to the feedback reference, moving the converter output voltage down by an equivalent percentage. In the margin high state, a positive offset defined by the VOUT\_MARGIN\_HIGH command is applied to the feedback reference, moving the converter output voltage up by an equivalent percentage.



# 7.5 Programming

# 7.5.1 Supported PMBus Commands

**Table 2. Supported PMBus Commands Table** 

| CMD CODE | COMMAND NAME           | COMMAND DESCRIPTION                                                                                                                                         | DEFAULT BEHAVIOR                                | DEFAULT<br>REGISTER<br>VALUE |
|----------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------------------------|
| 01h      | OPERATION              | Can be configured via ON_OFF_CONFIG to be used to turn the output on and off with or without the CNTL pin. Also used to control margin high and margin low. | Margin None. OPERATION does not control On/off. | 00h                          |
| 02h      | ON_OFF_CONFIG          | Configures the combination of CNTL pin input and OPERATION command for turning the output on and off                                                        | CNTL only. Active high                          | 17h                          |
| 03h      | CLEAR_FAULTS           | Clears all fault registers to 00h and releases SMB_ALRT                                                                                                     | Write-only                                      | ı                            |
| 10h      | WRITE_PROTECT          | Used to control writing to the device                                                                                                                       | Allow writes to all registers                   | 00h                          |
| 11h      | STORE_DEFAULT_ALL      | Stores all current storable register settings into EEPROM as new defaults                                                                                   | Write-only                                      | -                            |
| 12h      | RESTORE_DEFAULT_ALL    | Restores all storable register settings from EEPROM                                                                                                         | Write-only                                      | -                            |
| 13h      | STORE_DEFAULT_CODE     | Stores individual register settings to EEPROM as new defaults                                                                                               | Write-only                                      | -                            |
| 14h      | RESTORE_DEFAULT_CODE   | Restores individual register from EEPROM as new defaults                                                                                                    | Write-only                                      | -                            |
| 20h      | VOUT_MODE              | Read-only output mode indicator                                                                                                                             | Linear. Exponent = −10                          | 16h                          |
| 22h      | VOUT_TRIM              | Used to apply an offset to the output voltage                                                                                                               | V <sub>OUT(offst)</sub> = 0 V                   | 0000h                        |
| 25h      | VOUT_MARGIN_HIGH       | Used to apply a positive offset to the output voltage in the Margin High state                                                                              | 1.32 V                                          | 0547h                        |
| 26h      | VOUT_MARGIN_LOW        | Used to apply a negative offset to the output voltage in the Margin Low state                                                                               | 1.08 V                                          | 0451h                        |
| 29h      | VOUT_SCALE_LOOP        | Sets the value of the feedback divider ratio                                                                                                                | 0.5                                             | B900h                        |
| 33h      | FREQUENCY_SWITCH       | Sets the switching frequency                                                                                                                                | 600 kHz                                         | 2813h                        |
| 35h      | VIN_ON                 | Sets the value of the input voltage at which power conversion should start                                                                                  | 2.75 V                                          | F00Bh                        |
| 36h      | VIN_OFF                | Sets the value of the input voltage at which power conversion should stop                                                                                   | 2.5 V                                           | F00Ah                        |
| 38h      | IOUT_CAL_GAIN          | Used to input the current sense element resistance in $m\Omega$                                                                                             | 3 mΩ                                            | 8862h                        |
| 39h      | IOUT_CAL_OFFSET        | Used to null offsets in current sense measurements                                                                                                          | 0.0000 A                                        | E000h                        |
| 40h      | VOUT_OV_FAULT_LIMIT    | Sets the value of the sensed output voltage which causes an over-voltage fault                                                                              | 1.344 V                                         | 0560h                        |
| 41h      | VOUT_OV_FAULT_RESPONSE | Sets the converter response to an over-voltage fault                                                                                                        | Continue without interruption                   | 04h                          |
| 44h      | VOUT_UV_FAULT_LIMIT    | Sets the value of the sensed output voltage which causes an undervoltage fault                                                                              | 1.056 V                                         | 0439h                        |



# **Programming (continued)**

**Table 2. Supported PMBus Commands Table (continued)** 

| CMD CODE | COMMAND NAME           | COMMAND DESCRIPTION                                                                       | DEFAULT BEHAVIOR                                          | DEFAULT<br>REGISTER<br>VALUE |
|----------|------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------|------------------------------|
| 45h      | VOUT_UV_FAULT_RESPONSE | Sets the converter response to an under-voltage fault                                     | Continue without interruption                             | 04h                          |
| 46h      | IOUT_OC_FAULT_LIMIT    | Sets the value of the sensed output current which causes an over-current fault            | 10 A                                                      | F814h                        |
| 47h      | IOUT_OC_FAULT_RESPONSE | Sets the converter response to an over-current fault                                      | Continue without interruption                             | 04h                          |
| 4Ah      | IOUT_OC_WARN_LIMIT     | Sets the value of the sensed output current which causes an over-current warning          | 7.5 A                                                     | F80Fh                        |
| 50h      | OT_FAULT_RESPONSE      | Sets the converter response to an over-temperature fault                                  | Shutdown and restart when temperature falls by hysteresis | C0h                          |
| 5Eh      | POWER_GOOD_ON          | Sets the value of the output voltage at which the Power Good signal asserts high          | 1.104 V                                                   | 046Ah                        |
| 5Fh      | POWER_GOOD_OFF         | Sets the value of the output voltage at which the Power Good signal is de-asserted low    | 1.08 V                                                    | 0452h                        |
| 61h      | TON_RISE               | Sets the rise-time of the output voltage at start-up                                      | 2.7 ms                                                    | E02Bh                        |
| 78h      | STATUS_BYTE            | Returns one byte summarizing the most critical faults                                     | Read Only                                                 | Current Status               |
| 79h      | STATUS_WORD            | Returns two bytes summarizing fault and warning conditions                                | Read Only                                                 | Current Status               |
| 7Ah      | STATUS_VOUT            | Returns one byte summarizing output voltage fault and warning conditions                  | Read Only                                                 | Current Status               |
| 7Bh      | STATUS_IOUT            | Returns one byte summarizing output current fault and warning conditions                  | Read Only                                                 | Current Status               |
| 7Dh      | STATUS_TEMPERATURE     | Returns one byte summarizing temperature fault and warning conditions                     | Read Only                                                 | Current Status               |
| 7Eh      | STATUS_CML             | Returns one byte summarizing communication, memory and logic fault and warning conditions | Read Only                                                 | Current Status               |
| 88h      | READ_VIN               | Returns the input voltage in volts                                                        | Read Only                                                 | Current Status               |
| 8Bh      | READ_VOUT              | Returns the output voltage in volts                                                       | Read Only                                                 | Current Status               |
| 8Ch      | READ_IOUT              | Returns the output current in Amperes                                                     | Read Only                                                 | Current Status               |
| 98h      | PMBUS_REVISION         | Returns the PMBus revision to which the device complies                                   | PMBus version 1.1                                         | 11h                          |
| A0h      | MFR_VIN_MIN            | Describes the minimum input voltage from which the device is able to convert power        | 3 V                                                       | F00Ch                        |
| A1h      | MFR_VIN_MAX            | Describes the maximum input voltage from which the device is able to convert power        | 20 V                                                      | F050h                        |
| A4h      | MFR_VOUT_MIN           | Describes the minimum output voltage which the converter can supply                       | 0.6 V                                                     | 0266h                        |

# TEXAS INSTRUMENTS

# **Programming (continued)**

Table 2. Supported PMBus Commands Table (continued)

| ,        |                                    |                                                                                    |                  |                              |  |
|----------|------------------------------------|------------------------------------------------------------------------------------|------------------|------------------------------|--|
| CMD CODE | COMMAND NAME                       | COMMAND DESCRIPTION                                                                | DEFAULT BEHAVIOR | DEFAULT<br>REGISTER<br>VALUE |  |
| A5h      | MFR_VOUT_MAX                       | Describes the maximum output voltage which the converter can supply <sup>(1)</sup> | 12 V             | 3000h                        |  |
| D0h      | MFR_SPECIFIC_00                    | User data, write protect extended, and dead-time option selection                  | 25ns, 00h        | 0000h                        |  |
| D4h      | MFR_SPECIFIC_04<br>VOUT_CAL_OFFSET | Used to apply an offset adjustment to READ_VOUT                                    | 0.0000 V         | 0000h                        |  |
| D5h      | MFR_SPECIFIC_05<br>VOUT_CAL_GAIN   | Used to apply a gain adjustment to READ_VOUT                                       | 0.00 %           | C000h                        |  |
| D6h      | MFR_SPECIFIC_06<br>VIN_CAL_OFFSET  | Used to apply an offset adjustment to READ_VIN                                     | 0.0000 V         | D800h                        |  |
| D7h      | MFR_SPECIFIC_07 VIN_CAL_GAIN       | Used to apply a gain adjustment to READ_VOUT                                       | 0.00 %           | C000h                        |  |
| FCh      | MFR_SPECIFIC_44 DEVICE_CODE        | Identifies the device and revision.                                                | 0015h            | 0015h                        |  |

<sup>(1)</sup> The maximum recommended output voltage, using the differential remote sense amplifier is limited to 5.5 V

# 7.6 Register Maps

## 7.6.1 **OPERATION** (01h)

The OPERATION command is used to turn the device output on or off in conjunction with the input from the CONTROL pin. It is also used to set the output voltage to the upper or lower MARGIN voltages. The unit stays in the commanded operating mode until a subsequent OPERATION command or a change in the state of the CONTROL pin instructs the device to change operation modes.

Table 3. OPERATION (01h) Commands

| COMMAND       |     | OPERATION       |     |     |      |     |   |   |
|---------------|-----|-----------------|-----|-----|------|-----|---|---|
| Format        |     | Unsigned binary |     |     |      |     |   |   |
| Bit Position  | 7   | 6               | 5   | 4   | 3    | 2   | 1 | 0 |
| Access        | r/w | r               | r/w | r/w | r/w  | r/w | r | r |
| Function      | ON  | Х               |     | Ма  | rgin |     | Х | Х |
| Default Value | 0   | 0               | 0   | 0   | 0    | 0   | Х | Х |

## 7.6.1.1 On

This bit is an enable command to the converter.

- 0: output switching is disabled. Both drivers placed in an off or low state.
- 1: output switching is enabled. The device is allowed to begin power conversion assuming no fault conditions
  exist.

### 7.6.1.2 Margin

If Margin Low is enabled, load the value from the VOUT\_MARGIN\_LOW command. If Margin High is enabled, load the value from the VOUT\_MARGIN\_HIGH command. (See PMBus specification for more information)

- 00XX: Margin Off
- 0101: Margin Low (Ignore Fault)
- 0110: Margin Low (Act on Fault)
- 1001: Margin High (Ignore Fault)
- 1010: Margin High (Act on Fault)



### NOTE

The reference voltages used for overvoltage, undervoltage, and power good detection are derived from the actual reference voltage in effect at the time. It is not possible to set a margin to test for one of these fault conditions. To test for these conditions, force the FB pin to a voltage that trips these fault conditions based on the current reference voltage.

From Margin Low (Act on Fault), output overvoltage (OV) events report in the STATUS registers, but regulation continues, regardless of the VOUT\_OV\_FAULT\_RESPONSE command settings. Output undervoltage faults continue to cause the converter to respond according to the VOUT\_UV\_FAULT\_RESPONSE command settings.

Likewise, from Margin High (Act on Fault), output undervoltage (UV) events report in the STATUS registers, but regulation continues regardless of the VOUT\_UV\_FAULT\_RESPONSE command settings. Output overvoltage faults continue to cause the converter to respond according to the settings in the VOUT OV FAULT RESPONSE command.

# 7.6.2 ON OFF CONFIG (02h)

The ON\_OFF\_CONFIG command configures the combination of CNTL pin input and serial bus commands needed to turn the unit on and off. The contents of this register can be stored to non-volatile memory using the STORE DEFAULT ALL or STORE DEFAULT CODE commands.

**COMMAND** ON OFF CONFIG Unsigned binary Format Bit Position 7 5 3 2 0 6 Access r r r r/w r/w r/w r/w r Function Χ Χ Х cmd pol pu cpr сра Default Value Χ Χ 0 Χ 1 1 1 1

Table 4. ON\_OFF\_CONFIG (02h) Commands

## 7.6.2.1 Pu

The pu bit sets the default to either operate any time power is present or for the on/off to be controlled by CNTL pin and PMBus OPERATION command. This bit is used in conjunction with the 'cp', 'cmd', and 'on' bits to determine start up.

Table 5. Pu

| BIT VALUE | BIT VALUE ACTION                                                                                                                          |  |  |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0         | Device powers up any time power is present regardless of state of the CNTL pin.                                                           |  |  |
| 1         | Device does not power up until commanded by the CNTL pin and OPERATION command as programmed in bits [2:0] of the ON_OFF_CONFIG register. |  |  |

### 7.6.2.2 Cmd

The cmd bit controls how the device responds to the OPERATION command.

Table 6. Cmd

| BIT VALUE | ALUE ACTION                                               |  |  |  |
|-----------|-----------------------------------------------------------|--|--|--|
| 0         | Device ignores the "on" bit in the OPERATION command.     |  |  |  |
| 1         | Device responds to the "on" bit in the OPERATION command. |  |  |  |

### 7.6.2.3 Cpr

The cpr bit sets the CNTL pin response. This bit is used in conjunction with the 'cmd', 'pu', and 'on' bits to determine start up.



### Table 7. Cpr

| BIT VALUE | ACTION                                                                           |  |  |
|-----------|----------------------------------------------------------------------------------|--|--|
| 0         | Device ignores the CNTL pin. On/off is controlled only by the OPERATION command. |  |  |
| 1         | Device requires the CNTL pin to be asserted to start the unit.                   |  |  |

### 7.6.2.4 Pol

The pol bit controls the polarity of the CONTROL pin. For a change to become effective, the contents of the ON\_OFF\_CONFIG register must be stored to non-volatile memory using either the SOR\_DEFAULT\_ALL or STORE\_DEFAULT\_CODE commands and the device power cycled. Simply writing a new value to this bit does not change the polarity of the CNTL pin.

Table 8. Pol

| BIT VALUE | ACTION                   |
|-----------|--------------------------|
| 0         | CNTL pin is active low.  |
| 1         | CNTL pin is active high. |

### 7.6.2.5 Cpa

The cpa bit sets the CNTL pin action when turning the device off. This bit is read internally and cannot be modified by the user.

Table 9. Cpa

| BIT VALUE | ACTION                                                                              |
|-----------|-------------------------------------------------------------------------------------|
| 1         | Turn off the output and stop transferring energy to the output as fast as possible. |

# 7.6.3 CLEAR\_FAULTS (03h)

The CLEAR\_FAULTS command is used to clear any fault bits that have been set. This command clears all bits in all status registers simultaneously. At the same time, the device negates (clears, releases) its SMBALERT signal output if the device is asserting the SMBALERT signal. The CLEAR\_FAULTS command does not cause a unit that has latched off for a fault condition to restart. If the fault is still present when the bit is cleared, the fault bit is immediately reset and the host notified by the usual means.

### 7.6.4 WRITE PROTECT (10h)

The WRITE\_PROTECT command is used to control writing to the PMBus device. The intent of this command is to provide protection against accidental changes. This command is not intended to provide protection against deliberate or malicious changes to the device configuration or operation. All supported command parameters may have their parameters read, regardless of the WRITE\_PROTECT settings. The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE\_DEFAULT\_CODE commands.

Table 10. WRITE\_PROTECT (10h) Commands

| COMMAND       |      |                 |      | WRITE_F | ROTECT |   |   |   |  |  |  |  |  |  |  |
|---------------|------|-----------------|------|---------|--------|---|---|---|--|--|--|--|--|--|--|
| Format        |      | Unsigned binary |      |         |        |   |   |   |  |  |  |  |  |  |  |
| Bit Position  | 7    | 7 6 5 4 3 2 1 0 |      |         |        |   |   |   |  |  |  |  |  |  |  |
| Access        | r/w  | r/w             | r/w  | Х       | Х      | Х | Х | Х |  |  |  |  |  |  |  |
| Function      | bit7 | bit6            | bit5 | Х       | Х      | X | X | Х |  |  |  |  |  |  |  |
| Default Value | 0    | 0               | 0    | Х       | Х      | Χ | Χ | Х |  |  |  |  |  |  |  |

Table 11. Bit5

| BIT VALUE | ACTION                                                                                                               |
|-----------|----------------------------------------------------------------------------------------------------------------------|
| 0         | Enable all writes as permitted in bit6 or bit7                                                                       |
| 1         | Disable all writes except the WRITE_PROTECT, OPERATION and ON_OFF_CONFIG. (bit6 and bit7 must be 0 to be valid data) |



### Table 12. Bit6

| BIT VALUE | ACTION                                                                                                             |
|-----------|--------------------------------------------------------------------------------------------------------------------|
| 0         | Enable all writes as permitted in bit5 or bit7                                                                     |
| 1         | Disable all writes except for the WRITE_PROTECT and OPERATION commands. (bit5 and bit7 must be 0 to be valid data) |

### Table 13. Bit7

| BIT VALUE | ACTION                                                                                              |
|-----------|-----------------------------------------------------------------------------------------------------|
| 0         | Enable all writes as permitted in bit5 or bit6                                                      |
| 1         | Disable all writes except for the WRITE_PROTECT command. (bit5 and bit6 must be 0 to be valid data) |

In any case, only one of the three bits may be set at any one time. Attempting to set more than one bit results in an alert being generated and the cml bit is STATUS WORD being set.

# 7.6.5 STORE\_DEFAULT\_ALL (11h)

The STORE\_DEFAULT\_ALL command stores all of the current storable register settings in the EEPROM memory as the new defaults on power up.

It is permissible to use this command while the device is switching. Note however that the device continues to switch but ignores all fault conditions until the internal store process has completed.

EEPROM programming faults cause the device to NACK and set the 'cml' bit in the STATUS\_BYTE and the 'oth' bit in the STATUS CML registers.

## 7.6.6 RESTORE DEFAULT ALL (12h)

The RESTORE\_DEFAULT\_ALL command restores all of the storable register settings from EEPROM memory.

Do not use this command while the device is actively switching. If this command is used during active switching, the device stops switching the output drivers and the output voltage drops. Depending on loading conditions, the output voltage could reach an undervoltage level and trigger an undervoltage fault response if programmed to do so. The TPS40400 device will not prevent the user from issuing this command during regulation, but it is not recommended as it results in a restart that could disrupt power sequencing requirements in more complex systems. It is strongly recommended that the device be stopped before issuing this command.

### NOTE

Issuing RESTORE\_DEFAULT\_ALL or RESTORE\_DEFAULT\_CODE to a device which has *latched-off* due to a fault, causes the device to re-enter regulation immediately, without necessitating a toggle of the CNTL signal or OPERATION ON bit.

# 7.6.7 STORE\_DEFAULT\_CODE (13h)

The STORE\_DEFAULT\_CODE command instructs the PMBus core to store the contents of the programming register whose Command Code matches the value in the data byte into memory as the new default value.

Table 14. STORE DEFAULT CODE (13h) Commands

| COMMAND      |              |                 | ST | ORE_DEF | AULT_CO | DE |   |   |  |  |  |  |  |  |
|--------------|--------------|-----------------|----|---------|---------|----|---|---|--|--|--|--|--|--|
| Bit Position | 7            | 7 6 5 4 3 2 1 0 |    |         |         |    |   |   |  |  |  |  |  |  |
| Access       | w            | w               | w  | w       | w       | w  | w | w |  |  |  |  |  |  |
| Function     | Command code |                 |    |         |         |    |   |   |  |  |  |  |  |  |



EEPROM programming faults cause the device to NACK and set the 'cml' bit in the STATUS\_BYTE and the 'oth' bit in the STATUS\_CML registers. It is permissible to use this command while the device is switching. Note however that the device continues to switch but ignores all fault conditions until the internal store process has completed.

It is permitted to use the STORE\_DEFAULT\_CODE command while the device is operating. However, the device may be unresponsive during the copy operation with unpredictable, undesirable or even catastrophic results. It is recommended to turn off the device output before issuing this command.

### **NOTE**

Not all supported commands have non-volatile memory back-up. The user should avoid issuing a STORE\_DEFAULT\_CODE or RESTORE\_DEFAULT\_CODE to commands without non-volatile memory support. This situation can cause the device to become unresponsive. The TPS40400 rejects STORE\_DEFAULT\_CODE or RESTORE\_DEFAULT\_CODE attempts to unsupported or read-only registers, but does not prevent the user from attempting to issue these commands to supported, writeable, registers without non-volatile memory back-up, such as the OPERATION command.

## 7.6.8 RESTORE\_DEFAULT\_CODE (14h)

The RESTORE\_DEFAULT\_CODE command instructs the PMBus core to overwrite the programming register whose Command Code matches the value in the data byte, with the default value.

Table 15. RESTORE\_DEFAULT\_CODE (14h) Commands

| COMMAND      |              |                 | RES | STORE_DE | FAULT_C | ODE |   |   |  |  |  |  |  |  |
|--------------|--------------|-----------------|-----|----------|---------|-----|---|---|--|--|--|--|--|--|
| Bit Position | 7            | 7 6 5 4 3 2 1 0 |     |          |         |     |   |   |  |  |  |  |  |  |
| Access       | w            | w               | w   | w        | w       | w   | w | w |  |  |  |  |  |  |
| Function     | Command code |                 |     |          |         |     |   |   |  |  |  |  |  |  |

The RESTORE\_DEFAULT\_CODE command should not be used while the device is switching because the device stops switching and restarts. During the restart, the low-side driver turns on for an extended time period and could damage loads that are sensitive to the power rail sinking current. If this is of no concern then the command may be used while the device is switching.

### NOTE

A VIN\_UV fault may be triggered when RESTORE\_DEFAULT\_ALL or RESTORE\_DEFAULT\_CODE command is set. The firmware workaround is accomplished by verifying that, upon completion of a RESTORE\_DEFAULT\_ALL or RESTORE\_DEFAULT\_CODE command, the sole source asserting SMB\_ALERT is STATUS\_BYTE[3] (VIN\_UV). If so, issue a CLEAR\_FAULTS command. Any other source asserting SMB\_ALERT under these circumstances (that is, completion of RESTORE\_DEFAULT\_ALL or RESTORE\_DEFAULT\_CODE) would indicate an actual fault condition.

## 7.6.9 VOUT MODE (20h)

The PMBus specification dictates that the data word for the VOUT\_MODE command is one byte that consists of a 3-bit mode and 5-bit exponent parameter, as shown below. The 3-bit mode sets whether the device uses the Linear or Direct modes for output voltage related commands. The 5-bit parameter sets the exponent value for the linear data mode. The mode and exponent parameters are set and do not permit the user to change the values.



## Table 16. VOUT\_MODE (20h) Commands

| COMMAND       |   |      |   | VOUT_    | MODE |   |   |   |  |
|---------------|---|------|---|----------|------|---|---|---|--|
| Bit Position  | 7 | 6    | 5 | 4        | 3    | 2 | 1 | 0 |  |
| Access        | r | r    | r | r        | r    | r | r | r |  |
| Function      |   | Mode |   | Exponent |      |   |   |   |  |
| Default Value | 0 | 0    | 0 | 1        | 0    | 1 | 1 | 0 |  |

### 7.6.9.1 Mode

Value fixed at 000, linear mode.

### 7.6.9.2 Exponent

Value fixed at 11011, Exponent for Linear mode values is −10.

## 7.6.10 VOUT TRIM (22h)

The VOUT\_TRIM command is used to apply a fixed offset voltage to the output voltage command value. It is most typically use by the end user to trim the output voltage at the time the PMBus device is assembled into the end user system. It is vital that the VOUT\_SCALE\_LOOP comand is set correctly in order to obtaining correct results. The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE\_DEFAULT\_CODE commands.

The effect of this command is determined by the settings of the VOUT\_MODE command. In this device, the VOUT MODE is fixed to Linear with an exponent of -10 (decimal).

$$V_{OUT(offst)} = VOUT_TRIM \times 2^{-10}$$
(15)

The maximum value of  $V_{OUT(offst)}$  is  $\pm 25\%$  of nominal VOUT. Nominal  $V_{OUT}$  is set by external resistors and the 600 mV error amplifier reference. The valid range in 2s complement for this command is -4000h to 3FFF. The high order two bits of the high byte must both be either 0 or 1. They cannot have different values. If a value outside of the  $\pm 25\%$  is given with this command, the TPS40400 device sets the output voltage to the upper or lower limit depending on the direction of the setting, assert SMBALRT, set the CML bit in STATUS\_BYTE and the invalid data bit STATUS\_CML.

Table 17. VOUT TRIM (22h) Commands

| COMMAND          |     | VOUT_TRIM                       |     |      |      |     |     |     |          |     |     |     |     |     |     |     |
|------------------|-----|---------------------------------|-----|------|------|-----|-----|-----|----------|-----|-----|-----|-----|-----|-----|-----|
| Format           |     | Linear, two's complement binary |     |      |      |     |     |     |          |     |     |     |     |     |     |     |
| Bit Position     | 7   | 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1   |     |      |      |     |     |     |          |     |     |     | 0   |     |     |     |
| Access           | r/w | r <sup>(1)</sup>                | r/w | r/w  | r/w  | r/w | r/w | r/w | r/w      | r/w | r/w | r/w | r/w | r/w | r/w | r/w |
| Function         |     | ,                               |     | High | Byte |     |     | ,   | Low Byte |     |     |     |     |     |     |     |
| Default<br>Value | 0   | 0                               | 0   | 0    | 0    | 0   | 0   | 0   | 0        | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

<sup>(1)</sup> Bits are sign extend only and are not otherwise programmable.

## 7.6.11 VOUT\_MARGIN\_HIGH (25h)

The VOUT\_MARGIN\_HIGH command sets the target voltage which the output changes to when the OPERATION command is set to "Margin High". The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE\_DEFAULT\_CODE commands.

The effect of this command is determined by the settings of the VOUT\_MODE command. In this device, the VOUT\_MODE is fixed to Linear with an exponent of -10 (decimal). The actual output voltage commanded by a margin high command can be found by:

$$V_{OUT(MH)} = (VOUT\_MARGIN\_HIGH + VOUT\_TRIM) \times 2^{-10}$$
(16)



The maximum margin range is ±25% of nominal VOUT. Nominal VOUT is set by external resistors and a 600 mV error amplifier reference and does not include the offset generated by VOUT\_TRIM. It is critical that the correct value be programmed into VOUT\_SCALE\_LOOP for the correct margin value to be calculated. Error checking is not performed when the VOUT\_MARGIN\_HIGH command is issued. The error checking is done when the OPERATION command is issued calling for a margin high state. At that time, values outside the ±25% range is treated as invalid data and causes the set the CML bit in the STATUS\_BYTE and the invalid data (ivd) bit in the STATUS\_CML registers. The output voltage is then set to to the upper or lower limit depending on the direction of the setting. The device state can be restored to power up defaults by issuing either the RESTORE\_DEFAULT\_ALL or RESTORE\_DEFAULT\_CODE commands.

Table 18. VOUT\_MARGIN\_HIGH (25h) Commands

| COMMAND       |   | VOUT_MARGIN_HIGH                |     |     |     |     |     |     |     |     |          |     |     |     |     |     |  |  |
|---------------|---|---------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|----------|-----|-----|-----|-----|-----|--|--|
| Format        |   | Linear, two's complement binary |     |     |     |     |     |     |     |     |          |     |     |     |     |     |  |  |
| Bit Position  | 7 | 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |     |     |     |     |     |     |     |     |          |     | 0   |     |     |     |  |  |
| Access        | r | r/w                             | r/w | r/w | r/w | r/w | r/w | r/w | r/w | r/w | r/w      | r/w | r/w | r/w | r/w | r/w |  |  |
| Function      |   | High Byte                       |     |     |     |     |     |     |     |     | Low Byte |     |     |     |     |     |  |  |
| Default Value | 0 | 0                               | 0   | 0   | 0   | 1   | 0   | 1   | 0   | 1   | 0        | 0   | 0   | 1   | 1   | 1   |  |  |

The default value of VOUT\_MARGIN\_HIGH is 0x547 or 1351. This corresponds to a default margin high voltage of 1.32 V with the default VOUT\_SCALE\_LOOP value of 0.5 and external resistor selection to give 1.2 V nominal output voltage.

## 7.6.12 VOUT\_MARGIN\_LOW (26h)

The VOUT\_MARGIN\_LOW command sets the target voltage which the output changes to when the OPERATION command is set to "Margin Low". The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE\_DEFAULT\_CODE commands.

The effect of this command is determined by the settings of the VOUT\_MODE command. In this device, the VOUT\_MODE is fixed to Linear with an exponent of -10 (decimal). The actual output voltage commanded by a margin high command can be found by:

$$V_{OUT(ML)} = (VOUT\_MARGIN\_LOW + VOUT\_TRIM) \times 2^{-10}$$
(17)

The maximum margin range is ±25% of nominal VOUT. Nominal VOUT is set by external resistors and a 600 mV error amplifier reference and does not include the offset generated by VOUT\_TRIM. It is critical that the correct value be programmed into VOUT\_SCALE\_LOOP for the correct margin value to be calculated. Error checking is not performed when the VOUT\_MARGIN\_LOW command is issued. The error checking is done when the OPERATION command is issued calling for a margin high state. At that time, values outside the ±25% range is treated as invalid data and causes the device to set the CML bit in the STATUS\_BYTE and the invalid data (ivd) bit in the STATUS\_CML registers. The output voltage is then set to the upper or lower limit depending on the direction of the setting. The device state can be restored to power up defaults by issuing either the RESTORE DEFAULT ALL or RESTORE DEFAULT CODE commands.

Table 19. VOUT\_MARGIN\_LOW (26h) Commands

| COMMAND       |   | VOUT_MARGIN_LOW                 |     |     |     |     |     |     |     |     |          |     |     |     |     |     |  |
|---------------|---|---------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|----------|-----|-----|-----|-----|-----|--|
| Format        |   | Linear, two's complement binary |     |     |     |     |     |     |     |     |          |     |     |     |     |     |  |
| Bit Position  | 7 | 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0   |     |     |     |     |     |     |     |     |          |     |     |     |     |     |  |
| Access        | r | r/w                             | r/w | r/w | r/w | r/w | r/w | r/w | r/w | r/w | r/w      | r/w | r/w | r/w | r/w | r/w |  |
| Function      |   | High Byte                       |     |     |     |     |     |     |     |     | Low Byte |     |     |     |     |     |  |
| Default Value | 0 | 0                               | 0   | 0   | 0   | 1   | 0   | 0   | 0   | 1   | 0        | 1   | 0   | 0   | 0   | 1   |  |



The default value of VOUT\_MARGIN\_LOW is 0x451 or 1105. This corresponds to a default margin high voltage of 1.08 V with the default VOUT\_SCALE\_LOOP value of 0.5 and external resistor selection to give 1.2 V nominal output voltage.

# 7.6.13 VOUT SCALE LOOP (29h)

VOUT\_SCALE\_LOOP is equal to the feedback resistor ratio. The nominal output voltage is set by a resistor divider and the internal 600mV reference voltage. The default value of VOUT\_SCALE\_LOOP is 0.5 meaning that the reference voltage is one half of the output voltage. The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE\_DEFAULT\_CODE commands.

The correct setting for the VOUT\_SCALE\_LOOP parameter is shown in Equation 18.

$$VOUT\_SCALE\_LOOP = \frac{V_{FB}}{V_{OUT(nom)}}$$
(18)

It is important that this parameter is set correctly because it has an effect on several other parameters. Any parameter that operates on or reports output voltage depends on the correct setting of this parameter for correct results to be obtained.

Table 20. VOUT SCALE LOOP (29h) Commands

| COMMAND       |   | VOUT_SCALE_LOOP                                                                             |   |   |   |   |     |     |          |     |     |     |     |     |     |     |  |
|---------------|---|---------------------------------------------------------------------------------------------|---|---|---|---|-----|-----|----------|-----|-----|-----|-----|-----|-----|-----|--|
| Format        |   | Linear, two's complement binary                                                             |   |   |   |   |     |     |          |     |     |     |     |     |     |     |  |
| Bit Position  | 7 | '     6     5     4     3     2     1     0     7     6     5     4     3     2     1     0 |   |   |   |   |     |     |          |     |     | 0   |     |     |     |     |  |
| Access        | r | r                                                                                           | r | r | r | r | r/w | r/w | r/w      | r/w | r/w | r/w | r/w | r/w | r/w | r/w |  |
| Function      |   | Exponent                                                                                    |   |   |   |   |     |     | Mantissa |     |     |     |     |     |     |     |  |
| Default Value | 1 | 0                                                                                           | 1 | 1 | 1 | 0 | 0   | 1   | 0        | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |

### 7.6.13.1 Exponent

Value fixed at -9 (dec).

### 7.6.13.2 Mantissa

Default value is 256 (dec). When combined with the exponent, the overall value of VOUT\_SCALE\_LOOP is 0.5 (dec). The maximum value for the mantissa is 512 for a VOUT\_SCALE\_LOOP value of 1.

# 7.6.14 FREQUENCY\_SWITCH (33h)

The FREQUENCY\_SWITCH command sets the switching frequency. TPS40400 device only supports frequencies from 200 kHz to 2 MHz. Values written within the supported frequency range is rounded up to the nearest supported increment. The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE\_DEFAULT\_CODE commands.



There are 14 distinct supported frequencies:

- 200 kHz
- 300 kHz
- 400 kHz
- 500 kHz
- 600 kHz (default)
- 700 kHz
- 800 kHz
- 900 kHz
- 1.0 MHz
- 1.2 MHz
- 1.4 MHz
- 1.6 MHz
- 1.8 MHz
- 1.9 MHz

The data word that accompanies this command is divided into a fixed 5-bit exponent and an 11-bit mantissa. The 5 most significant bits of the mantissa are fixed, while the lower six bits may be altered.

Table 21. FREQUENCY SWITCH (33h) Commands

| COMMAND       |   | FREQUENCY_SWITCH                |   |   |   |                     |   |   |   |   |     |     |     |     |     |     |
|---------------|---|---------------------------------|---|---|---|---------------------|---|---|---|---|-----|-----|-----|-----|-----|-----|
| Format        |   | Linear, two's complement binary |   |   |   |                     |   |   |   |   |     |     |     |     |     |     |
| Bit Position  | 7 | 6                               | 5 | 4 | 3 | 2                   | 1 | 0 | 7 | 6 | 5   | 4   | 3   | 2   | 1   | 0   |
| Access        | r | r                               | r | r | r | r                   | r | r | r | r | r/w | r/w | r/w | r/w | r/w | r/w |
| Function      |   | Mantissa                        |   |   |   |                     |   |   |   |   |     |     |     |     |     |     |
| Default Value | 0 | 0                               | 1 | 0 | 1 | 0 0 0 0 0 0 1 0 0 1 |   |   |   |   |     |     | 1   | 1   |     |     |

### 7.6.14.1 Exponent

Fixed at 5(dec)

### 7.6.14.2 Mantissa

The upper five bits are fixed at 0.

The lower six bits are writeable with a default value of 19 (dec).

# 7.6.15 VIN\_ON (35h)

The VIN ON command sets the value of the input voltage at which the unit should start operation assuming all other required start-up conditions are met. Values are mapped to the nearest supported increment. Values outside the supported range are treated as invalid data and cause the device set the CML bit in the STATUS\_BYTE and the invalid data (ivd) bit in the STATUS\_CML registers. The value of VIN\_ON remains unchanged on an out-of-range write attempt. The contents of this register can be stored to non-volatile memory using the STORE DEFAULT ALL or STORE DEFAULT CODE commands.

Table 22. Supported VIN ON Values

|                     | SUPPORTED VIN_ON VALUES |       |       |  |  |  |  |  |  |  |  |  |  |
|---------------------|-------------------------|-------|-------|--|--|--|--|--|--|--|--|--|--|
| 2.75 <sup>(1)</sup> | 6.50                    | 10.50 | 14.50 |  |  |  |  |  |  |  |  |  |  |
| 3.00                | 7.00                    | 11.00 | 15.00 |  |  |  |  |  |  |  |  |  |  |
| 3.50                | 7.50                    | 11.50 | 15.50 |  |  |  |  |  |  |  |  |  |  |
| 4.00                | 8.00                    | 12.00 | 16.00 |  |  |  |  |  |  |  |  |  |  |
| 4.50                | 8.50                    | 12.50 | 16.50 |  |  |  |  |  |  |  |  |  |  |
| 5.00                | 9.00                    | 13.00 | 17.00 |  |  |  |  |  |  |  |  |  |  |

Default setting

Copyright © 2011-2016, Texas Instruments Incorporated



## Table 22. Supported VIN\_ON Values (continued)

| SUPPORTED VIN_ON VALUES |       |       |       |  |  |  |  |  |  |  |  |
|-------------------------|-------|-------|-------|--|--|--|--|--|--|--|--|
| 5.50                    | 9.50  | 13.50 | 17.50 |  |  |  |  |  |  |  |  |
| 6.00                    | 10.00 | 14.00 | 18.00 |  |  |  |  |  |  |  |  |

VIN\_ON must be set higher than VIN\_OFF. Attempting to write either VIN\_ON lower than VIN\_OFF or VIN\_OFF higher than VIN\_ON results in the new value being rejected, SMBALERT being asserted along with the CML bit in STATUS\_BYTE and the invalid data bit in STATUS\_CML.

The data word that accompanies this command is divided into a fixed 5-bit exponent and an 11-bit mantissa. The four most significant bits of the mantissa are fixed, while the lower 7 bits may be altered.

Table 23. VIN ON (35h) Commands

| COMMAND       | VIN_ON                          |                               |   |   |   |   |          |   |   |     |     |     |     |     |     |     |  |
|---------------|---------------------------------|-------------------------------|---|---|---|---|----------|---|---|-----|-----|-----|-----|-----|-----|-----|--|
| Format        | Linear, two's complement binary |                               |   |   |   |   |          |   |   |     |     |     |     |     |     |     |  |
| Bit Position  | 7                               | 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 |   |   |   |   |          |   |   |     |     | 1   | 0   |     |     |     |  |
| Access        | r                               | r                             | r | r | r | r | r        | r | r | r/w |  |
| Function      | Exponent                        |                               |   |   |   |   | Mantissa |   |   |     |     |     |     |     |     |     |  |
| Default Value | 1                               | 1                             | 1 | 1 | 0 | 0 | 0        | 0 | 0 | 0   | 0   | 0   | 1   | 0   | 1   | 1   |  |

### 7.6.15.1 Exponent

-2 (dec), fixed.

### 7.6.15.2 Mantissa

The upper four bits are fixed at 0.

The lower seven bits are programmable with a default value of 11 (dec).

# 7.6.16 VIN OFF (36h)

The VIN\_OFF command sets the value of the input voltage at which the unit should stop operation. Values are mapped to the nearest supported increment. Values outside the supported range is treated as invalid data and causes the device to set the CML bit in the STATUS\_BYTE and the invalid data (ivd) bit in the STATUS\_CML registers. The value of VIN\_ON remains unchanged during an out-of-range write attempt. The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE\_DEFAULT\_CODE commands.

Table 24. Supported VIN OFF Values

|                     | SUPPORTED VIN_OFF VALUES |       |       |  |  |  |  |  |  |  |  |  |  |
|---------------------|--------------------------|-------|-------|--|--|--|--|--|--|--|--|--|--|
| 2.50 <sup>(1)</sup> | 6.50                     | 10.50 | 14.50 |  |  |  |  |  |  |  |  |  |  |
| 3.00                | 7.00                     | 11.00 | 15.00 |  |  |  |  |  |  |  |  |  |  |
| 3.50                | 7.50                     | 11.50 | 15.50 |  |  |  |  |  |  |  |  |  |  |
| 4.00                | 8.00                     | 12.00 | 16.00 |  |  |  |  |  |  |  |  |  |  |
| 4.50                | 8.50                     | 12.50 | 16.50 |  |  |  |  |  |  |  |  |  |  |
| 5.00                | 9.00                     | 13.00 | 17.00 |  |  |  |  |  |  |  |  |  |  |
| 5.50                | 9.50                     | 13.50 | 17.50 |  |  |  |  |  |  |  |  |  |  |
| 6.00                | 10.00                    | 14.00 |       |  |  |  |  |  |  |  |  |  |  |

## (1) Default setting

VIN\_ON must be set higher than VIN\_OFF. Attempting to write either VIN\_ON lower than VIN\_OFF or VIN\_OFF higher than VIN\_ON resultx in the new value being rejected, SMBALERT being asserted along with the CML bit in STATUS\_BYTE and the invalid data bit in STATUS\_CML.

The data word that accompanies this command is divided into a fixed 5 bit exponent and an 11 bit mantissa. The 4 most significant bits of the mantissa are fixed, while the lower 7 bits may be altered.



## Table 25. VIN\_OFF (36h) Commands

| COMMAND       |   | VIN_OFF                         |         |    |   |          |   |   |   |     |     |     |     |     |     |     |
|---------------|---|---------------------------------|---------|----|---|----------|---|---|---|-----|-----|-----|-----|-----|-----|-----|
| Format        |   | Linear, two's complement binary |         |    |   |          |   |   |   |     |     |     |     |     |     |     |
| Bit Position  | 7 | 7 6 5 4 3 2 1 0 7 6 5 4 3 2     |         |    |   |          |   |   |   |     | 1   | 0   |     |     |     |     |
| Access        | r | r                               | r       | r  | r | r        | r | r | r | r/w |
| Function      |   | E                               | Exponer | nt | • | Mantissa |   |   |   |     |     |     |     |     |     |     |
| Default Value | 1 | 1                               | 1       | 1  | 0 | 0        | 0 | 0 | 0 | 0   | 0   | 0   | 1   | 0   | 1   | 0   |

### 7.6.16.1 Exponent

-2 (dec), fixed.

### 7.6.16.2 Mantissa

The upper four bits are fixed at 0.

The lower seven bits are programmable with a default value of 10 (dec)

# 7.6.17 IOUT\_CAL\_GAIN (38h)

The IOUT\_CAL\_GAIN is the ratio of the voltage at the current sense element to the sensed current. The units are Ohms  $(\Omega).$  The effective current sense element can be the DC resistance of the inductor or a separate current sense resistor. The default setting is 3 m $\Omega,$  and the resolution is 30.5  $\mu\Omega.$  The range is 0 to 15.6 m $\Omega.$  The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE\_DEFAULT\_CODE commands.

# Table 26. IOUT\_CAL\_GAIN (38h) Commands

| COMMAND       |   | IOUT_CAL_GAIN                   |         |    |          |   |   |     |     |     |     |     |     |     |     |     |
|---------------|---|---------------------------------|---------|----|----------|---|---|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Format        |   | Linear, two's complement binary |         |    |          |   |   |     |     |     |     |     |     |     |     |     |
| Bit Position  | 7 | 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1   |         |    |          |   |   |     |     |     |     | 1   | 0   |     |     |     |
| Access        | r | r                               | r       | r  | r        | r | r | r/w |
| Function      |   | E                               | Exponer | nt | Mantissa |   |   |     |     |     |     |     |     |     |     |     |
| Default Value | 1 | 0                               | 0       | 0  | 1        | 0 | 0 | 0   | 0   | 1   | 1   | 0   | 0   | 0   | 1   | 0   |

# 7.6.17.1 Exponent

-15 (dec), fixed.

### 7.6.17.2 Mantissa

The upper four bits are fixed at 0.

The lower seven bits are programmable with a default value of 98 (dec)

## 7.6.18 IOUT CAL OFFSET (39h)

The IOUT\_CAL\_OFFSET is used to compensate for offset errors in the READ\_IOUT results and the IOUT\_OC\_FAULT\_LIMIT and IOUT\_OC\_WARN\_LIMIT thresholds. The units are amps. The default setting is 0 amps. The resolution of the argument for this command is 62.5 mA and the range is +3937.5mA to -4000 mA. Values written outside of this range alias into the supported range. For example, 1110 0100 0000 0001 has an expected value of -63.0625 amps, but results in 1110 0111 1111 0001 which is -0.9375 A. This occurs because the read-only bits are fixed. The Exponent is always -4 and the 5 msb bits of the Mantissa are always equal to the sign bit. The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE\_DEFAULT\_CODE commands.



# Table 27. IOUT\_CAL\_OFFSET (39h) Commands

| COMMAND       |   |                               |         |    |   |     | IOI      | UT_CAL  | _OFFS  | SET      |         |     |     |     |     |     |
|---------------|---|-------------------------------|---------|----|---|-----|----------|---------|--------|----------|---------|-----|-----|-----|-----|-----|
| Format        |   |                               |         |    |   | L   | inear, t | wo's co | mpleme | nt binar | у       |     |     |     |     |     |
| Bit Position  | 7 | 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |         |    |   |     |          |         |        |          |         |     |     |     |     |     |
| Access        | r | r                             | r       | r  | r | r/w | r        | r       | r      | r        | r/w     | r/w | r/w | r/w | r/w | r/w |
| Function      |   | E                             | Exponer | nt |   |     |          | •       |        | ı        | Mantiss | a   | •   | •   | •   |     |
| Default Value | 1 | 1                             | 1       | 0  | 0 | 0   | 0        | 0       | 0      | 0        | 0       | 0   | 0   | 0   | 0   | 0   |

#### 7.6.18.1 Exponent

-4 (dec), fixed.

#### 7.6.18.2 Mantissa

MSB is programmable with sign, next 4 bits are sign extend only. Lower six bits are programmable with a default value of 0 (dec)

# 7.6.19 VOUT OV FAULT LIMIT (40h)

The VOUT\_OV\_FAULT\_LIMIT command sets the value of the output voltage that causes an output overvoltage fault. The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE DEFAULT CODE commands.

The effective value of this command is determined by the settings of the VOUT\_MODE command. In this device, the VOUT\_MODE is fixed to Linear with an exponent of -10 (decimal) so the effective overvoltage trip point requested is:

$$V_{OUT(OV\_req)} = VOUT\_OV\_FAULT\_LIMIT \times 2^{-10}$$
(19)

The VOUT\_OV\_FAULT\_LIMIT has two data bytes formatted as 2's complement binary integer. The actual values for the VOUT\_ OV\_FAULT\_LIMIT trip point are set to fixed percentages of nominal  $V_{OUT}$ . There are four fixed percentages of the nominal  $V_{OUT}$  that are supported for overvoltage trip points.

- 108%
- 110%
- 112% (default)
- 115%

For example, for a 1.2V nominal output, VOUT\_OV\_FAULT\_LIMIT can be set to 1.296 V, 1.32 V, 1.344 V or 1.38 V. Values within the supported range is set to the nearest fixed percentage. It is critical that the correct value be programmed into VOUT\_SCALE\_LOOP for the correct overvoltage fault trip point to be calculated. Values outside the supported range results in the corresponding extreme value to be selected. No error conditions are reported

Table 28. VOUT\_OV\_FAULT\_LIMIT (40h) Commands

| COMMAND       |   |                                 |     |      |      |     | VOU      | Γ_0V_F  | AULT_  | LIMIT    |     |     |      |     |     |     |
|---------------|---|---------------------------------|-----|------|------|-----|----------|---------|--------|----------|-----|-----|------|-----|-----|-----|
| Format        |   |                                 |     |      |      | L   | inear, t | wo's co | mpleme | nt binar | у   |     |      |     |     |     |
| Bit Position  | 7 | 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |     |      |      |     |          |         |        |          |     |     |      |     |     |     |
| Access        | r | r/w                             | r/w | r/w  | r/w  | r/w | r/w      | r/w     | r/w    | r/w      | r/w | r/w | r/w  | r/w | r/w | r/w |
| Function      |   |                                 |     | High | Byte |     |          |         |        |          |     | Low | Byte |     |     |     |
| Default Value | 0 | 0                               | 0   | 0    | 0    | 1   | 0        | 1       | 0      | 1        | 1   | 0   | 0    | 0   | 0   | 0   |

#### 7.6.20 VOUT OV FAULT RESPONSE (41h)

**Description:** The VOUT\_OV\_FAULT\_RESPONSE command instructs the device on what action to take in response to a VOUT\_OV\_FAULT\_LIMIT fault. The device also:

- · Sets the VOUT\_OV bit in the STATUS\_BYTE
- Sets the VOUT bit in the STATUS WORD
- Sets the VOUT OV fault bit in the STATUS VOUT register, and



Notifies the host via SMBALRT pin

The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE DEFAULT CODE commands.

A one-byte unsigned binary data argument is used with this command:

Table 29. VOUT OV FAULT RESPONSE (41h) Commands

| COMMAND       |        |        | VC    | UT_OV_FAU | LT_RESPON | SE |   |   |
|---------------|--------|--------|-------|-----------|-----------|----|---|---|
| Format        |        |        |       | Unsigne   | ed binary |    |   |   |
| Bit Position  | 7      | 6      | 5     | 4         | 3         | 2  | 1 | 0 |
| Access        | r/W    | r/w    | r/w   | r/w       | r/w       | r  | r | r |
| Function      | RSP[1] | RSP[0] | RS[2] | RS[1]     | RS[0]     | Χ  | Х | X |
| Default Value | 0      | 0      | 0     | 0         | 0         | 1  | 0 | 0 |

# 7.6.20.1 RSP[1:0]

Output voltage overvoltage response

- 00: The device continues operation without interruption.
- 01: The device continues operation for four switching cycles. If the fault is still present, the device shuts down and responds according to RS[2:0].
- 10: The device shuts down and responds according to RS[2:0].
- 11: The device shuts down and attempts to restart.

# 7.6.20.2 RS[2:0]

Output voltage overvoltage retry setting

- 000: A zero value for the Retry Setting means that the unit does not attempt to restart. The output remains disabled until the fault is cleared (See section 10.7 of the PMBus spec.)
- 111: A one value for the Retry Setting means that the unit goes through a normal start-up (soft-start) continuously, without limitation, until it is commanded off or bias power is removed or another fault condition causes the unit to shutdown.

Any value other than 000 or 111 is not accepted.

# 7.6.21 VOUT\_UV\_FAULT\_LIMIT (44h)

The VOUT\_UV\_FAULT\_LIMIT command sets the value of the output voltage that causes an output undervoltage fault. The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE DEFAULT CODE commands.

The effective value of this command is determined by the settings of the VOUT\_MODE command. In this device, the VOUT\_MODE is fixed to Linear with an exponent of -10 (decimal) so the effective overvoltage trip point requested is:

$$V_{OUT(UV\_req)} = VOUT\_UV\_FAULT\_LIMIT \times 2^{-10}$$
(20)

The VOUT\_UV\_FAULT\_LIMIT has two data bytes formatted as two's complement binary integer. The actual values for VOUT\_ UV\_FAULT\_LIMIT trip point are set to fixed percentages of nominal VOUT. There are four fixed percentages of V<sub>OUT</sub> that are supported for overvoltage trip points.

- 92%
- 90%
- 88% (default)
- 85%

Copyright © 2011–2016, Texas Instruments Incorporated Product Folder Links: *TPS40400* 

Default Value



For example, for a 1.2 V nominal output, VOUT\_UV\_FAULT\_LIMIT can be set to 1.104 V, 1.08 V, 1.056 V or 1.02 V. Values within the supported range are set to the nearest fixed percentage. It is critical that the correct value be programmed into VOUT\_SCALE\_LOOP for the correct overvoltage fault trip point to be calculated. Values outside the supported range results in the corresponding extreme value to be selected. No error conditions are reported.

The VOUT UV FAULT LIMIT command has two bytes formatted as a two's compliment binary integer:

|              | () |                                 |     |      |      |     |      |                |       |       |     |     |      |     |     |     |
|--------------|----|---------------------------------|-----|------|------|-----|------|----------------|-------|-------|-----|-----|------|-----|-----|-----|
| COMMAND      |    |                                 |     |      |      |     | VOUT | Γ_UV_ <b>F</b> | AULT_ | LIMIT |     |     |      |     |     |     |
| Format       |    | Linear, two's complement binary |     |      |      |     |      |                |       |       |     |     |      |     |     |     |
| Bit Position | 7  | 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |     |      |      |     |      |                |       |       |     |     |      |     | 0   |     |
| Access       | r  | r/w                             | r/w | r/w  | r/w  | r/w | r/w  | r/w            | r/w   | r/w   | r/w | r/w | r/w  | r/w | r/w | r/w |
| Function     |    |                                 |     | High | Byte |     |      |                |       |       |     | Low | Byte |     |     |     |
|              |    |                                 |     |      |      |     |      |                |       |       |     |     |      |     |     |     |

0 0 1 1

Table 30. VOUT UV FAULT LIMIT (44h) Commands

# 7.6.22 VOUT\_UV\_FAULT\_RESPONSE (45h)

The VOUT\_UV\_FAULT\_RESPONSE command instructs the device on what action to take in response to a VOUT\_UV\_FAULT\_LIMIT fault. The device also:

0 1 0 0

- · Sets the VOUT bit in the STATUS WORD
- · Sets the VOUT UV Fault bit in the STATUS VOUT register, and
- Notifies the host via SMBALRT pin

The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE DEFAULT CODE commands.

A one-byte unsigned binary data word is used with this command:

|               |        |                 | _     |          | •       | •    |   |   |  |  |  |  |  |  |  |
|---------------|--------|-----------------|-------|----------|---------|------|---|---|--|--|--|--|--|--|--|
| COMMAND       |        |                 | VOU   | Γ_UV_FAU | LT_RESP | ONSE |   |   |  |  |  |  |  |  |  |
| Format        |        | Unsigned binary |       |          |         |      |   |   |  |  |  |  |  |  |  |
| Bit Position  | 7      | 6               | 5     | 4        | 3       | 2    | 1 | 0 |  |  |  |  |  |  |  |
| Access        | r/w    | r/w             | r/w   | r/w      | r/w     | r    | r | r |  |  |  |  |  |  |  |
| Function      | RSP[1] | RSP[0]          | RS[2] | RS[1]    | RS[0]   | Х    | Х | Х |  |  |  |  |  |  |  |
| Default Value | 0      | 0               | 0     | 0        | 0       | 1    | 0 | 0 |  |  |  |  |  |  |  |

Table 31. VOUT\_UV\_FAULT\_RESPONSE (45h) Commands

#### 7.6.22.1 RSP[1:0]

Output voltage undervoltage response

- 00: The device continues operation without interruption.
- 01: The device continues operation for four switching cycles. If the fault is still present, the device shuts down and responds according to RS[2:0].
- 10: The device shuts down and responds according to RS[2:0].
- 11: The device shuts down and attempts to restart.

# 7.6.22.2 RS[2:0]

Output voltage undervoltage retry setting

- 000: A zero value for the Retry Setting means that the unit does not attempt to restart. The output remains disabled until the fault is cleared (See section 10.7 of the PMBus spec.)
- 111: A one value for the Retry Setting means that the unit goes through a normal start-up (soft-start) continuously, without limitation, until it is commanded off or bias power is removed or another fault condition causes the unit to shutdown.



Any value other than 000 or 111 is not accepted.

# 7.6.23 IOUT\_OC\_FAULT\_LIMIT (46h)

The IOUT\_OC\_FAULT\_LIMIT command sets the value of the output current, in amperes, that causes the overcurrent detector to indicate an over-current fault condition. The IOUT\_OC\_FAULT\_LIMIT should be set to equal to or greater than the IOUT\_OC\_WARN\_LIMIT. Writing a value to IOUT\_OC\_FAULT\_LIMIT less than IOUT\_OC\_WARN\_LIMIT cause at the device to set the CML bit in the STATUS\_BYTE and the invalid data (ivd) bit in the STATUS\_CML registers as well as assert the SMBALRT signal. The contents of this register can be stored to non-volatile memory using the STORE DEFAULT ALL or STORE DEFAULT CODE commands.

The IOUT OC FAULT LIMIT takes a two-byte data word formatted as follows:

Table 32. IOUT\_OC\_FAULT\_LIMIT (46h) Commands

| COMMAND       |   |                                          |         |    |   |   | IOUT     | _OC_F   | AULT_I | LIMIT   |         |   |     |   |   |   |
|---------------|---|------------------------------------------|---------|----|---|---|----------|---------|--------|---------|---------|---|-----|---|---|---|
| Format        |   |                                          |         |    |   | L | inear, t | wo's co | mpleme | nt bina | y       |   |     |   |   |   |
| Bit Position  | 7 | 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0          |         |    |   |   |          |         |        |         |         |   |     |   |   | 0 |
| Access        | r | r r r r r r r r r r r r/w r/w r/w r/w r/ |         |    |   |   |          |         |        |         |         |   | r/w |   |   |   |
| Function      |   |                                          | Exponer | nt | • |   | •        | •       | •      |         | Mantiss | a | •   |   |   |   |
| Default Value | 1 | 1                                        | 1       | 1  | 1 | 0 | 0        | 0       | 0      | 0       | 0       | 1 | 0   | 1 | 0 | 0 |

#### 7.6.23.1 Exponent

-1 (dec), fixed.

#### 7.6.23.2 Mantissa

The upper five bits are fixed at 0.

The lower six bits are programmable with a default value of 20 (dec)

The actual output current for a give mantissa and exponent is shown in Equation 21.

$$I_{OUT(oc)} = Mantissa \times 2^{Exponent} = \frac{Mantissa}{2}$$
 (21)

The default output fault current setting is 10 A. Values of I<sub>OUT(oc)</sub> can range between 0 A and 35 A in 500-mA increments.

#### 7.6.24 IOUT OC FAULT RESPONSE (47h)

The IOUT\_OC\_FAULT\_RESPONSE command instructs the device on what action to take in response to an IOUT\_OC\_FAULT\_LIMIT fault. The device also:

- Sets the IOUT\_OC bit in the STATUS\_BYTE
- Sets the IOUT/POUT bit in the STATUS WORD
- Sets the IOUT OC Fault bit in the STATUS IOUT register, and
- Notifies the host as described in section 10.2.2 of the PMBus Specification.

The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE\_DEFAULT\_CODE commands.

Table 33. IOUT\_OC\_FAULT\_RESPONSE (47h) Commands

| COMMAND       |        |        | IOUT  | _OC_FAU | LT_RESPO | ONSE |   |   |
|---------------|--------|--------|-------|---------|----------|------|---|---|
| Format        |        |        |       | Unsigne | d binary |      |   |   |
| Bit Position  | 7      | 6      | 5     | 4       | 3        | 2    | 1 | 0 |
| Access        | r/w    | r/w    | r/w   | r/w     | r/w      | r    | r | r |
| Function      | RSP[1] | RSP[0] | RS[2] | RS[1]   | RS[0]    | Х    | Х | Х |
| Default Value | 0      | 0      | 0     | 0       | 0        | 1    | 0 | 0 |



# 7.6.24.1 RSP[1:0]

- 00: The device continues operation without interruption
- 01: This is unsupported and causes a data error.
- 10: The device continues operation for four switching cycles. If the fault is still present, the device shuts down and responds according to RS[2:0].
- 11: The device shuts down and attempts to restart.

### 7.6.24.2 RS[2:0]

- 000: A zero value for the Retry Setting means that the unit does not attempt to restart. The output remains disabled until the fault is cleared (See section 10.7 of the PMBus spec.)
- 111: A one value for the Retry Setting means that the unit goes through a normal start-up (soft-start) continuously, without limitation, until it is commanded off or bias power is removed or another fault condition causes the unit to shutdown.

Any value other than 000 or 111 is not accepted.

# 7.6.25 IOUT OC WARN LIMIT (4Ah)

The IOUT\_OC\_WARN\_LIMIT command sets the value of the output current, in amperes, that causes the over-current detector to indicate an over-current warning. When this current level is exceeded the device:

- Sets the OTHER bit in the STATUS BYTE
- Sets the OCW bit in the STATUS\_WORD
- · Sets the IOUT overcurrent Warning (OCW) bit in the STATUS IOUT register, and
- Notifies the host by asserting SMBALRT

The IOUT\_OC\_WARN\_LIMIT threshold should always be set to less than or equal to the IOUT\_OC\_FAULT\_LIMIT. Writing a value to IOUT\_OC\_WARN\_LIMIT greater than IOUT\_OC\_FAULT\_LIMIT causes the device to set the CML bit in the STATUS\_BYTE and the invalid data (ivd) bit in the STATUS\_CML registers as well as assert the SMBALRT signal. The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE\_DEFAULT\_CODE commands.

The IOUT\_OC\_WARN\_LIMIT takes a two byte data word formatted as follows:

Table 34. IOUT\_OC\_WARN\_LIMIT (4Ah) Commands

| COMMAND       |   |                               |         |    |   |   | IOUT     | _oc_v   | /ARN_I | LIMIT    |         |     |     |     |     |     |
|---------------|---|-------------------------------|---------|----|---|---|----------|---------|--------|----------|---------|-----|-----|-----|-----|-----|
| Format        |   |                               |         |    |   | L | inear, t | wo's co | mpleme | nt binar | у       |     |     |     |     |     |
| Bit Position  | 7 | 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |         |    |   |   |          |         |        |          |         |     |     |     |     |     |
| Access        | r | r                             | r       | r  | r | r | r        | r       | r      | r        | r/w     | r/w | r/w | r/w | r/w | r/w |
| Function      |   | E                             | Exponer | nt |   |   |          |         |        | ı        | Mantiss | a   |     |     |     |     |
| Default Value | 1 | 1                             | 1       | 1  | 1 | 0 | 0        | 0       | 0      | 0        | 0       | 0   | 1   | 1   | 1   | 1   |

# 7.6.25.1 Exponent

-1 (dec), fixed

# 7.6.25.2 Mantissa

The upper five bits are fixed at 0.

Lower six bits are programmable with a default value of 15 (dec)

The actual output warning current level for a give mantissa and exponent is:

$$I_{OUT(oc)} = Mantissa \times 2^{Exponent} = \frac{Mantissa}{2}$$
(22)



The default output fault current setting is 10A. Values of  $I_{OUT(oc)}$  can range from 0 A to 35 A in 500 mA increments. The default output warning current setting is 7.5A.

# 7.6.26 OT\_FAULT\_RESPONSE (50h)

The OT\_FAULT\_RESPONSE command instructs the device on what action to take in response to an output over temperature fault. The temperature sensed is the die temperature of the TPS40400 device only. No other temperature sensors are provided. The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE\_DEFAULT\_CODE commands. The OT\_FAULT\_LIMIT parameter is not programmable and is therefore not supported in the PMBus command set. When an over temperature fault condition is sensed, the device:

- Sets the TEMPERATURE bit in the STATUS BYTE
- Sets the OT FAULT bit in the STATUS TEMPERATURE register, and
- Notifies the host by asserting the SMBALRT signal

A one-byte unsigned binary data word is used with this command:

**COMMAND** OT\_FAULT\_RESPONSE Unsigned binary Format 7 1 0 Bit Position 6 5 2 Access r/w Χ Χ Χ Χ Function OTF RS Χ Χ Χ Default Value 1 0 n 0 n 0 0 1

Table 35. OT\_FAULT\_RESPONSE (50h) Commands

### 7.6.26.1 OTF RS

Over temperature fault retry setting

- A zero value for the Retry setting indicates that the unit does not attempt to restart.
- 1: A one value for the Retry setting indicates that the unit goes through a normal start-up (soft-start) when the die temperature falls below the hysteresis band limit. (See the *Electrical Characteristics* table).

# 7.6.27 POWER GOOD ON (5Eh)

The POWER\_GOOD\_ON command sets the value of the output voltage at which the PGOOD output pin (open drain) is asserted high. The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE\_DEFAULT\_CODE commands. The actual implementation is a window comparator with symmetrical thresholds above and below the nominal. This command sets both the upper and lower power good threshold at the same time. The parameter passed with this command is always the lower threshold (less than the nominal output) and is mapped to the closest supported percentages of the nominal output voltage in Table 36.

Table 36. Supported POWER GOOD ON Levels

| THRES              | SHOLD |
|--------------------|-------|
| LOW                | HIGH  |
| 95%                | 105%  |
| 92% <sup>(1)</sup> | 108%  |
| 90%                | 110%  |

(1) Default value



For example, with a 1.2 V nominal output voltage, the POWER\_GOOD\_ON command can set the lower threshold to 1.14 V, 1.104 V or 1.08 V. Doing this automatically sets the upper thresholds to 1.26 V, 1.296 V and 1.32 V respectively.

The effective value of this command is determined by the settings of the VOUT\_MODE command. In this device, the VOUT\_MODE is fixed to Linear with an exponent of -10 (decimal) so the effective lower power good turn on threshold requested is:

$$V_{OUT(PGOOD\_ON)} = POWER\_GOOD\_ON \times 2^{-10}$$
(23)

The nominal output voltage is set by external resistors and a 600-mV error amplifier reference. It is critical that the correct value be programmed into VOUT\_SCALE\_LOOP in order to correctly select the desired POWER\_GOOD\_ON threshold.

Normally, the POWER\_GOOD\_ON threshold is set higher than the POWER\_GOOD\_OFF threshold. If the POWER\_GOOD\_ON threshold is set to a value equal to or less than the POWER\_GOOD\_OFF threshold, the device:

- · Sets the CML bit in the STATUS BYTE
- Sets the Invalid data bit in STATUS CML
- Notifies the host via SMBALRT pin

It is the user's responsibility to ensure that the chosen POWER\_GOOD\_ON and POWER\_GOOD\_OFF thresholds are reasonable with respect to each other. For values written outside the supported ranges are ACK'ed but causes the SMBALRT line to assert and the CML bit to be set in the STATUS\_WORD. The invalid data bit is also set in the STATUS\_CML results. The actual POWER\_GOOD\_ON threshold is set to the nearest supported extreme value. For instance, with VOUT\_SCALE\_LOOP set to 0.5 for a typical 1.2-V output supply, setting POWER\_GOOD\_ON to 0.5 results in the threshold being set to the 90% value.

The POWER\_GOOD\_ON command has two data bytes formatted as two's complement binary integer:

|               |   |                                 |     |      |      |     |     |          | _        |          |       |     |      |     |     |     |
|---------------|---|---------------------------------|-----|------|------|-----|-----|----------|----------|----------|-------|-----|------|-----|-----|-----|
| COMMAND       |   |                                 |     |      |      |     |     | POW      | /ER_GO   | OD_ON    |       |     |      |     |     |     |
| Format        |   |                                 |     |      |      |     | Lin | ear, two | o's comp | lement b | inary |     |      |     |     | •   |
| Bit Position  | 7 | 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |     |      |      |     |     |          |          |          |       |     |      | 0   |     |     |
| Access        | r | r/w                             | r/w | r/w  | r/w  | r/w | r/w | r/w      | r/w      | r/w      | r/w   | r/w | r/w  | r/w | r/w | r/w |
| Function      |   |                                 |     | High | Byte |     |     |          |          |          |       | Low | Byte |     |     | •   |
| Default Value | 0 | 0                               | 0   | 0    | 0    | 1   | 0   | 0        | 0        | 1        | 1     | 0   | 1    | 0   | 1   | 0   |

**Table 37. POWER GOOD ON Commands** 

The default value sets the power good turn on threshold to 1.1035V which maps to the 92% low threshold and 108% high threshold.

#### 7.6.28 POWER GOOD OFF (5Fh)

The POWER\_GOOD\_OFF command sets the value of the output voltage at which the PGOOD output pin (open drain output) is de-asserted low. The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE\_DEFAULT\_CODE commands. The actual implementation is a window comparator with symmetrical thresholds above and below the nominal. This command sets both the upper and lower power good threshold at the same time. The parameter passed with this command is always the lower threshold (less than the nominal output) and is mapped to the closest supported percentages of the nominal output voltage below:

Table 38. Supported POWER\_GOOD\_OFF Levels

| SUPPORTED POWER    | _GOOD_OFF LEVELS |
|--------------------|------------------|
| LOW THRESHOLD      | HIGH THRESHOLD   |
| 92%                | 108%             |
| 90% <sup>(1)</sup> | 110%             |
| 88%                | 112%             |

(1) Default value



For example, with a 1.2 V nominal output voltage, the POWER\_GOOD\_OFF command can set the lower threshold to 1.104 V, 1.0 8V or 1.056 V. Doing this automatically sets the upper thresholds to 1.296 V, 1.32 V and 1.344 V respectively.

The effective value of this command is determined by the settings of the VOUT\_MODE command. In this device, the VOUT\_MODE is fixed to Linear with an exponent of -10 (decimal) so the effective lower power good turn on threshold requested are:

$$V_{OUT(PGOOD\_OFF)} = POWER\_GOOD\_OFF \times 2^{-10}$$
(24)

The nominal output voltage is set by external resistors and a 600 mV error amplifier reference. It is critical that the correct value be programmed into VOUT\_SCALE\_LOOP for the correct POWER\_GOOD\_ON threshold to be selected.

Normally, the POWER\_GOOD\_ON threshold is set higher than the POWER\_GOOD\_OFF threshold. If the POWER\_GOOD\_ON threshold is set to a value equal to or less than the POWER\_GOOD\_OFF threshold, the device:

- · Sets the CML bit in the STATUS BYTE
- Sets the Invalid data bit in STATUS CML
- Notifies the host via SMBALRT pin

It is the user's responsibility to make sure that chsen POWER\_GOOD\_ON and POWER\_GOOD\_OFF thresholds are reasonable with respect to each other. For values written outside the supported ranges are ACK'ed but cause the SMBALRT line to assert and the CML bit to be set in the STATUS\_WORD. The invalid data bit is also set in the STATUS\_CML results. The actual POWER\_GOOD\_OFF threshold is set to the nearest supported extreme value. For instance, with VOUT\_SCALE\_LOOP set to 0.5 for a typical 1.2-V output supply, setting POWER\_GOOD\_OFF to 0.5 results in the threshold being set to the 88% value.

The POWER\_GOOD\_OFF command has two data bytes formatted as two's complement binary integer:

COMMAND POWER GOOD OFF Linear, two's complement binary **Format** Bit Position 7 6 5 4 3 2 0 6 5 4 3 2 0 Access r/w Function High Byte Low Byte Default Value 0 0 1 1 0

Table 39. POWER GOOD OFF (5Fh) Commands

The default value sets the power good turn off threshold to 1.08 V which maps to the 90% low threshold and 108% high threshold.

# 7.6.29 TON RISE (61h)

The TON\_RISE command sets the time in ms, from when the output starts to rise until the voltage has entered the regulation band. There are several discreet settings that this command supports. Commanding a value other than one of these values results in the nearest supported value being selected.

The supported TON\_RISE times over PMBus are as follows. Note that the actual soft-start time is longer than the entered value. Typically the nominal value seen in operation is approximately 15% longer that the time entered.

- 600 μs
- 900 μs
- 1.2 ms
- 1.8 ms
- 2.7 ms (default value)
- 4.2 ms
- 6.0 ms
- 9.0 ms



A value of 0 ms instructs the unit to bring its output voltage to the programmed regulation value as quickly as possible. The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE\_DEFAULT\_CODE commands.

The TON\_RISE command is formatted as a linear mode two's complement binary integer.

### Table 40. TON RISE (61h) Commands

| COMMAND       |   |                                          |       |    |   |   |     |          | TON_RI   | SE       |        |     |   |   |   |   |
|---------------|---|------------------------------------------|-------|----|---|---|-----|----------|----------|----------|--------|-----|---|---|---|---|
| Format        |   |                                          |       |    |   |   | Lin | ear, two | o's comp | lement b | inary  |     |   |   |   |   |
| Bit Position  | 7 | 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0          |       |    |   |   |     |          |          |          |        |     |   |   |   |   |
| Access        | r | r r r r r r r r/w r/w r/w r/w r/w r/w r/ |       |    |   |   |     |          |          |          |        |     |   |   |   |   |
| Function      |   | Е                                        | xpone | nt |   |   | ,   |          |          |          | Mantis | ssa | • | • |   |   |
| Default Value | 1 | 1                                        | 1     | 0  | 0 | 0 | 0   | 0        | 0        | 0        | 1      | 0   | 1 | 0 | 1 | 1 |

#### 7.6.29.1 Exponent

-4 (dec), fixed.

# 7.6.29.2 Mantissa

The upper two bits are fixed at 0.

The lower five bits are programmable with a default value of 43 (dec)

# 7.6.30 STATUS\_BYTE (78h)

The STATUS\_BYTE command returns one byte of information with a summary of the most critical device faults. For TPS40400 device, 4 fault bits is flagged in this particular command: output over-voltage, output over-current, over-temperature, and output under-voltage. The STATUS\_BYTE reports communication faults in the CML bit. Other communication faults set the NONE OF THE ABOVE bit.

Table 41. STATUS BYTE (78h) Commands

| COMMAND       |   |               |         |         | STATUS   | _ВҮТЕ       |     |                   |  |  |  |  |  |  |  |
|---------------|---|---------------|---------|---------|----------|-------------|-----|-------------------|--|--|--|--|--|--|--|
| Format        |   |               |         |         | Unsigned | l binary    |     |                   |  |  |  |  |  |  |  |
| Bit Position  | 7 | 6 5 4 3 2 1 0 |         |         |          |             |     |                   |  |  |  |  |  |  |  |
| Access        | r | r r r r r r r |         |         |          |             |     |                   |  |  |  |  |  |  |  |
| Function      | Χ | OFF           | VOUT_OV | IOUT_OC | VIN_UV   | TEMPERATURE | CML | NONE OF THE ABOVE |  |  |  |  |  |  |  |
| Default Value | 0 | 0 0 0 0 0 0 0 |         |         |          |             |     |                   |  |  |  |  |  |  |  |

A "1" in any of these bit positions indicates that:

# OFF:

The device is not providing power to the output, regardless of the reason. In the TPS40400 device, this flag means that the converter is not enabled.

# VOUT\_OV:

An output overvoltage fault has occurred.

# IOUT\_OC:

An output over current fault has occurred.

# VIN\_UV:

An input undervoltage fault has occurred.

# **TEMPERATURE:**

A temperature fault or warning has occurred.

#### CML:



A Communications, Memory or Logic fault has occurred.

#### NONE OF THE ABOVE:

A fault or warning not listed in bit1 through bits 1-7 has occurred, for example an undervoltage condition or an over current warning condition

# 7.6.31 STATUS\_WORD (78h)

The STATUS\_WORD command returns two bytes of information with a summary of the device's fault/warning conditions. The low byte is identical to the STATUS\_BYTE above. The additional byte reports the warning conditions for output overvoltage and overcurrent, as well as the power good status of the converter.

Table 42. STATUS\_WORD (78h) Commands

| COMMAND       |   |                 |         | STA     | ATUS_WORI | D (LOW BYTE) |     |                   |  |  |  |  |  |  |  |
|---------------|---|-----------------|---------|---------|-----------|--------------|-----|-------------------|--|--|--|--|--|--|--|
| Format        |   |                 |         |         | Unsigned  | d binary     |     |                   |  |  |  |  |  |  |  |
| Bit Position  | 7 | 7 6 5 4 3 2 1 0 |         |         |           |              |     |                   |  |  |  |  |  |  |  |
| Access        | r | rrrrrrr         |         |         |           |              |     |                   |  |  |  |  |  |  |  |
| Function      | Х | OFF             | VOUT_OV | IOUT_OC | VIN_UV    | TEMPERATURE  | CML | NONE OF THE ABOVE |  |  |  |  |  |  |  |
| Default Value | 0 | 0 x 0 0 0 0 0   |         |         |           |              |     |                   |  |  |  |  |  |  |  |

A "1" in any of the low byte (STATUS\_BYTE) bit positions indicates that:

#### OFF:

The device is not providing power to the output, regardless of the reason. In the TPS40400 device, this flag warns that the converter is not enabled.

# VOUT\_OV:

An output overvoltage fault has occurred.

# IOUT\_OC:

An output over current fault has occurred.

# VIN UV:

An input undervoltage fault has occurred.

#### **TEMPERATURE:**

A temperature fault or warning has occurred.

#### CML:

A Communications, Memory or Logic fault has occurred.

# NONE OF THE ABOVE:

A fault or warning not listed in bits 1-7 has occurred

Table 43. STATUS WORD (78h) Commands

| COMMAND       |      |                 |   | STA | ATUS_WORD (HIGH BYTE) |   |   |   |  |  |  |  |  |  |
|---------------|------|-----------------|---|-----|-----------------------|---|---|---|--|--|--|--|--|--|
| Format        |      |                 |   |     | Unsigned binary       |   |   |   |  |  |  |  |  |  |
| Bit Position  | 7    | 7 6 5 4 3 2 1 0 |   |     |                       |   |   |   |  |  |  |  |  |  |
| Access        | r    | r r r r r r r r |   |     |                       |   |   |   |  |  |  |  |  |  |
| Function      | VOUT | IOUT/POUT       | Х | Х   | POWER_GOOD            | Х | Х | Х |  |  |  |  |  |  |
| Default Value | 0    | 0 0 0 0 0 0 0 0 |   |     |                       |   |   |   |  |  |  |  |  |  |



A "1" in any of the high byte bit positions indicates that:

#### **VOUT:**

An output voltage fault or warning has occurred

#### **IOUT/POUT:**

An output current warning or fault has occurred. The PMBus specification states that this also applies to output power. The TPS40400 device does not support output power warnings or faults.

### **POWER GOOD:**

The power good signal is negated.

### 7.6.32 **STATUS\_VOUT** (7Ah)

The STATUS\_VOUT command returns one byte of information relating to the status of the converter's output voltage related faults. The TPS40400 device supports only the VOUT\_OV Fault and VOUT\_UV Fault bits of this register.

Table 44. STATUS\_VOUT (7Ah) Commands

| COMMAND       |               |                 |   | STATUS_VO     | UT  |   |   |   |  |  |  |  |  |  |
|---------------|---------------|-----------------|---|---------------|-----|---|---|---|--|--|--|--|--|--|
| Format        |               |                 |   | Unsigned bin  | ary |   |   |   |  |  |  |  |  |  |
| Bit Position  | 7             | 7 6 5 4 3 2 1 0 |   |               |     |   |   |   |  |  |  |  |  |  |
| Access        | r             | r r r r r r r   |   |               |     |   |   |   |  |  |  |  |  |  |
| Function      | VOUT OV Fault | Х               | Х | VOUT UV Fault | Х   | Х | Х | Х |  |  |  |  |  |  |
| Default Value | 0             | 0 0 0 0 0 0 0   |   |               |     |   |   |   |  |  |  |  |  |  |

A "1" in any of these bit positions indicates that:

#### **VOUT OV Fault:**

The device detects an output voltage rise above the VOUT OV FAULT LIMIT threshold.

### **VOUT UV Fault:**

The device detects an output voltage fall below the VOUT UV FAULT LIMIT threshold.

# 7.6.33 STATUS\_IOUT (7Bh)

The STATUS\_IOUT command returns one byte of information relating to the status of the converter's output current related faults. The TPS40400 device supports only the IOUT\_OC Fault and IOUT\_OC Warning bits of this register.

Table 45. STATUS\_IOUT (7Bh) Commands

| COMMAND       |               |                 |                 | STATUS_IO    | UT  |   |   |   |  |  |  |  |  |  |  |
|---------------|---------------|-----------------|-----------------|--------------|-----|---|---|---|--|--|--|--|--|--|--|
| Format        |               |                 | ı               | Jnsigned bin | ary |   |   |   |  |  |  |  |  |  |  |
| Bit Position  | 7             | 7 6 5 4 3 2 1 0 |                 |              |     |   |   |   |  |  |  |  |  |  |  |
| Access        | r             | r r r r r r     |                 |              |     |   |   |   |  |  |  |  |  |  |  |
| Function      | IOUT_OV Fault | Χ               | IOUT OC Warning | Χ            | Х   | X | Х | X |  |  |  |  |  |  |  |
| Default Value | 0 0 0 0 0 0 0 |                 |                 |              |     |   |   |   |  |  |  |  |  |  |  |

A "1" in any of these bit positions indicates that:

# IOUT\_OV Fault:

The device detects an output current rise above the level set by IOUT OC FAULT LIMIT.

# **VOUT UV Fault:**

The device detects an output current rise relating to the level set by IOUT\_OC\_WARN\_LIMIT.



# 7.6.34 STATUS\_TEMPERATURE (7Dh)

The STATUS\_TEMPERATURE command returns one byte of information relating to the status of the converter temperature related faults. The TPS40400 device supports only the OT Fault and OT Warning bits of this register.

Table 46. STATUS\_TEMPERATURE (7Dh) Commands

| COMMAND       |          |                 | S1 | ATUS_TEMI | PERATURE |   |   |   |  |  |  |  |  |  |  |
|---------------|----------|-----------------|----|-----------|----------|---|---|---|--|--|--|--|--|--|--|
| Format        |          |                 |    | Unsigned  | binary   |   |   |   |  |  |  |  |  |  |  |
| Bit Position  | 7        | 7 6 5 4 3 2 1 0 |    |           |          |   |   |   |  |  |  |  |  |  |  |
| Access        | r        | r r r r r r r   |    |           |          |   |   |   |  |  |  |  |  |  |  |
| Function      | OT Fault | OT Warning      | Х  | Х         | Х        | Х | Х | Х |  |  |  |  |  |  |  |
| Default Value | 0        | 0 0 0 0 0 0 0   |    |           |          |   |   |   |  |  |  |  |  |  |  |

A "1" in any of these bit positions indicates that:

#### **OT Fault:**

The device die temperature has exceeded the preset fault threshold.

### **OT Warning:**

The device die temperature has exceeded the preset warning threshold.

# 7.6.35 STATUS\_CML (7Eh)

The STATUS\_CML command returns one byte of information relating to the status of the converter's communication related faults. The bits of this register supported by the TPS40400 device are:

Invalid/Unsupported Command, Invalid/Unsupported Data, Packet Error Check Failed and Other Communication Fault.

Table 47. STATUS\_CML (7Eh) Commands

| COMMAND       |                                 |                             | STATUS_CML                   |   |   |   |                           |   |  |  |  |  |
|---------------|---------------------------------|-----------------------------|------------------------------|---|---|---|---------------------------|---|--|--|--|--|
| Format        |                                 |                             | Unsigned binary              |   |   |   |                           |   |  |  |  |  |
| Bit Position  | 7 6 5 4 3 2 1                   |                             |                              |   |   |   |                           |   |  |  |  |  |
| Access        | r                               | r                           | r                            | r | r | r | r                         | r |  |  |  |  |
| Function      | Invalid/Unsuppported<br>Command | Invalid/Unsupported<br>Data | Packet Error Check<br>Failed | х | Х | Х | Other Communication Fault | Х |  |  |  |  |
| Default Value | 0                               | 0                           | 0                            | 0 | 0 | 0 | 0                         | 0 |  |  |  |  |

A "1" in any of these bit positions indicates that:

#### Invalid/Unsupported Command:

An invalid or unsupported command has been received.

#### Invalild/Unsupported Data

Invalid or unsupported data has been received

# **Packet Error Check Failed**

A packet has failed the CRC error check.

#### Other Communication Fault

Some other communication fault or error has occurred

# 7.6.36 READ\_VIN (88h)

The READ\_VIN commands returns two bytes of data in the linear data format that represent the input voltage applied to the VDD pin of the device. The data format is as follows:



# Table 48. READ\_VIN (88h) Commands

| COMMAND       |   |                               |  |  |  |  |      |          | READ_\   | /IN      |       |  |   |  |  |
|---------------|---|-------------------------------|--|--|--|--|------|----------|----------|----------|-------|--|---|--|--|
| Format        |   |                               |  |  |  |  | Line | ear, two | o's comp | lement b | inary |  |   |  |  |
| Bit Position  | 7 | 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |  |  |  |  |      |          |          |          |       |  |   |  |  |
| Access        | r | r                             |  |  |  |  |      |          |          |          |       |  | r |  |  |
| Function      |   | Exponent Mantissa             |  |  |  |  |      |          |          |          |       |  |   |  |  |
| Default Value | 1 | 1 1 0 1 1 0 0 0 0 0 0 0 0 0 0 |  |  |  |  |      |          |          |          |       |  | 0 |  |  |

The input voltage is scaled before it reaches the internal analog to digital converter so that resolution of the input voltage read back is 31.25mV. The input voltage can be found using Equation 25.

$$V_{IN} = Mantissa \times 2^{Exponent} \times (1 + READ\_VIN\_CAL\_GAIN) + READ\_VIN\_CAL\_OFFSET$$
(25)

# 7.6.36.1 Exponent

Fixed at -5.

### 7.6.36.2 Mantissa

The lower 10 bits are the result of the ADC conversion of the input voltage. The 11<sup>th</sup> bit is fixed at 0 because only positive numbers are considered valid.

READ\_VIN\_CAL\_GAIN comes from the MFR\_SPECIFIC\_06 command

READ VIN CAL OFFSET comes from the MFR SPECIFIC 07 command

# 7.6.37 READ VOUT (8Bh)

The READ\_VOUT commands returns two bytes of data in the linear data format that represent the output voltage of the device. The output voltage is sensed at the ISNS- pin so voltage drop to the load is not accounted for. The data format is as follows:

Table 49. READ VOUT (8Bh) Commands

| COMMAND       | READ_VOUT |                                 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|---------------|-----------|---------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|--|--|
| Format        |           | Linear, two's complement binary |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Bit Position  | 7         | 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Access        | r         | r                               |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Function      |           | Mantissa                        |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Default Value | 0         | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0   |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

The setting of the VOUT\_MODE affects the results of this command as well. VOUT\_MODE is set to linear mode with an exponent of -10 and cannot be altered. The output voltage can be found by:

$$V_{OUT} = Mantissa \times 2^{Exponent} \times (1 + READ\_VOUT\_CAL\_GAIN) + READ\_VOUT\_CAL\_OFFSET \tag{26}$$

### 7.6.37.1 Exponent

Fixed at -10 by VOUT MODE

#### 7.6.37.2 Mantissa

Bits 13 (bit 5 in high order byte) through 4 are the result of the ADC conversion of the ouput voltage. The effective LSB using this scheme is 15.625 mV.

READ VOUT CAL GAIN is derived from the MFR SPECIFIC 05 command

READ VOUT CAL OFFSET is derived from the MFR SPECIFIC 04 command

#### 7.6.38 READ IOUT (8Ch)

The READ\_IOUT commands returns two bytes of data in the linear data format that represent the output current of the device. The output current is sensed at the ISNS+ and ISNS- pins. The data format is as follows:



# Table 50. READ\_IOUT (8Ch) Commands

| COMMAND       |   |                                   |  |  |  |  |      | ı        | READ_IC  | UT       |       |   |   |  |  |
|---------------|---|-----------------------------------|--|--|--|--|------|----------|----------|----------|-------|---|---|--|--|
| Format        |   |                                   |  |  |  |  | Line | ear, two | o's comp | lement b | inary |   |   |  |  |
| Bit Position  | 7 | 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0     |  |  |  |  |      |          |          |          |       |   |   |  |  |
| Access        | r | r r r r r r r r r r r r r r r     |  |  |  |  |      |          |          |          |       |   | r |  |  |
| Function      |   | Exponent Mantissa                 |  |  |  |  |      |          |          |          |       |   |   |  |  |
| Default Value | 1 | 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |  |  |  |  |      |          |          |          |       | 0 |   |  |  |

The output current is scaled before it reaches the internal analog to digital converter so that resolution of the output current read is 62.5 mA, though resolution may be less depending on the setting of IOUT\_CAL\_GAIN. The maximum value that can be reported is 64 A. It is mandatory that the IOUT\_CAL\_GAIN and IOUT\_CAL\_OFFSET parameters are sset correctly in order to obtain accurate results. The output current can be found by using Equation 27.

$$I_{OUT} = Mantissa \times 2^{Exponent}$$
 (27)

# 7.6.38.1 Exponent

Fixed at -4.

#### 7.6.38.2 Mantissa

The lower 10 bits are the result of the ADC conversion of the input voltage. The 11<sup>th</sup> bit is fixed at 0 because only positive numbers are considered valid.

### **7.6.39 PMBUS REVISION (98h)**

The PMBUS\_REVISION command returns a single, unsigned binary byte that indicates that the TPS40400 device is compliant with the 1.1 revision of the PMBus specification.

Table 51. PMBUS REVISION (98h) Commands

|               |   |                 | <del></del> | -       | -        |   |   |   |  |  |  |  |  |
|---------------|---|-----------------|-------------|---------|----------|---|---|---|--|--|--|--|--|
| COMMAND       |   |                 |             | PMBUS_I | REVISION |   |   |   |  |  |  |  |  |
| Format        |   |                 |             | Unsigne | d binary |   |   |   |  |  |  |  |  |
| Bit Position  | 7 | 7 6 5 4 3 2 1 0 |             |         |          |   |   |   |  |  |  |  |  |
| Access        | r | r               | r           | r       | r        | r | r | r |  |  |  |  |  |
| Default Value | 0 | 0               | 0           | 1       | 0        | 0 | 0 | 1 |  |  |  |  |  |

# 7.6.40 MFR VIN MIN (A0h)

The MFR\_VIN\_MIN command returns a two-byte linear formatted result that indicates the minimum voltage from which the TPS40400 device is able to convert power. The data is formatted as follows:

Table 52. MFR\_VIN\_MIN (A0h) Commands

| COMMAND       |   | MFR_VIN_MIN                     |        |    |  |  |      |          |          |          |        |    |  |   |  |   |
|---------------|---|---------------------------------|--------|----|--|--|------|----------|----------|----------|--------|----|--|---|--|---|
| Format        |   |                                 |        |    |  |  | Line | ear, two | o's comp | lement b | inary  |    |  |   |  |   |
| Bit Position  | 7 | 7 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |        |    |  |  |      |          |          |          |        |    |  |   |  |   |
| Access        | r | r r r r r r r r r r r r r r     |        |    |  |  |      |          |          |          |        |    |  |   |  |   |
| Function      |   | E                               | xponer | nt |  |  |      |          |          |          | Mantis | sa |  | * |  | • |
| Default Value | 1 | 1 1 1 1 0 0 0 0 0 0 0 1 1 0 0   |        |    |  |  |      |          |          |          |        |    |  |   |  |   |

The minimum input voltage can be found using Equation 28.

$$V_{IN} = Mantissa \times 2^{Exponent}$$
 (28)

This equates to 3 V when evaluated with the default values. The TPS40400 device begins to convert power at a minimum input of 2.75-V.



### 7.6.40.1 Exponent

Fixed at -2.

# 7.6.40.2 Mantissa

Fixed at 12.

# 7.6.41 MFR\_VIN\_MAX (A1h)

The MFR\_VIN\_MAX returns a two-byte linear formatted result that represents the maximum specified operating voltage for the TPS40400 device. The data is formatted as follows:

Table 53. MFR VIN MAX (A1h) Commands

| COMMAND       |   |   |         |    |   |   |   | MI | FR_VIN_ | MAX |        |    |   |   |   |   |
|---------------|---|---|---------|----|---|---|---|----|---------|-----|--------|----|---|---|---|---|
| Format        |   |   |         |    |   |   |   |    |         |     |        |    |   |   |   |   |
| Bit Position  | 7 | 6 | 5       | 4  | 3 | 2 | 1 | 0  | 7       | 6   | 5      | 4  | 3 | 2 | 1 | 0 |
| Access        | r | r | r       | r  | r | r | r | r  | r       | r   | r      | r  | r | r | r | r |
| Function      |   | E | Exponer | nt | • |   | • |    |         |     | Mantis | sa |   |   |   |   |
| Default Value | 1 | 1 | 1       | 1  | 0 | 0 | 0 | 0  | 0       | 1   | 0      | 1  | 0 | 0 | 0 | 0 |

The maximum input voltage can be found from:

$$V_{IN(min)} = Mantissa \times 2^{Exponent}$$
 (29)

This equals 20 V when evaluated with the default values.

### 7.6.41.1 Exponent

Fixed at -2.

### 7.6.41.2 Mantissa

Fixed at 80.

#### 7.6.42 MFR VOUT MIN (A4h)

This command returns a two byte result that represents the minimum output voltage the TPS40400 device supports.

Table 54. MFR VOUT MIN (A4h) Commands

| COMMAND       |   |   |                               |   |   |   |      | MF       | R_VOU    | Г_МІМ    |       |   |   |   |   |   |
|---------------|---|---|-------------------------------|---|---|---|------|----------|----------|----------|-------|---|---|---|---|---|
| Format        |   |   |                               |   |   |   | Line | ear, two | o's comp | lement b | inary |   |   |   |   |   |
| Bit Position  | 7 | 6 | 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |   |   |   |      |          |          |          |       |   |   |   |   |   |
| Access        | r | r | r                             | r | r | r | r    | r        | r        | r        | r     | r | r | r | r | r |
| Function      |   | • | •                             |   |   | , |      | ,        | Mantiss  | sa       |       |   |   | • |   |   |
| Default Value | 0 | 0 | 0                             | 0 | 0 | 0 | 1    | 0        | 0        | 1        | 1     | 0 | 0 | 1 | 1 | 0 |

The setting of the VOUT\_MODE affects the results of this command. VOUT\_MODE is set to linear mode with an exponent of -10 and cannot be altered. The minimum nominal output voltage can be found by:

$$V_{OUT(max)} = Mantissa \times 2^{Exponent}$$
 (30)

This equals to 600 mV using the pre-set values. Using VOUT\_TRIM, it is possible to adjust this voltage down to approximately 450 mV.

#### 7.6.42.1 Exponent

Fixed at -10.



#### 7.6.42.2 Mantissa

Fixed at 614.

# 7.6.43 MFR\_VOUT\_MAX (A5h)

The command returns a two-byte result that represents the maximum output voltage that the TPS40400 device supports.

Table 55. MFR VOUT MAX (A5h) Commands

| COMMAND       |   |   |                                                               |   |   |   |      | MF       | R_VOUT   | _MAX     |       |   |   |   |   |   |
|---------------|---|---|---------------------------------------------------------------|---|---|---|------|----------|----------|----------|-------|---|---|---|---|---|
| Format        |   |   |                                                               |   |   |   | Line | ear, two | o's comp | lement b | inary |   |   |   |   |   |
| Bit Position  | 7 | 6 | Linear, two's complement binary 6 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |   |   |   |      |          |          |          |       |   |   |   |   |   |
| Access        | r | r | r                                                             | r | r | r | r    | r        | r        | r        | r     | r | r | r | r | r |
| Function      |   |   |                                                               | • |   |   |      |          | Mantiss  | sa       |       |   |   |   |   |   |
| Default Value | 0 | 0 | 1                                                             | 1 | 0 | 0 | 0    | 0        | 0        | 0        | 0     | 0 | 0 | 0 | 0 | 0 |

The setting of the VOUT\_MODE affects the results of this command. VOUT\_MODE is set to linear mode with an exponent of -10 and cannot be altered. The maximum nominal output voltage can be found by:

$$V_{OUT(max)} = Mantissa \times 2^{Exponent}$$
 (31)

This evaluates to 12 V using the pre-set values.

# 7.6.43.1 Exponent

Fixed at -10.

#### 7.6.43.2 Mantissa

Fixed at 12288

#### 7.6.44 MFR SPECIFIC 00 (D0h)

The MFR\_SPECIFIC\_00 command is used for storing arbitrary user data and for selecting a dead time or anticross conduction time for the TPS40400 device. The contents of this register can be stored to non-volatile memory using the STORE DEFAULT ALL or STORE DEFAULT CODE commands.

This command take a two byte unsigned binary argument as follows.

# Table 56. MFR\_SPECIFIC\_00 (D0h) Commands

| COMMAND       |     |     |                             |      |      |     |     | MFF | SPECI    | FIC_00 |      |      |     |     |     |     |
|---------------|-----|-----|-----------------------------|------|------|-----|-----|-----|----------|--------|------|------|-----|-----|-----|-----|
| Format        |     |     |                             |      |      |     |     | Ur  | signed b | oinary |      |      |     |     |     |     |
| Bit Position  | 7   | 6   | 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |      |      |     |     |     |          |        |      |      |     |     |     |     |
| Access        | r/w | r/w | r/w                         | r/w  | r/w  | r/w | r/w | r/w | r/w      | r/w    | r/w  | r/w  | r/w | r/w | r/w | r/w |
| Function      |     |     |                             | USER | DATA | •   |     |     |          |        | USER | DATA |     |     | WPE | DTC |
| Default Value | 0   | 0   | 0                           | 0    | 0    | 0   | 0   | 0   | 0        | 0      | 0    | 0    | 0   | 0   | 0   | 0   |

#### 7.6.44.1 Dead-Time Control Setting (DTC)

- 0: Fast. Dead time ≅ 25 ns
- 1: Slow. Dead time 

  ≤ 50 ns

#### 7.6.44.2 WPE

Write protect extension. Writing a 1 to this bit position **permanently locks** the following parameters:

- IOUT CAL GAIN
- · IOUT CAL OFFSET
- FREQUENCY SWITCH
- IOUT\_OC\_FAULT\_LIMIT



#### MFR SPECIFIC 00

#### **NOTE**

Subsequent to setting the WPE bit, either a STORE\_DEFAULT\_ALL or STORE\_DEFAULT\_CODE (for MFR\_SPECIFIC\_00) PMBus command must be issued in order to prevent the WPE bit from being cleared when the device is subjected to a reset-restart operation.

# 7.6.45 MFR\_SPECIFIC\_01 (D1h)

This command is used for trimming internal components of the TPS40400 device and is not recommended for general use.

# 7.6.46 MFR\_SPECIFIC\_02 (D2h)

This command is used for trimming internal components of the TPS40400 device and is not recommended for general use.

# 7.6.47 MFR\_SPECIFIC\_03 (D3h)

This command is used for trimming internal components of the TPS40400 device and is not recommended for general use.

# 7.6.48 MFR SPECIFIC 04 (D4h)

This command applies an offset to the READ\_VOUT command results to calibrate out offset errors in the on board measurement system. The contents of this register can be stored to non-volatile memory using the STORE DEFAULT ALL or STORE DEFAULT CODE commands.

Table 57. MFR SPECIFIC 04 (D4h) Commands

| COMMAND       |     |                  |                                                                                                                                                                               |                  |                  |                  |                  | MFF              | R_SPECI          | FIC_04   |       |     |     |     |     |     |
|---------------|-----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|----------|-------|-----|-----|-----|-----|-----|
| Format        |     |                  |                                                                                                                                                                               |                  |                  |                  | Lin              | ear, tw          | o's comp         | liment b | inary |     |     |     |     |     |
| Bit Position  | 7   | 6                | Linear, two's compliment binary           5         4         3         2         1         0         7         6         5         4         3         2         1         0 |                  |                  |                  |                  |                  |                  |          |       |     |     |     |     |     |
| Access        | r/w | r <sup>(1)</sup> | r <sup>(1)</sup>                                                                                                                                                              | r <sup>(1)</sup> | r <sup>(1)</sup> | r <sup>(1)</sup> | r <sup>(1)</sup> | r <sup>(1)</sup> | r <sup>(1)</sup> | r/w      | r/w   | r/w | r/w | r/w | r/w | r/w |
| Function      |     |                  |                                                                                                                                                                               |                  |                  |                  |                  |                  | Mantiss          | sa       | •     | •   |     |     |     |     |
| Default Value | 0   | 0                | 0                                                                                                                                                                             | 0                | 0                | 0                | 0                | 0                | 0                | 0        | 0     | 0   | 0   | 0   | 0   | 0   |

<sup>(1)</sup> Bits are sign extension only and are not otherwise programmable.

Default value: 0

READ\_VOUT\_CAL\_OFFSET = Mantissa  $\times 2^{\text{Exponent}}$ 

- Exponent is fixed at 2<sup>-10</sup> by VOUT MODE
- LSB value is 975 μV

Range -125 mV to 124 mV

(32)

#### 7.6.49 MFR SPECIFIC 05 (D5h)

This command applies a gain correction to the READ\_VOUT command results to calibrate out gain errors in the on board measurement system. The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE\_DEFAULT\_CODE commands.

Table 58. MFR SPECIFIC 05 (D5h) Commands

| COMMAND      |   |   |   |   |   |     |                  | MFF              | SPECI            | FIC_05           |                  |     |     |     |     |     |
|--------------|---|---|---|---|---|-----|------------------|------------------|------------------|------------------|------------------|-----|-----|-----|-----|-----|
| Format       |   |   |   |   |   |     | Lin              | ear, tw          | o's comp         | liment bi        | nary             |     |     |     |     |     |
| Bit Position | 7 | 6 | 5 | 4 | 3 | 2   | 1                | 0                | 7                | 6                | 5                | 4   | 3   | 2   | 1   | 0   |
| Access       | r | r | r | r | r | r/w | r <sup>(1)</sup> | r/w | r/w | r/w | r/w | r/w |

Product Folder Links: TPS40400

(1) Bits are sign extension only and are not otherwise programmable.



# Table 58. MFR\_SPECIFIC\_05 (D5h) Commands (continued)

| COMMAND       |   |   |        |    |   |   |   | MFF | _SPECI | FIC_05 |        |    |   |   |   |   |
|---------------|---|---|--------|----|---|---|---|-----|--------|--------|--------|----|---|---|---|---|
| Function      |   | Е | xponer | nt |   |   |   |     |        |        | Mantis | sa |   |   |   |   |
| Default Value | 1 | 1 | 0      | 0  | 0 | 0 | 0 | 0   | 0      | 0      | 0      | 0  | 0 | 0 | 0 | 0 |

Default value: 0

READ\_VOUT\_CAL\_GAIN = Mantissa  $\times 2^{\text{Exponent}}$ 

- Exponent is fixed at -8
- LSB value is 0.4%
- Range -0.125 to 0.121

(33)

# 7.6.50 MFR\_SPECIFIC\_06 (D6h)

This command applies an offset to the READ\_VIN command results to calibrate out offset errors in the on board measurement system. The contents of this register can be stored to non-volatile memory using the STORE DEFAULT ALL or STORE DEFAULT CODE commands.

# Table 59. MFR\_SPECIFIC\_06 (D6h) Commands

| COMMAND       |                  |                  |                                                                                       |                  |                  |     |                  | MFF              | SPECI            | FIC_06           |        |     |     |     |     |     |
|---------------|------------------|------------------|---------------------------------------------------------------------------------------|------------------|------------------|-----|------------------|------------------|------------------|------------------|--------|-----|-----|-----|-----|-----|
| Format        |                  |                  |                                                                                       |                  |                  |     | Lin              | ear, tw          | o's comp         | liment b         | inary  |     |     |     |     |     |
| Bit Position  | 7                | 6                | 6     5     4     3     2     1     0     7     6     5     4     3     2     1     0 |                  |                  |     |                  |                  |                  |                  |        |     |     |     |     |     |
| Access        | r <sup>(1)</sup> | r <sup>(1)</sup> | r <sup>(1)</sup>                                                                      | r <sup>(1)</sup> | r <sup>(1)</sup> | r/w | r <sup>(1)</sup> | r <sup>(1)</sup> | r <sup>(1)</sup> | r <sup>(1)</sup> | r/w    | r/w | r/w | r/w | r/w | r/w |
| Function      |                  | E                | xponer                                                                                | nt               |                  |     |                  |                  | •                |                  | Mantis | sa  |     |     | •   |     |
| Default Value | 1                | 1                | 0                                                                                     | 1                | 1                | 0   | 0                | 0                | 0                | 0                | 0      | 0   | 0   | 0   | 0   | 0   |

<sup>(1)</sup> Bits are sign extension only and are not otherwise programmable.

Default value: 0

 $READ\_VIN\_CAL\_OFFSET = Mantissa \times 2^{Exponent}$ 

- Exponent is fixed at -5
- LSB value is 32 mV
- Range -2 V to 1.968 V

(34)

# 7.6.51 MFR SPECIFIC 07 (D7h)

This command applies a gain correction to the READ\_VIN command results to calibrate out gain errors in the on board measurement system. The contents of this register can be stored to non-volatile memory using the STORE\_DEFAULT\_ALL or STORE\_DEFAULT\_CODE commands.

# Table 60. MFR SPECIFIC 07 (D7h) Commands

| COMMAND       |   |   |        |    |   |     |                  | MFF              | SPEC             | FIC_07           |                  |     |     |     |     |     |
|---------------|---|---|--------|----|---|-----|------------------|------------------|------------------|------------------|------------------|-----|-----|-----|-----|-----|
| Format        |   |   |        |    |   |     | Lin              | ear, tw          | o's comp         | oliment b        | inary            |     |     |     |     |     |
| Bit Position  | 7 | 6 | 5      | 4  | 3 | 2   | 1                | 0                | 7                | 6                | 5                | 4   | 3   | 2   | 1   | 0   |
| Access        | r | r | r      | r  | r | r/w | r <sup>(1)</sup> | r/w | r/w | r/w | r/w | r/w |
| Function      |   | Е | xponer | nt | • |     |                  | •                | •                | •                | Mantis           | sa  | •   | •   | •   |     |
| Default Value | 1 | 1 | 0      | 0  | 0 | 0   | 0                | 0                | 0                | 0                | 0                | 0   | 0   | 0   | 0   | 0   |

Product Folder Links: TPS40400

(1) Bits are sign extension only and are not otherwise programmable.

Default value: 0

 $READ\_VIN\_CAL\_GAIN = Mantissa \times 2^{Exponent}$ 

- Exponent is fixed at -8
- LSB value is 0.4%

Range -0.125V to 10.121

(35)



# 7.6.52 MFR\_SPECIFIC\_44 (FCh)

This command returns a two byte unsigned binary 12-bit device identifier code and 4-bit revision code in the following format.

Table 61. MFR\_SPECIFIC\_44 (FCh) Commands

| COMMAND       |   |   |                               |   |   |      |           | MFF      | R_SPECI  | FIC_44   |       |   |   |         |        |   |
|---------------|---|---|-------------------------------|---|---|------|-----------|----------|----------|----------|-------|---|---|---------|--------|---|
| Format        |   |   |                               |   |   |      | Lin       | ear, two | o's comp | lement b | inary |   |   |         |        |   |
| Bit Position  | 7 | 6 | 5 5 4 3 2 1 0 7 6 5 4 3 2 1 0 |   |   |      |           |          |          |          |       |   |   |         |        |   |
| Access        | r | r | r                             | r | r | r    | r         | r        | r        | r        | r     | r | r | r       | r      | r |
| Function      |   | • | •                             |   | • | lden | tifier Co | ode      |          |          |       |   |   | Revisio | n Code |   |
| Default Value | 0 | 0 | 0                             | 0 | 0 | 0    | 0         | 0        | 0        | 0        | 0     | 1 | 0 | 1       | 0      | 1 |

This command is oriented toward providing similar information to the DEVICE\_ID command but for devices that do not support block read and write functions.

# 7.6.52.1 Identifier Code

Fixed at 1(dec)

# 7.6.52.2 Revision Code

Starts at 0 and increments as revisions progress.



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The TPS40400 device is a step-down DC-DC controller with integrated MOSFET drivers. Input voltage, output voltage and output current telemetry, parametric configuration, and protection features are programmable via the PMBus interface. The device is typically paired with two power MOSFETs and an L-C filter output stage to convert a higher DC voltage to a lower DC voltage. The available output current of a converter using the TPS40400 controller is limited by the choice of power stage components, and over-current protection levels. The maximum allowable over-current protection threshold is 35 A. Use the following design procedure to select component values for a TPS40400 converter. A Loop Compensation Calculator tool is available at www.ti.com to calculate the control loop compensation components, required for stability. The TPS40400 is also supported by Texas Instruments Fusion Digital Power Designer, a graphical software tool set designed to simplify programming, monitoring and configuration of the TPS40400 device via the PMBus interface.

Copyright © 2011–2016, Texas Instruments Incorporated Product Folder Links: *TPS40400* 



# 8.2 Typical Applications

# 8.2.1 TPS40400 12-V Input, 1.2-V Output, 20-A (maximum) Output Current Converter



Figure 21. Typical Application Schematic, TPS40400



# 8.2.1.1 Design Requirements

The following example shows the design process and component selection for a synchronous buck converter using the TPS40400. The design goal parameters are listed in Table 62.

**Table 62. Design Parameters** 

|                        | PARAMETER                           | TEST CONDITIONS                                           | MIN  | NOM | MAX      | UNIT              |
|------------------------|-------------------------------------|-----------------------------------------------------------|------|-----|----------|-------------------|
| INPUT CHAP             | RACTERISTICS                        | ·                                                         |      |     | <u>'</u> |                   |
| V <sub>IN</sub>        | Input voltage                       |                                                           | 8    | 12  | 14       | ٧                 |
| I <sub>IN</sub>        | Input current                       | V <sub>IN</sub> = 8 V, I <sub>OUT</sub> = 20 A            |      | 3.6 |          | Α                 |
|                        | No load input current               | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 0 A            |      | 60  |          | mA                |
| V <sub>IN(start)</sub> | V <sub>IN</sub> start voltage       |                                                           |      | 7   |          | ٧                 |
| V <sub>IN(stop)</sub>  | V <sub>IN</sub> stop voltage        |                                                           |      | 5   |          | ٧                 |
|                        | ARACTERISTICS                       |                                                           |      |     |          |                   |
| V <sub>OUT</sub>       | Output voltage                      | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 20 A           | 1.08 | 1.2 | 1.32     | ٧                 |
|                        | Line regulation                     | $8 \le V_{IN} \le 14 \text{ V}, I_{OUT} = 20 \text{ A}$   |      |     | 0.5%     |                   |
|                        | Load regulation                     | V <sub>IN</sub> = 12 V, 0 A ≤ I <sub>OUT</sub> ≤ 20 A     |      |     | 0.5%     |                   |
| Vout_ripple            | Output ripple voltage               | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 20 A           |      |     | 50       | mV <sub>P-P</sub> |
| lout                   | Output current                      | 8 ≤ V <sub>IN</sub> ≤ 14                                  | 0    |     | 20       | Α                 |
| I <sub>OCP</sub>       | Output over current inception point | V <sub>IN</sub> = 12 V                                    | 21   | 25  | 29       | Α                 |
| SS                     | Soft-start time                     | (default)                                                 |      | 2.8 |          | ms                |
|                        | Transient response                  |                                                           |      |     |          |                   |
| ΔΙ                     | Load step                           | 10 A ≤ I <sub>OUT</sub> ≤ 20 A                            |      | 10  |          | Α                 |
|                        | Load slew rate                      |                                                           |      | 1   |          | A/μS              |
|                        | Overshoot                           |                                                           |      | 120 |          | mV                |
|                        | Settling time                       |                                                           |      | 20  |          | μS                |
| SYSTEM CH              | ARACTERISTICS                       |                                                           |      |     |          |                   |
| f <sub>SW</sub>        | Switching frequency                 |                                                           |      | 300 |          | kHz               |
| ηρΚ                    | Peak efficiency                     | V <sub>IN</sub> = 12 V, 0 A ≤ I <sub>OUT</sub> ≤ 20 A     |      | 90% |          |                   |
| η                      | Full load efficiency                | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 20 A           |      | 85% |          |                   |
| T <sub>OPER</sub>      | Operating temperature range         | 8 ≤ V <sub>IN</sub> ≤ 14 V, 0 A ≤ I <sub>OUT</sub> ≤ 20 A | -40  |     | 60       | °C                |

Product Folder Links: TPS40400

Copyright © 2011–2016, Texas Instruments Incorporated



# 8.2.1.1.1 Design Example List of Materials

Table 63 lists of materials for the 12-V Input, 1.2-V Output, 20-A (maximum) Output Current Converter design.

**Table 63. List of Materials** 

| REFERENCE<br>DESIGNATOR | QTY | VALUE       | DESCRIPTION                                          | SIZE                    | PART NUMBER          | MFR                    |
|-------------------------|-----|-------------|------------------------------------------------------|-------------------------|----------------------|------------------------|
| C1, C2, C9, C17         | 4   | 100 nF      | Ceramic, 25 V, X7R, 10%                              | 0603                    | Std                  | Std                    |
| C11                     | 1   | 680 μF      | Tantalum, 6.3 V, 10%                                 | 7343 (D)                | TPSE687K006R004<br>5 | AVX                    |
| C13, C14                | 2   | 47 μF       | Ceramic, 6.3 V, X7R, 10%                             | 1210                    | Std                  | Std                    |
| C15, C18                | 2   | 1 μF        | Ceramic, 16 V, X7R, 10%                              | 0805                    | Std                  | Std                    |
| C16                     | 1   | 1.0 nF      | Ceramic, 25 V, X7R, 10%                              | 0603                    | Std                  | Std                    |
| C20                     | 1   | 10 nF       | Ceramic, 50 V, X7R, 10%                              | 0603                    | Std                  | Std                    |
| C21                     | 1   | 1.0 μF      | Ceramic, 25 V, X7R, 10%                              | 1206                    | Std                  | Std                    |
| C3, C4                  | 2   | 22 μF       | Ceramic, 25 V, X7R, 10%                              | 1210                    | Std                  | Std                    |
| C5                      | 1   | 330 μF      | Aluminum, 25 V, 150 mΩ, FC series                    | 10 mm x 12 mm           | EEVFC1E331P          | Panasonic              |
| C6                      | 1   | 680 pF      | Ceramic, 50 V, X7R, 10%                              | 0603                    | Std                  | Std                    |
| C7                      | 1   | 2.2 nF      | Ceramic, 50 V, X7R, 10%                              | 0603                    | Std                  | Std                    |
| C8                      | 1   | 820 pF      | Ceramic, 50 V, X7R, 10%                              | 0603                    | Std                  | Std                    |
| D1, D2                  | 2   | RED         | LED, Red, 20-mA, 6-mcd                               | 0603                    | LTST-C190CKT         | Lite On                |
| J1, J2                  | 2   | D120/2DS    | Terminal block, 2-pin, 15-A, 5.1mm                   | 0.40 inch x 0.35 inch   | ED120/2DS            | On Shore<br>Technology |
| J3, J4                  | 2   | L35         | Type L - copper single conductor, one-<br>hole mount | 0.813 inch x 0.375 inch | L35                  | Thomas and Betts       |
| J6                      | 1   | 86479-3     | Male right angle 2 x 5-pin, 100mil spacing           | 0.607 inch x 0.484 inch | 86479-3              | AMP                    |
| JP1, JP2                | 2   | PEC02SAAN   | Header, 2-pin, 100 mil Spacing                       | 0.100 inch x 2          | PEC02SAAN            | Sullins                |
| L1                      | 1   | 0.75 μΗ     | Inductor, SMT, 0.75 μH, 1.2 mΩ, 31A                  | 0.512 x 0.571 inch      | PG0077.801           | Pulse                  |
| Q1                      | 1   | CSD16404Q5A | MOSFET, N-channel, 25 V, 20 A, 4.1 m $\Omega$        | QFN5X6mm                | CSD16404Q5A          | TI                     |
| Q2, Q3                  | 2   | CSD16325Q5  | MOSFET, N-channel, 25 V, 33 A, 1.7 m $\Omega$        | QFN-8 POWER             | CSD16325Q5           | TI                     |
| R1, R2                  | 2   | 1 kΩ        | Resistor, 1/16-W, 5%                                 | 0603                    | Std                  | Std                    |
| R10, R17, R19           | 3   | 10 kΩ       | Resistor, 1/16W, 1%                                  | 0603                    | Std                  | Std                    |
| R12                     | 1   | 2.74 kΩ     | Resistor, 1/8W, 1%                                   | 1206                    | Std                  | Std                    |
| R13                     | 1   | 100 kΩ      | Resistor, 1/16W, 1%                                  | 0603                    | Std                  | Std                    |
| R14                     | 1   | 200 Ω       | Resistor, 1/16W, 1%                                  | 0603                    | Std                  | Std                    |
| R15                     | 1   | 0 Ω         | Resistor, 1/16W, 1%                                  | 0603                    | Std                  | Std                    |
| R16                     | 1   | 6.19 kΩ     | Resistor, 1/16W, 1%                                  | 0603                    | Std                  | Std                    |
| R3, R9                  | 2   | 10 Ω        | Resistor, 1/16W, 1%                                  | 0603                    | Std                  | Std                    |
| R4                      | 1   | 36.5 kΩ     | Resistor, 1/16W, 1%                                  | 0603                    | Std                  | Std                    |
| R5                      | 1   | 54.9 kΩ     | Resistor, 1/16W, 1%                                  | 0603                    | Std                  | Std                    |
| R6                      | 1   | 4.99 kΩ     | Resistor, 1/16W, 1%                                  | 0603                    | Std                  | Std                    |
| R7, R11, R18            | 3   | 49.9 Ω      | Resistor, 1/16W, 1%                                  | 0603                    | Std                  | Std                    |
| R8                      | 1   | 2.74 kΩ     | Resistor, 1/16W, 1%                                  | 0603                    | Std                  | Std                    |
| U1                      | 1   | TPS40400RHL | 3.0 V to 20 V PMBus synchronous buck controller      | QFN-24                  | TPS40400RHL          | ТІ                     |

# 8.2.1.2 Detailed Design Procedure

The following design example is for an output of 1.2 V at 20-A maximum, with an input range of 8 V to 14 V.

# 8.2.1.2.1 Selecting a Switching Frequency

This design example is calculated for a switching frequency of 300 kHz to improve efficiency. The switching frequency can be changed with the Fusion GUI, but some components may need to be revised at other switching frequencies.



#### 8.2.1.2.2 Output Inductor, L<sub>OUT</sub>

The output inductor value is determined by the peak-to-peak ripple at high line, and in this case a value of 30% of output current maximum is used.

$$L_{OUT} = \frac{V_{IN(max)} - V_{OUT}}{0.3 \times I_{OUT}} \times \frac{V_{OUT}}{V_{IN(max)}} \times \frac{1}{f_{SW}} = \frac{14 - 1.2}{0.3 \times 20} \times \frac{1}{300 \, \text{kHz}} = 610 \, \text{nH}$$
(36)

For this design a 750-nH inductor from Pulse (PG0077.801) was selected. The actual ripple current should now be recalculated using the actual inductance value.

$$I_{RIPPLE} = di = dt \times \frac{V_L}{L} = 3.05 \,\mu \times \frac{1.2}{0.75 \,\mu} = 4.88 \,A_{P-P} \tag{37}$$

With this ripple current, the inductor RMS and peak current values can be calculated.

The RMS value of a zero-average triangular wave is given by Equation 38.

$$I_{RMS} = \sqrt{\left(I_{DC}\right)^2 + \left(I_{AC}\right)^2} = \sqrt{\left(20\right)^2 + \left(\frac{4.88}{\sqrt{12}}\right)^2} = 20.05 \, A_{RMS}$$
(38)

At maximum load and maximum line, the peak inductor current is given by Equation 39.

$$I_{PEAK} = I_{DC} + \frac{I_{P-P}}{2} = 20 + \frac{4.88}{2} = 22.44 \,A_{PEAK} \tag{39}$$

The DCR of the selected inductor (from the data sheet) is 1.2 m $\Omega$ . Inductor conduction losses are described in Equation 40.

$$P = I^{2} \times R = (I_{RMS})^{2} \times DCR = (20.05)^{2} \times 1.2 \text{m}\Omega = 0.482 \text{W}$$
(40)

### 8.2.1.2.3 Output Capacitance, Cour

The selection of the output capacitor is typically affected by the output transient response requirement. Equation 41 and Equation 42 can be used to over-estimate the voltage deviation to account for delays in the loop bandwidth and can be used to determine the required output capacitance. The estimate of C<sub>OUT</sub> based on overshoot is shown in Equation 41.

$$V_{OVERSHOOT} < \frac{\Delta I_{OUT}}{C_{OUT}} \times \Delta t = \frac{\Delta I_{OUT}}{C_{OUT}} \times \frac{\Delta I_{OUT} \times L_O}{V_{OUT}} = \frac{\left(\Delta I_{OUT}\right)^2 \times L_O}{V_{OUT} \times C_{OUT}}$$

$$\tag{41}$$

The estimate of C<sub>OUT</sub> based on undershoot is shown in Equation 42

$$V_{\text{UNDERSHOOT}} < \frac{\Delta I_{\text{OUT}}}{C_{\text{OUT}}} \times \Delta t = \frac{\Delta I_{\text{OUT}}}{C_{\text{OUT}}} \times \frac{\Delta I_{\text{OUT}} \times L_{\text{O}}}{\left(V_{\text{IN}} - V_{\text{OUT}}\right)} = \frac{\left(\Delta I_{\text{OUT}}\right)^2 \times L_{\text{O}}}{\left(V_{\text{IN}} - V_{\text{OUT}}\right) \times C_{\text{OUT}}}$$

$$(42)$$

When  $V_{IN(min)} > 2 \times V_{OUT}$ , use the overshoot equation  $(V_{Overshoot})$  to calculate minimum output capacitance. When  $V_{IN(min)} < 2 \times V_{OUT}$  use the undershoot equation  $(V_{Undershoot})$ . In this design example,  $V_{IN(min)}$  is much larger than 2 x  $V_{OUT}$  so Equation 43 is used to determine the required minimum output capacitance.

$$C_{OUT} = \frac{\left(\Delta I_{OUT}\right)^{2} \times L_{OUT}}{V_{OUT} \times V_{OVERSHOOT}} = \frac{\left(10\right)^{2} \times 750 \, \text{nH}}{1.2 \times 120 \, \text{mV}} = 520 \, \mu\text{F}$$
(43)

#### 8.2.1.2.4 The Resistive Component of Output Ripple

With a minimum capacitance, the maximum allowable ESR is determined by the maximum ripple voltage and is approximated by Equation 44.

$$ESR_{MAX} = \frac{V_{SPEC} - V_{RIPPLE(cap)}}{I_{RIPPLE}} = \frac{V_{SPEC} - \left(\frac{I_{RIPPLE}}{8 \times C_{OUT} \times f_{SW}}\right)}{I_{RIPPLE}} = \frac{50 \, \text{mV} - \left(\frac{4.88}{8 \times 521 \mu F \times 300 \, \text{kHz}}\right)}{4.88} = 9.45 \, \text{m} \Omega$$

$$(44)$$

Product Folder Links: TPS40400

Copyright © 2011-2016, Texas Instruments Incorporated



The factor of 8 in the equation above results from the calculation of capacitor voltage resulting from a triangular current. For this design, a 680- $\mu$ F, 45- $m\Omega$  ESR, 5-nH ESL tantalum and two, 47- $\mu$ F, 3- $m\Omega$  ESR, 0.9-nH ESL ceramic capacitors were selected for a total capacitance of 780  $\mu$ F.

# 8.2.1.2.5 Peak Current Rating of the Inductor

With the output capacitance known, it is possible to calculate the charge current during start-up and determine the minimum saturation current rating for the inductor. The start-up charging current is shown in Equation 45 and the resulting peak inductor current is shown in Equation 46.

$$I_{CHARGE} = \frac{V_{OUT} \times C_{OUT}}{t_{SS}} = \frac{1.2 \times \left(680 \,\mu + 2 \times 47 \mu\right)}{3.1 \,m} = 0.3 \,A \tag{45}$$

$$I_{L1(peak)} = I_{OUT(max)} + \left(\frac{I_{RIPPLE}}{2}\right) + I_{CHARGE} = 20 + \left(\frac{4.88}{2}\right) + 0.3 = 23.04 \text{ A}$$
(46)

#### 8.2.1.2.6 Input Capacitance, CIN

The input capacitor is selected to limit the input ripple voltage to 20% or less of  $V_{\rm IN}$ . The ripple voltage is due to the current flowing in the input capacitor's ESR as well as capacitance charging and discharging. To simplify the calculations, an infinitely large series input inductance is assumed. With an infinite inductor, the input capacitor current is calculated to be 5.6 Arms.

For reasons of availability, consider the capacitor EEVFC1E331P, which is an electrolytic, 330- $\mu$ F, 25-V capacitor with 150-m $\Omega$  of ESR and 100-nH ESL. This capacitor has an rms current rating of 670 mA. With the calculated rms value of the capacitor current of 5.6 Arms, this implies that needs to be additional capacitance with a much lower ESR across the input bus in order to divert most of the AC current to this low ESR capacitor.

Another readily available capacitor is selected. A 22- $\mu$ F, ceramic, 25-V, 10-m $\Omega$  ESR, 0.9-nH ESL device, two in parallel. With these capacitors in parallel, the ripple in the electrolytic is well within its rating with a value of 329 mA<sub>rms</sub>.

# 8.2.1.2.7 Switching MOSFETs, $Q_{HS}$ and $Q_{LS}$

The high-side and low-side MOSFETs,  $Q_{HS}$  and  $Q_{LS}$ , are selected based on several factors including:

- Vds, the drain to source voltage rating. This design requires a 25-V device
- Vgs, the gate to source voltage rating. For the TPS40400 device this voltage is 6.5 V
- Conduction losses, based on I<sup>2</sup>×R<sub>DS(on)</sub>
- · Gate charge, must be low enough to be driven by the PWM controller

These devices are selected:

### **Table 64. MOSFET Summary**

| LOCATION  | PART NUMBER | VOLTAGE RATING<br>(V) | $R_{DS(on)} \ (m\Omega)$ | GATE CHARGE<br>Q <sub>G</sub> (nC) | QTY |
|-----------|-------------|-----------------------|--------------------------|------------------------------------|-----|
| High-side | CSD16404Q5A | 25                    | 4.1                      | 8                                  | 1   |
| Low-side  | CSD16325Q5  | 25                    | 1.7                      | 25                                 | 2   |

Because the selected MOSFETs are switch very quickly, the device is programmed to have the shorter dead-time of 25 ns.

# 8.2.1.2.8 Device Addressing, R<sub>ADDR0</sub> and R<sub>ADDR1</sub>

The PMBus address for the device must be read from the ADDR0 and ADDR1 pins. Each pin has an internal fixed current source and the resulting developed voltage is read and converted to the desired device address. The external resistors  $R_{ADDR0}$  and  $R_{ADDR1}$  from the address pins to ground set eight possible states for a total of 64 possible addresses. The address states are determined by voltages on the address pins per Table 65.



# Table 65. Address Configuration

| DIGIT | RESISTANCE (kΩ) |
|-------|-----------------|
| 0     | 10              |
| 1     | 15.4            |
| 2     | 23.7            |
| 3     | 36.5            |
| 4     | 54.9            |
| 5     | 84.5            |
| 6     | 130             |
| 7     | 200             |

For this design, the address of 34 octal, or 28 decimal is selected arbitrarily. In order to achieve this address, the ADDR0 resistor R5 would be 54.9 k $\Omega$  and the ADDR1 resistor R4 would be 36.5 k $\Omega$ .

#### 8.2.1.2.9 Current Sense Flter, R16 and C17

Current sensing for the TPS40400 device is typically done by sensing the voltage drop across the output inductor's (L1) DC resistance. In order to do this, the large AC switching voltage forced across L1 must be filtered out so that the measured voltage is only the DC drop. This is done by placing an R-C filter directly across the output choke (high-frequency filter) L1. The R-C combination is chosen such that it provides enough filtering for the application and the time constant is chosen to match that of the output inductor and its ESR, which is shown in Equation 47.

$$\tau = \frac{L1}{DCR} \tag{47}$$

Usually a capacitor value is chosen between 10 nF and 1  $\mu$ F for this location. A value of 100 nF is arbitrarily chosen, which yields Equation 48.

R16 = 
$$\frac{L1}{DCR} \times \frac{1}{C} = \frac{750 \text{ nH}}{1.2 \text{m}\Omega \times 100 \text{ nF}} = 6.25 \text{ k}\Omega$$
 (48)

Choose a standard value of 6.19 k $\Omega$ .

The capacitor C17 should be placed as close to the ISNS+ and ISNS- pins as possible to provide good bypass filtering. R16 should be placed close to the inductor to prevent traces with the switch node voltage from being propagated across the PCB and getting close to sensitive pins of the TPS40400 device.

#### 8.2.1.2.10 Voltage Decoupling Capacitors, C<sub>BP3</sub>, C<sub>BP6</sub>, and C<sub>VDD</sub>

Three pins on the TPS40400 device have DC bias voltages. It is necessary to add small decoupling capacitors to these pins. Table 66 shows the recommended minimum values.

**Table 66. Voltage Decoupling Capacitor Values** 

| DEVICE LOCATION                  | RECOMMENDED<br>MINIMUM VALUE | FUNCTION                                            | SELECTED VALUE                                                                                                                   |
|----------------------------------|------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| C <sub>BP3</sub> , (C18)         | 0.1-μF low ESR               | V <sub>CC</sub> for internal controls of the device | 1-μF ceramic                                                                                                                     |
| C <sub>BP6</sub> , (C15)         | 1-μF low ESR                 | V <sub>CC</sub> for gate drivers                    | 1-μF ceramic                                                                                                                     |
| C <sub>VDD</sub> , (C1) and (C2) | 0.1-μF low ESR               | V <sub>CC</sub> for input power to the device       | $2 \times 100$ nF, with additional series 10- $\!\Omega$ filter resistor R3 to filter out switching noise from the power MOSFETs |

#### 8.2.1.2.11 Bootstrap Capacitor, C9

Selection of the bootstrap capacitor is based on the total gate charge of the high-side MOSFET and the allowable ripple on the BOOT pin. A ripple of 0.2 V is chosen as maximum for this design. This yields a value described in Equation 49.



$$C_{BOOT} = C9 \ge \frac{Q_{GHS}}{V_{BOOT(ripple)}} \times \frac{8nC}{0.2V} = 40nF$$
(49)

Choose a standard value of 100 nF. Additionally, a series resistor R9 is added in order to reducing the turn-on speed of the high-side MOSFET, Q1.

#### 8.2.1.2.12 Snubber R12 and C16

For this design, the snubber function is designed based on an allowable snubber power dissipation. A target value of between 0.25% and 0.5% of the rated output power ( $P_{OUT}$ ) is used as the starting point for the calculation of the snubber values. Once the snubber values are determined and real hardware is obtained, the snubber values can be adjusted to achieve better results.

$$\frac{\text{Energy}}{\text{sec onds}} = \frac{\text{E}}{\text{cycle}} \times f_{\text{SW}} = 2(\text{events}) \times \frac{1}{2} \times \text{C} \times \text{V}^2 \times 300 \,\text{kHz}$$
(50)

$$C = \frac{60 \text{ mW}}{\text{V}^2 \times 300 \text{ kHz}} = \frac{60 \text{ mW}}{196 \times 300 \text{ kHz}} = 1.02 \text{nF}$$
(51)

Shortest Pulse Width

$$R = \frac{10}{5 \times C} = \frac{28.6n}{5 \times C} = \frac{28.6n}{5 \times 1n} = 5.72\Omega$$
 (52)

#### 8.2.1.2.13 Loop Compensaton Components

Using the Texas Instruments SwitcherPro<sup>™</sup> design tool and the resulting plant (system) bode plot, a crossover frequency of 20 kHz is selected with 45° of phase margin. The resulting compensation components are listed in Table 67.

 COMPONENT LOCATION
 VALUE

 R6
 4.99 kΩ

 R8
 2.74 kΩ

 C6
 680 pF

 C7
 2.2 nF

 C8
 820 pF

**Table 67. Component Summary** 

# 8.2.1.2.14 Output Voltage Set Point, R<sub>BIAS</sub>

The output voltage can be set by choosing and calculating R1 and  $R_{BIAS}$ . The  $V_{OUT}$  set point is shown in Equation 53.

$$R_{BIAS} = \frac{V_{REF} \times R1}{V_{OUT} - V_{REF}}$$
(53)

In this design R1 was chosen to be 10 k $\Omega$ . R<sub>BIAS</sub> is calculated to be 10 k $\Omega$ .

# 8.2.1.2.15 Remote Sensing

Remote sensing can be accomplished with the differential amplifier as shown in Figure 22. Resistors RS1 and RS2 (R7 and R18 in the schematic above) are used if the sense connections fail or get damaged. The values of RS1 and RS2 are bound by an upper value such that the voltage drop across them does not introduce appreciable voltage regulation error from the bias current, and a lower value such that the voltage drop in the load wires which appears across these resistors does not dissipate appreciable power. Values between 10  $\Omega$  to 50  $\Omega$  are usually chosen.





Figure 22. Remote Sense Function



# 8.2.1.3 Application Curves



# 8.2.2 TPS40400 12-V Input 5-V Output, 5-A (Maximum) Output Current Converter Design Example 2



Figure 27. Typical Application Schematic, TPS40400 Design Example 2

# 8.2.2.1 Design Requirements

Figure 27 shiws the design process and component selection for a synchronous buck converter using the TPS40400 device. The design goal parameters are listed in Table 68.

**Table 68. Electrical Parameters** 

|                          | 144                                 | o oo: Elooti loai i alalilotoio                      |      |     |      |            |
|--------------------------|-------------------------------------|------------------------------------------------------|------|-----|------|------------|
|                          | PARAMETER                           | TEST CONDITIONS                                      | MIN  | NOM | MAX  | UNIT       |
| INPUT CHA                | RACTERISTICS                        |                                                      |      |     |      |            |
| V <sub>IN</sub>          | Input voltage                       |                                                      | 8    | 12  | 14   | V          |
| ı                        | Input current                       | V <sub>IN</sub> = 8 V, I <sub>OUT</sub> = 5 A        |      | 3.5 |      | Α          |
| I <sub>IN</sub>          | No load input current               | $V_{IN} = 12 \text{ V}, I_{OUT} = 0 \text{ A}$       |      | 60  |      | mA         |
| V <sub>IN(start)</sub>   | V <sub>IN</sub> start voltage       |                                                      |      | 7   |      | V          |
| $V_{IN(stop)}$           | V <sub>IN</sub> stop voltage        |                                                      |      | 6   |      | V          |
|                          | IARACTERISTICS                      | •                                                    | ·    |     |      |            |
| V <sub>OUT</sub>         | Output voltage                      | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 5 A       | 4.75 | 5   | 5.25 | V          |
|                          | Line regulation                     | 8 ≤ V <sub>IN</sub> ≤,14 V, I <sub>OUT</sub> = 5 A   |      |     | 0.5% |            |
|                          | Load regulation                     | V <sub>IN</sub> = 12 V, 0 A ≤ I <sub>OUT</sub> ≤ 5 A |      |     | 0.5% |            |
| V <sub>OUT(ripple)</sub> | Output ripple voltage               | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 5 A       |      |     | 50   | $mV_{P-P}$ |
| lout                     | Output current                      | 8 ≤ V <sub>IN</sub> ≤ 14                             | 0    |     | 5    | Α          |
| I <sub>OCP</sub>         | Output over current inception point | V <sub>IN</sub> = 12 V                               | 6.7  | 8   | 9.3  | Α          |
| SS                       | Soft-start time                     | (default)                                            |      | 5   |      | ms         |
|                          | Transient response                  |                                                      |      |     |      |            |
| ΔΙ                       | Load step                           | 2 A ≤ I <sub>OUT</sub> ≤ 5 A                         |      | 3   |      | Α          |
|                          | Load slew rate                      |                                                      |      | 1   |      | A/μS       |
|                          | Overshoot                           |                                                      |      | 500 |      | mV         |
|                          | Settling time                       |                                                      |      | 50  |      | μS         |
|                          |                                     |                                                      |      |     |      |            |



# **Table 68. Electrical Parameters (continued)**

|                   | PARAMETER                   | TEST CONDITIONS                                                          | MIN | NOM | MAX | UNIT |
|-------------------|-----------------------------|--------------------------------------------------------------------------|-----|-----|-----|------|
| SYSTEM            | CHARACTERISTICS             |                                                                          |     |     |     |      |
| $f_{SW}$          | Switching frequency         |                                                                          |     | 300 |     | kHz  |
| $\eta_{PK}$       | Peak efficiency             | $V_{IN} = 12 \text{ V}, 0 \text{ A} \le I_{OUT} \le 5 \text{ A}$         |     | 90% |     |      |
| η                 | Full load efficiency        | $V_{IN} = 12 \text{ V}, I_{OUT} = 5 \text{ A}$                           |     | 85% |     |      |
| T <sub>OPER</sub> | Operating temperature range | $8 \le V_{IN} \le 14 \text{ V}, 0 \text{ A} \le I_{OUT} \le 5 \text{ A}$ | -40 |     | 60  | °C   |

# 8.2.2.1.1 List of Materials

Table 69 lists the materials for Design Example 2.

# **Table 69. List of Materials**

| REFERENCE<br>DESIGNATOR | QTY | VALUE      | DESCRIPTION                                            | SIZE       | PART NUMBER    | MFR               |
|-------------------------|-----|------------|--------------------------------------------------------|------------|----------------|-------------------|
| C1, C2, C9, C17         | 4   | 0.1 μF     | Ceramic, X7R, 25 V, 20%                                | 0603       | Standard       | Standard          |
| C3, C4                  | 2   | 22 μF      | Ceramic, X7R, 25 V, 10%                                | 1210       | Standard       | Standard          |
| C5                      | 1   | 330 μF     | Aluminum, 25 V, 20%                                    | 10x12mm    | EEVFC1E331P    | Panasonic         |
| C6                      | 1   | 2700 pF    | Ceramic, X7R, 10 V, 20%                                | 0603       | Standard       | Standard          |
| C7                      | 1   | 470 pF     | Ceramic, X7R, 10 V, 20%                                | 0603       | Standard       | Standard          |
| C8                      | 1   | 2700 pF    | Ceramic, X7R, 10 V, 20%                                | 0603       | Standard       | Standard          |
| C11                     | 1   | 680 μF     | Tantalum, 6.3 V, 20%                                   | 7343 (D)   | TPSE6870060045 | Standard          |
| C13, C14                | 2   | 47 μF      | Ceramic, X7R, 6.3 V, 20%                               | 1210       | GRM32ER60J476M | Standard          |
| C15, C18                | 2   | 1 μF       | Ceramic, X7R, 16 V, 20%                                | 0603       | Standard       | Standard          |
| C16                     | 1   | 1000 pF    | Ceramic, X7R, 25 V, 20%                                | 0603       | Standard       | Standard          |
| L1                      | 1   | 6.8 μΗ     | Inductor, 6.8 μH, 12 mΩ                                |            | PF0553.682NL   | Pulse             |
| Q1                      | 1   | CSD16325Q5 | Transistor, N-channel MOSFET, 25 V, 100 A, 10 $\Omega$ | QFN 5x6    | CSD16325Q5     | TI                |
| Q2                      | 1   | CSD16325Q5 | Transistor, N-channel, 25 V, 100 A, 10 Ω               | QFN 5x6    | CSD16325Q5     | TI                |
| R3                      | 1   | 10 Ω       | Resistor, 1/16W, 5%                                    | 0603       | Standard       | Standard          |
| R4                      | 1   | 39.2 kΩ    | Resistor, 1/16W, 1%                                    | 0603       | Standard       | Standard          |
| R5                      | 1   | 64.9 kΩ    | Resistor, 1/16W, 1%                                    | 0603       | Standard       | Standard          |
| R6                      | 1   | 10.7 kΩ    | Resistor, 1/16W, 1%                                    | 0603       | Standard       | Standard          |
| R7, R18                 | 2   | 49.9 Ω     | Resistor, 1/16W, 1%                                    | 0603       | Standard       | Standard          |
| R8                      | 1   | 1.62 kΩ    | Resistor, 1/16W, 1%                                    | 0603       | Standard       | Standard          |
| R10                     | 1   | 10 kΩ      | Resistor, 1/16W, 1%                                    | 0603       | Standard       | Standard          |
| R12                     | 1   | 2.7 Ω      | Resistor, 1/16W, 5%                                    | 0603       | Standard       | Standard          |
| R14                     | 1   | 0.0 Ω      | Resistor, 1/16W, 1%                                    | 0603       | Standard       | Standard          |
| R16                     | 1   | 5.71 kΩ    | Resistor, 1/16W, 1%                                    | 0603       | Standard       | Standard          |
| R17                     | 1   | 1.33 kΩ    | Resistor, 1/16W, 1%                                    | 0603       | Standard       | Standard          |
| U1                      | 1   | TPS40400   | 3.0V-20V PMBus synchronous buck controller             | 24-pin QFN | TPS40400RHL    | Texas Instruments |



# 8.2.2.2 Application Curves





# 8.3 Initialization Setup

### 8.3.1 Internal Configuration

Internal configuration of the TPS40400 device is handled via the PMBus (pins CLK and DATA) and the Fusion Digital Power Designer (GUI interface). An example of the configuration window that is used to make internal configuration changes to the TPS40400 device is shown below in Figure 32.



Figure 32. All Configuration Window

Figure 32 shows are the user changeable parameters of the TPS40400 device and these consist of the following sections.

- Calibration
- Configuration
- Limits
- On/Off Configuration

The status section is read only, and consists of data read from the TPS40400 device such as  $V_{OUT}$ ,  $I_{OUT}$ ,  $V_{IN}$ , and status words. A full description of each command and status word is available in the *Register Maps* section.

Configuration changes can be implemented by changing the value in the **Value/Edit** box of each parameter. Most boxes allow direct parameter changes such as voltage or current, but some boxes such as **IOUT\_OC\_FAULT\_RESPONSE** provide a pop-up configuration window as shown in Figure 33, and others provide a pull-down menu. Select the appropriate radio buttons to make the desired changes.

To implement the changes to the device, click on the [Write to Hardware] button. This stores the changes to the device in volatile memory, so these changes are lost when input power is cycled. To permanently make changes and commit those changes to non-volatile memory, click on the [Store RAM to Flash] button.



# **Initialization Setup (continued)**



Figure 33. IOUT OC FAULT RESPONSE Configuration Window

70 Submit D

Submit Documentation Feedback



# 9 Power Supply Recommendations

The TPS40400 device operates from an input voltage supply between 3 V and 20 V. Proper bypassing of input supplies and internal regulators is also critical for noise performance, as is PCB layout and grounding scheme. See the recommendations in the *Layout* section.

# 10 Layout

# 10.1 Layout Guidelines

- As with any switching regulator, there are several paths that conduct fast switching voltages or currents.
   Minimize the loop area formed by these paths and their bypass connections, and minimize the impedance of these paths. Separate input currents from output currents.
- High-frequency bypassing of the power stage VIN and GND areas is essential. Power stage bypass
  capacitors from VIN to GND should be as close as physically possible to the power MOSFET device pins,
  and should be on the same layer as the power MOSFET devices. Connecting bypass connections through
  vias dramatically increases the impedance of these connections, and can lead to excessive switching noise.
- Ensure that the TPS40400 device is not exposed to voltages or currents higher than its absolute maximum ratings due to switching noise. In many cases, this consideration requires the addition of an R-C snubber network, or provisions to slow the turn-on rate of the high-side MOSFET such as a high-side gate resistor or boot resistor.
- Minimize the SW copper area for best noise performance. Route sensitive traces away from SW and BOOT, as these nets contain fast switching voltages, and lend easily to capacitive coupling.
- Keep the gate drive loop impedance (HDRV-gate-source-SW and LDRV-gate-source-GND) as low as possible. Widen the HDRV and LDRV trace connections to 20 mils as soon as possible once they are away from the TPS40400 device pins.
- Ensure that the PowerPad<sup>™</sup> integrated circuit package of the TPS40400 device functions as the ground return for its signal components. Connect the GND pin to the power stage ground, as it functions as a return for the integrated MOSFET drivers. The power stage ground and signal ground returns should only have one single point of connection, at the thermal pad of the TPS40400 device.
- Signal components should be placed close to the TPS40400 device, and terminated to SGND. Signal
  components include: feedback resistors, frequency compensation components, bypass connections for BP3,
  BP6, and VDD, and PMBus address selection resistors.
- For proper thermal performance, the TPS40400 PowerPad integrated circuit package must be thermally grounded to internal copper layers through multiple thermal vias, and must have adequate solder coverage after assembly.
- Locate signal components and their connections and terminations to the TPS40400 device far away from the
  fast switching power nets of the TPS40400 device. Switching noise that is coupled onto signal paths, either
  directly or through ground returns, can degrade regulator performance. Alternatively, use a small low-pass RC filter between VIN and VDD to reduce the amount of switching noise coupled into the TPS40400 device
  VDD pin from the power stage VIN pin.
- The TPS40400 device require good local bypassing on several pins. Locate bypass capacitors for BP3, BP6
  and VDD as close as physically possible to the TPS40400 device, Locate bypass capacitors on the same
  layer to minimize the impedance of these bypass connections and return paths.
- Route the output voltage remote sense lines from the output capacitor bank at the load, back to the VSNS+ and VSNS- pins of the TPS40400 device, as a tightly coupled differential pair. Avoid routing these lines near fast switching nets such as SW, BOOT, or VIN, as these can potentially couple differential-mode noise into the regulation path. As an alternative, locally connect a small coupling capacitor (no greater than 1 nF) to the TPS40400 device to improve noise immunity. Reference the feedback and compensation components to the differential amplifier output, DIFFO. Keep the feedback and compensation components local to the TPS40400 device, away from switching power stage nets.
- Route the output current sense lines from either side of the inductor, back to the TPS40400 device as a
  tightly coupled differential pair. When using DCR current sensing, with an R-C averaging filter from SW to
  VOUT, place the sense resistor close to the inductor with a kelvin connection from SW and VOUT under the
  inductor, and place the capacitor as close as possible to the ISNS+ and ISNS- pins of the TPS40400 device.



# 10.2 Layout Examples



Figure 34. Example Discrete MOSFET Power Stage Layout



Figure 35. Example Integrated Power Stage Layout

Submit Documentation Feedback



# **Layout Examples (continued)**



Figure 36. Example Controller Layout

# 10.3 Thermal Considerations

Power dissipation ratings determine the thermal limitations of any power supply design. In general, power dissipation in the power MOSFETs and output inductor will limit the safe operating area of the design. Consult the manufacturer data sheets for these components to ensure that power dissipation ratings are met with sufficient margin. Additionally, Table 70 shows the power dissipation ratings of the TPS40400 controller device itself.

Table 70. TPS40400 Power Dissipation Ratings

| THERMAL IMPEDANCE<br>JUNCTION-TO-AMBIENT<br>(°C/W) | AIRFLOW            | T <sub>A</sub> = 25°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|----------------------------------------------------|--------------------|---------------------------------------|---------------------------------------|
| 31.1                                               | Natural Convection | 3.21 W                                | 1.29 W                                |
| 25.2                                               | 200 LFM            | 3.96 W                                | 1.58 W                                |
| 23                                                 | 400 LFM            | 4.36 W                                | 1.74 W                                |



# 11 Device and Documentation Support

# 11.1 Device Support

### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

# 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

SwitcherPro, PowerPad, E2E are trademarks of Texas Instruments. PMBus is a trademark of SMIF, Inc..

All other trademarks are the property of their respective owners.

# 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 11.5 Glossary

SLYZ022 — TI Glossarv.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS40400RHLR     | ACTIVE | VQFN         | RHL                | 24   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 40400                   | Samples |
| TPS40400RHLT     | ACTIVE | VQFN         | RHL                | 24   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 40400                   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS40400RHLR | VQFN            | RHL                | 24 | 3000 | 330.0                    | 12.4                     | 3.8        | 5.8        | 1.2        | 8.0        | 12.0      | Q1               |
| TPS40400RHLT | VQFN            | RHL                | 24 | 250  | 180.0                    | 12.4                     | 3.8        | 5.8        | 1.2        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Jun-2022



# \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS40400RHLR | VQFN         | RHL             | 24   | 3000 | 356.0       | 356.0      | 35.0        |
| TPS40400RHLT | VQFN         | RHL             | 24   | 250  | 210.0       | 185.0      | 35.0        |

PLASTIC QUAD FLATPACK- NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated