

The Future of Analog IC Technology

# DESCRIPTION

The MP2126 is an internally compensated 2.5A synchronous step-down switcher plus a standalone 0.5A low dropout (LDO) linear regulator. It is ideal for powering portable equipment that runs from a single cell Lithium-Ion (Li+) Battery. The MP2126 can provide up to 2.5A to the switcher output, and 0.5A load current to the LDO output from a 2.5V to 6V input voltage. Both switcher and LDO output voltages can be regulated as low as 0.6V.

The 2.5A switcher features an integrated high-side switch and synchronous rectifier for high efficiency. The switcher operating frequency is internally set at 1.25MHz. With peak current mode control and internal compensation, the MP2126 can be stabilized with ceramic capacitors and small inductors. Fault condition protection includes cycle-by-cycle current limiting and thermal shutdown.

The standalone 0.5A LDO output is used to power noise sensitive circuitry. The LDO separate input supply pin (IN2) can be connected to the switcher output to reduce power dissipation and noise from the main switcher.

MP2126 is available in an 8-pin SOIC package with exposed pad.

# FEATURES

- 2.5A Switcher Output Current
- 0.5A LDO Output Current
- Internal Power MOSFET Switches
- Stable with Ceramic Capacitors
- Up to 90% Efficiency for Switcher
- Switcher Low Dropout Operation: 100%
  Duty Cycle
- 1µA Shutdown Current
- 1.25MHz Switching Frequency
- Thermal Shutdown
- Cycle-by-Cycle Over Current Protection
- Short Circuit Protection
- Internal Soft-start for Switcher
- Power On Reset Output
- 2.5V to 6V Input Range V<sub>IN1</sub> for Switcher
- 1V to V<sub>IN1</sub> Input Range V<sub>IN2</sub> for LDO
- Available in 8-pin SOIC with Exposed Pad

## **APPLICATIONS**

- DVD+/-RW Drives
- LCD TVs
- Industrial Instruments

"MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc.

# TYPICAL APPLICATION



www.MonolithicPower.com MPS Proprietary Information. Unauthorized Photocopy and Duplication Prohibited. © 2009 MPS. All Rights Reserved.



# **ORDERING INFORMATION**

| Part Number* | Package | Top Marking | Temperature    |
|--------------|---------|-------------|----------------|
| MP2126DN     | SOIC8E  | MP2126DN    | –40°C to +85°C |

\*For Tape & Reel, add suffix -Z (e.g. 2126DN-Z).

For RoHS compliant packaging, add suffix -LF (e.g. MP2126DN-LF-Z)



# PACKAGE REFERENCE

## ABSOLUTE MAXIMUM RATINGS (1)

| IN1, OUT1/2 to GND           | –0.3V to + 6.5V                 |
|------------------------------|---------------------------------|
| IN2 to GND                   | 0.3V to V <sub>IN1</sub> + 0.3V |
| SW1 to GND                   | 0.3V to $V_{IN1}$ + 0.3V        |
| (V <sub>SW1</sub> >-2.5\     |                                 |
| V <sub>SW1</sub> <+8.5\      |                                 |
| FB1/2, EN to GND             |                                 |
| Operating Temperature        |                                 |
| Continuous Power Dissipation | ( ,                             |
|                              | 2.5W                            |
| Junction Temperature         |                                 |
| Lead Temperature             |                                 |
| Storage Temperature          | –65°C to +150°C                 |

### Recommended Operating Conditions <sup>(3)</sup>

| Supply Voltage V <sub>IN1</sub> | 2.5V to 6V     |
|---------------------------------|----------------|
| Supply Voltage V <sub>IN2</sub> |                |
| Output Voltage V <sub>OUT</sub> |                |
| Operating Temperature           | –40°C to +85°C |

#### Thermal Resistance (4) θ.1Δ $\theta_{\rm IC}$

Notes:

- The maximum allowable power dissipation is a function of the 2) maximum junction temperature T<sub>J</sub>(MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub>(MAX)=(T<sub>J</sub>(MAX)- $T_A$ )/  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD5 1-7, 4-layer PCB..

<sup>1)</sup> Exceeding these ratings may damage the device.

# ELECTRICAL CHARACTERISTICS (5)

### $V_{IN1/2} = V_{EN} = 3.6V$ , $T_A = +25^{\circ}C$ , unless otherwise noted.

| Parameters                          | Condition                                                                                                | Min   | Тур   | Max              | Units |  |
|-------------------------------------|----------------------------------------------------------------------------------------------------------|-------|-------|------------------|-------|--|
| No Load Supply Current              | V <sub>IN1/2</sub> = 3.6V, V <sub>EN1</sub> =3.6V, V <sub>FB1</sub> = 0.65V,<br>V <sub>FB2</sub> = 0.65V |       | 350   | 500              | μA    |  |
| Shutdown Current                    | V <sub>EN</sub> = 0V, V <sub>IN1</sub> = 6V, V <sub>IN2</sub> = 6V                                       |       | 0.01  | 1                | μA    |  |
| EN Trip Threshold                   | $-40^{\circ}C \le T_A \le +85^{\circ}C$                                                                  | 0.3   |       | 1.5              | V     |  |
| EN Pull Down Resistor               |                                                                                                          |       | 600   |                  | kΩ    |  |
| Switching Regulator                 |                                                                                                          |       |       |                  |       |  |
| IN1 Under Voltage Lockout Threshold | Rising Edge, Hysteresis=0.3V                                                                             | 1.8   | 2.2   |                  | V     |  |
| Undervoltage Lockout Hysteresis     |                                                                                                          |       | 300   |                  | mV    |  |
| Populated EP1\/oltage               | T <sub>A</sub> = +25°C                                                                                   | 0.584 | 0.596 | 0.608            | V     |  |
| Regulated FB1Voltage                | –40°C ≤ T <sub>A</sub> ≤ +85°C                                                                           | 0.578 | 0.596 | 0.614            |       |  |
| FB1 Input Bias Current              | $V_{FB1} = 0.65V, -40^{\circ}C \le T_A \le +85^{\circ}C$                                                 | -50   |       | +50              | nA    |  |
| SW PFET On Resistance               | I <sub>SW</sub> = 100mA                                                                                  |       | 0.20  |                  | Ω     |  |
| SW NFET On Resistance               | I <sub>SW</sub> = -100mA                                                                                 |       | 0.15  |                  | Ω     |  |
| SW Leakage Current                  | V <sub>EN</sub> = 0V, V <sub>IN</sub> = 6V<br>V <sub>SW1</sub> = 0V or 6V                                | -5    |       | +5               | μA    |  |
| SW PFET Peak Current Limit          | Duty Cycle = 100%,<br>Current Pulse Width < 1ms                                                          | 2.5   | 3.3   | 4.5              | А     |  |
| Oscillator Frequency                |                                                                                                          | 1.00  | 1.25  | 1.50             | MHz   |  |
| Linear Regulator LDO                |                                                                                                          |       |       |                  |       |  |
| IN2 Input Range                     | $I_{LOAD2} = 10 \text{mA}, V_{OUT2} = V_{FB2}$                                                           | 1.1   |       | V <sub>IN1</sub> | V     |  |
| Regulated FB2 Voltage               | T <sub>A</sub> = +25°C                                                                                   | 0.588 | 0.600 | 0.612            | V     |  |
| Regulated FB2 Voltage               | –40°C ≤ T <sub>A</sub> ≤ +85°C                                                                           | 0.582 | 0.600 | 0.618            | v     |  |
| FB2 Input Bias Current              | V <sub>FB2</sub> = 0.6V                                                                                  | -50   |       | +50              | nA    |  |
| OUT2 Output Current                 | V <sub>OUT2</sub> = 1.2V                                                                                 | 500   |       |                  | mA    |  |
| OUT2 Short Protection               | $V_{OUT2} = 0V$                                                                                          | 625   | 725   |                  | mA    |  |
| Dropout Voltage (6)                 | I <sub>LOAD</sub> = 0.3A, V <sub>OUT2</sub> = 1.2V                                                       |       | 250   |                  | mV    |  |
| Thermal Shutdown                    |                                                                                                          |       |       |                  |       |  |
| Thermal Shutdown Trip Threshold     |                                                                                                          |       | 150   |                  | °C    |  |
| Thermal Shutdown Hysteresis         |                                                                                                          |       | 20    |                  | °C    |  |

Notes:

5) Production test at +25°C. Specifications over the temperature range are guaranteed by design and characterization.

6) Dropout voltage is defined as the input-to-output differential when the output voltage drops 3% below the normal output voltage.



# **PIN FUNCTIONS**

| Pin # | Name | Description                                                                                                                            |
|-------|------|----------------------------------------------------------------------------------------------------------------------------------------|
| 1     | FB1  | Feedback Input for the switcher output VOUT1.                                                                                          |
| 2     | IN1  | Main Input Supply Pin. Input supply for both the switcher and the low dropout (LDO) linear regulator.                                  |
| 3     | SW1  | Switcher switch node.                                                                                                                  |
| 4     | GND  | Ground.                                                                                                                                |
| 5     | IN2  | Input Supply for the auxiliary linear regulator LDO output power device.                                                               |
| 6     | OUT2 | Output of the 500mA LDO. The LDO is designed to be stable with an external minimum $4.7\mu$ F ceramic capacitor at 500mA load current. |
| 7     | EN   | Enable Input. Enable both the switcher and the linear regulator LDO.                                                                   |
| 8     | FB2  | Feedback Input for the linear regulator output VOUT2.                                                                                  |



# TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN} = 5V$ ,  $V_{OUT1} = 1.8V$ ,  $V_{OUT2} = 1.2V$ , L=1uH,  $T_A = +25^{\circ}C$ , unless otherwise noted





# **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)





www.MonolithicPower.com MPS Proprietary Information. Unauthorized Photocopy and Duplication Prohibited. © 2009 MPS. All Rights Reserved.



# **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)







**OPERATION** 



Figure 1—Functional Block Diagram

The MP2126 is a 1.25MHz fixed frequency current mode synchronous step-down switcher with a 0.5A low dropout (LDO) linear regulator.

The MP2126 uses an external resistor divider to set both the switcher and LDO output voltage from 0.6V to 6V.

### 2.5A Synchronous Step-Down Switcher

The switcher integrates both a main switch and a synchronous rectifier, which provides high efficiency and eliminates an external Schottky diode.

The duty cycle D of a step-down switcher is defined as:

$$D = T_{ON} \times f_{OSC} \times 100\% \approx \frac{V_{OUT}}{V_{IN}} \times 100\%$$

Where  $T_{\text{ON}}$  is the main switch on time and  $f_{\text{OSC}}$  is the oscillator frequency (1.25MHz).

### Current Mode PWM Control

Slope compensated current mode PWM control provides stable switching and cycle-by-cycle current limiting for superior load and line response in addition to protection of the internal main switch and synchronous rectifier. The MP2126 switches at a constant frequency (1.25MHz) and regulates the output voltage. During each cycle the PWM comparator modulates the power transferred to the load by changing the inductor peak current based on the feedback error voltage. During normal operation, the main switch is turned on for a certain time to ramp the inductor current at each rising edge of the internal oscillator, and switched off when the peak inductor current is above the error voltage. When the main switch is off, the synchronous rectifier will be turned on immediately and stay on until the next cycle starts.



### **Dropout Operation**

The MP2126 allows the main switch to remain on for more than one switching cycle and increases the duty cycle while the input voltage is dropping close to the output voltage. When the duty cycle reaches 100%, the main switch is held on continuously to deliver current to the output up to the PFET current limit. The output voltage then becomes the input voltage minus the voltage drop across the main switch and the inductor.

### Short Circuit Protection

When the output is shorted to ground, the oscillator frequency is reduced to prevent the inductor current from increasing beyond the PFET current limit. The PFET current limit is also reduced to lower the short circuit current. The frequency and current limit will return to the normal values once the short circuit condition is removed and the feedback voltage reaches 0.6V.

### Enable Control

MP2126 has a dedicated Enable control pin. By pulling it to high or low, the IC can be enabled and disabled by EN. Tie EN to VIN by proper voltage divider for automatic start up as Figure 2 shows. And make sure that:



#### **Maximum Load Current**

The MP2126 can operate down to 2.5V input voltage; however the maximum load current decreases at lower input due to a large IR drop on the main switch and synchronous rectifier. The slope compensation signal reduces the peak inductor current as a function of the duty cycle to prevent sub-harmonic oscillations at duty cycles greater than 50%. Conversely, the current limit increases as the duty cycle decreases.

### 0.5A Linear Regulator

The 500mA low dropout (LDO) linear regulator has separate input IN2 and output OUT2 pins for the internal power device. The control circuitry of the LDO takes power from the main input supply IN1. Both IN1 and IN2 input supplies must be presented for the LDO working properly. The LDO power device input IN2 can be connected to the switcher output (Figure1) or directly to the main supply IN1 (Figure2). If the IN2 tied to the IN1, it is optional to insert a RC filter between IN1 and IN2. The RC filter will reduce switching noise coupling from IN1 to IN2 and power dissipation inside the MP2126.



A 1µH to 10µH inductor with DC current rating

at least 25% higher than the maximum load

current is recommended for most applications.

For best efficiency, the inductor DC resistance

recommended inductors and manufacturers.

For most designs, the inductance value can be

 $L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{I} \times f_{OSC}}$ 

Where  $\Delta I_{L}$  is inductor ripple current. Choose

inductor ripple current approximately 30% of the

 $I_{L(MAX)} = I_{LOAD(MAX)} + \frac{\Delta I_{L}}{2}$ 

See Table 2 for

<100mΩ.

derived from the following equation:

The maximum inductor peak current is:

maximum load current, 2.5A.

Inductor Selection

should be

### **APPLICATION INFORMATION**

### Output Voltage Setting

The external resistor dividers set the output voltage of the switcher and LDO. Choose feedback resistors R2 and R4 value between  $1k\Omega$  and  $100k\Omega$  for good transient response.

R1 and R3 are then given by:

R1 = R2 × 
$$(\frac{V_{OUT1}}{0.6V} - 1)$$
  
R3 = R4 ×  $(\frac{V_{OUT2}}{0.6V} - 1)$ 

### Table 1—Resistor Selection vs. Output Voltage Setting

| $\mathbf{V}_{OUT}$ | R1     | R2      | R3     | R4     |
|--------------------|--------|---------|--------|--------|
| 1.2V               | 60.4kΩ | 60.4kΩ  | 60.4kΩ | 60.4kΩ |
| 1.5V               | 90.9kΩ | 60.4kΩ  | 90.9kΩ | 60.4kΩ |
| 1.8V               | 121kΩ  | 60.4kΩ  | 121kΩ  | 60.4kΩ |
| 2.5V               | 191kΩ  | 60.4kΩ) | 191kΩ  | 60.4kΩ |
| 3.3V               | 274KΩ  | 60.4kΩ  | 274ΚΩ  | 60.4kΩ |

It is optional to speed the switcher loop response by adding a small feedforward capacitor  $C_F$ parallel with R1. Choose  $R1xC_F$  time constant around 3usec.

| Manufacturer | Part Number            | Inductance (µH) | Max DCR<br>(mΩ) | Saturation<br>Current (A) |  |
|--------------|------------------------|-----------------|-----------------|---------------------------|--|
| Toko         | D62CB-<br>#A920CY-1R0M | 1.0             | 11              | 3.48                      |  |
| Wurth        | 744314110              | 1.1             | 13              | 3.2                       |  |

### Table 2—Suggested Surface Mount Inductors

#### Switcher Input Capacitor C<sub>IN1</sub> Selection

The input capacitor reduces the surge current drawn from the input and switching noise from the device. The input capacitor impedance at the switching frequency should be less than input source impedance to prevent high frequency switching current passing to the input. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. For most applications, a  $10\mu$ F~22 $\mu$ F capacitor is sufficient.

Switcher Output Capacitor C<sub>01</sub> Selection

The output capacitor keeps output voltage ripple small and ensures regulation loop stable. The output capacitor impedance should be low at the switching frequency. Ceramic capacitors with X5R or X7R dielectrics are recommended. For most applications, a  $22\mu$ F~47 $\mu$ F capacitor is sufficient.

The output ripple  $\Delta V_{OUT}$  is approximately:

$$\Delta V_{OUT1} \leq \frac{V_{OUT1} \times \left(V_{IN1} - V_{OUT1}\right)}{V_{IN1} \times f_{OSC} \times L} \times \left(ESR + \frac{1}{8 \times f_{OSC} \times C_{O1}}\right)$$



### **Thermal Dissipation**

Power dissipation should be considered when both channels of the MP2126 provide maximum 2.5A switcher output current and 0.5A LDO output current to the loads at high ambient temperature. If the junction temperature rises above 150°C, the MP2126 two channels will be shut down.

The junction-to-ambient thermal resistance of the 8-pin SOIC  $R_{\Theta JA}$  is 50°C/W. The maximum power dissipation is about 1.6W when the MP2126 is operating in a 70°C ambient temperature environment.



#### **PCB Layout**

The high current paths (GND, IN1/IN2 and SW) should be placed very close to the device with short, direct and wide traces. Input capacitors should be placed as close as possible to the respective VIN and GND pins. The external feedback resistors should be placed next to the FB pins. Keep the switching nodes SW short and away from the feedback network. An external diode (i.e. B130) can be added between SW and GND to reduce switching noise and to improve the load regulation. The reference layout and its schematic are shown below:





# **PACKAGE INFORMATION**



**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.