

# **3.0 V to 36 V Input, 2.0 A Integrated FET Single Synchronous Quiescent Operating Current Buck DC/DC Converter for Automotive**

## **BD9P233MUF-C**

#### **General Description**

BD9P233MUF-C is an ultra-low IQ Buck converter for 3.3 V output. The LLM (Light Load Mode) control ensures an ultra-low quiescent current and high efficiency at light load situation as well as at high load situations while maintaining a regulated output voltage.

#### **Features**

- Nano Pulse Control™
- AEC-Q100 Qualified <sup>(Note 1)</sup>
- Low Dropout: 100 % ON Duty Cycle
- Light Load Mode (LLM)
- Spread Spectrum Function
- Adjustable Frequency
- Synchronization by External Clock
- Thermal Shutdown Protection
- Input Under Voltage Lockout Protection
- Over Current Protection
- Output Over Voltage Protection
- Power Good Output
- *(Note 1)* Grade 1

#### **Applications**

- Automotive Battery Powered Supplies
- (Cluster Panel, Car infotainment)
- Industrial/Consumer Supplies

## **Typical Application Circuit**

## **Key Specifications**

- Input Voltage Range: 3.0 V to 36 V
	- (initial startup is 3.6 V or more)
	-
	- Output Voltage: 3.3 V<br>■ Switching Frequency: 200 kHz to 2.4 MHz
	- Switching Frequency: 200 kHz to 2.4 MHz<br>■ Output Current: 2 A (Max)
	-
	- Output Current: ·································· 2 A (Max)
	- Shutdown Circuit Current: 10 μA (Max) (25 °C)<br>■ Quiescent Operating Current: 26 μA (Typ) (25 °C) ■ Quiescent Operating Current:
	- Operating Temperature Range: 40 °C to +125 °C

## **Package W (Typ) x D (Typ) x H (Max)**

VQFN32FAV050: 5.0 mm x 5.0 mm x 1.0 mm





"Nano Pulse Control™" is a trademark of ROHM Co., Ltd.

〇Product structure : Silicon integrated circuit 〇This product has no designed protection against radioactive rays.

## **Pin Configuration**



## **Pin Description**



The N.C. pin 6, 26 and 30 should not be connected to any other lines for the safety against adjacent inter-pin shorts. The N.C. pin 16, 17, 19 and 25 can be connected to GND or opened.

## **Block Diagram**



## **Description of Blocks**

1. REG (for internal power supply)

The REG block generates the power supply for the internal circuits and low side driver. After the completion of the soft start function, this power supply is sourced through switches from the VOUT pin connected to V<sub>o</sub> voltage. Placing a 1 µF ceramic capacitor between the VREG3 pin and the GND pin is recommended for decouple. By connecting the VOUT pin to the V<sub>O</sub>, almost internal circuits are powered from the VOUT and the power consumption from VIN is reduced after the soft start function is completed.

2. VREF

The VREF block generates internal reference voltages for ERROR AMPLIFIER and circuits for protection.

3. UVLO

The UVLO function is for under voltage lockout protection.

The operation of this device is available when VIN rises 2.8 V (Typ) or more. When VIN falls 2.5 V (Typ) or below, the device is shut down. The threshold voltage has a hysteresis of 300 mV (Typ).

4. TSD

This is the thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's power dissipation rating. However, if the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit  $[T] \ge 175$  °C (Typ)] that will turn OFF output FET and VREG3 output. When the Ti falls below the TSD threshold, the circuits are automatically restored to normal operation. Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

5. SCP

The SCP comparator is for detection of short circuit. When the output voltage falls 70 % (Typ) or below after the completion of the soft start, this comparator outputs the detect signal.

6. OVP

The OVP comparator is for protection of over voltage. When the output voltage goes 110 % (Typ) or more, High Side FET and Low Side FET are turned off. When the output voltage falls 105 % (Typ) or below, the operation will recover.

## **Description of Blocks – continued**

#### 7. SOFTSTART

The SOFTSTART block slows down the rise of output voltage during startup. This function allows the prevention of output voltage overshoot and inrush current.

8. ERROR AMPLIFIER

The ERROR AMPLIFIER block is an error amplifier and its inputs are the reference voltage, the SS pin voltage and the feedback voltage of the VOUT pin. Phase compensation can be set by connecting a resistor and a capacitor to the COMP pin. See selection of the phase compensation circuit  $R_1$ ,  $C_1$ , and  $C_2$  on page 27.

9. MAIN LOGIC

The MAIN LOGIC block controls main operation of this device.

#### 10. PGOOD

When the VOUT pin voltage reaches to 95 % (Typ) of the regulated voltage, the Nch FET for power good indication turns off. When the output voltage falls below 90 % (Typ) for 25 μs (Typ) or more, the Nch FET turns on. This function is available after the completion of the soft start function. An external pull-up resistor is required for a logic supply at the PGOOD pin.

#### 11. FPWM

By setting the FPWM pin 2.5 V or more, the device switches to forced PWM mode. By setting the FPWM pin 0.8 V or less, the device switches to forced LLM. For the method of the mode change using this pin, refer to page 16.

#### 12. OSC

The OSC block generates clock signal for the switching operation and slope waveform for PWM control. The switching frequency is determined by the RRT connected to the RT pin. See Figure 32, Table 4 and Table 5 on page 26.

#### 13. SPREAD SPECTRUM

By setting the SPS pin 2.5 V or more, the device starts to spread spectrum function. See the Spread Spectrum on page 16.

#### 14. HS/LS DRIVER

The HS/LS Driver blocks drive Power FETs connected to the SW pin.

#### 15. ZERO

The ZERO block detects that the current of inductor reverses from the SW pin to the PGND pin when Low Side FET is turned on. The detected signal input to the internal logic and used for the diode emulation function in LLM.

#### 16. HS/LS OCP

The HS/LS OCP block detects whether the current passes through FETs reaches to the limited value. See the operation description on page 19.

#### 17. PWM

The PWM comparator adjusts duty for switching operation.

18. DROP

The DROP comparator generates the signal for LLM.

## 19. DISCHARGE

The DISCHARGE block is for discharging output capacitor through the SW pin when the TSD, UVLO or EN OFF.

20. VREGB

The VREGB block generates the power supply for the high-side driver. VREGB voltage is VIN voltage -4.8 V (Typ) when VIN voltage is 13 V. Place a 1 μF ceramic capacitor between the VIN pin and the VREGB pin.

## **Absolute Maximum Ratings (Ta = 25 °C)**



Caution 1: Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit<br>between pins and the internal circuitry. Therefore, it is important operated over the absolute maximum ratings.

**Caution 2:** Should by any chance the maximum junction temperature rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. In case of exceeding this absolute maximum rating, design a PCB with thermal resistance taken into consideration by increasing board size and copper area so as not to exceed the maximum junction temperature rating.

#### **Thermal Resistance** *(Note 1)*



*(Note 2)* The thermal characterization parameter to report the difference between junction temperature and the temperature at the top center of the outside

surface of the component package. *(Note 3)* Using a PCB board based on JESD51-3.



*(Note 5)* This thermal via connects with the copper pattern of all layers.

## **Recommended Operating Conditions**



*(Note 1)* Initial startup is 3.6 V or more.



*(Note 1)* Not production tested.

## **Electrical Characteristics – continued**





## **Typical Performance Curves**



Figure 1. Shutdown Current vs Input Voltage Figure 2. Quiescent Current vs Input Voltage



Figure 3. Under Voltage Lockout Threshold Voltage vs Ambient Temperature

Figure 4. Under Voltage Lockout Hysteresis Voltage vs Ambient Temperature







Figure 7. High/Low Side FET Current Protection vs Ambient Temperature

Figure 8. Error Amplifier Transconductance vs Ambient Temperature





Figure 12. SYNC High/Low Threshold Voltage vs Ambient Temperature



Figure 15. FPWM Sink Current vs FPWM Voltage Figure 16. SPS ON/OFF Threshold Voltage

vs Ambient Temperature



Figure 19. EN ON/OFF Threshold Voltage vs Ambient Temperature

Figure 20. EN Sink Current vs EN Voltage



vs Ambient Temperature

vs Ambient Temperature

## **Function Explanations**

1. Start Up/Shutdown Operation

Start up and shutdown are controlled by the voltage applied to the EN pin. The device starts up with an input voltage of 2.5 V or more and shuts down with a voltage of 0.8 V or less. If this function is unnecessary, the EN pin can directly connect to the VIN pin. However, the EN pin is recommended to pull-up to the VIN pin with the resistance for the safety against adjacent inter-pin shorts between the EN pin and the FPWM pin. The EN pin must not be left floating. This device prevents the output voltage overshoot and inrush current by soft start operation at start up. The switching frequency during start up rises in proportion to the SS pin voltage. A timing chart of typical startup and shutdown is shown in Figure 25.



 Typical timing characteristics tENDELAY1: 165 µs (Typ) tENDELAY2: 10 µs (Typ)

> The soft start function is completed when the time  $t_{PGDELAY}$  is passed after the time of  $t_{ENDELAY1}$ .  $t_{PGDELAY}$  is about 1.5 times of tss (Refer to setting of soft start time on page 28) and obtained by the following equation.

$$
t_{PGDELAY} = \frac{c_{SS}(nF) \times 1.2(V)}{I_{SS}(\mu A)}
$$
 [ms]

The power good output is available after the completion of this function.

2. LLM and Forced PWM mode

This device has two modes as shown in Table 1. These modes are controlled by the FPWM input. The FPWM pin should not be allowed to float.





2. LLM and Forced PWM mode – continued

In FPWM mode, the device is locked in PWM mode. PWM control is maintained by allowing the inductor current to flow from the output to the IC even in no load. The switching frequency is constant in this mode, but reduces efficiency in the light load.

In PWM, the device operates as the current mode synchronous converter that adjusts the pulse width at a fixed cycle and controls the output voltage depending on the load current. This provides excellent line and load regulation and low output voltage ripple.

In LLM, the high side FET is turned on intermittently to supply energy to the load. The cycle is determined by the load current and the efficiency is increased by the diode emulation. This operation reduces the input current supplied for the output voltage regulation and provides a high efficiency. However, the output ripple voltage increases and switching cycle is not constant in LLM. Therefore, in LLM it may not get good EMI performance in AM band by the load condition. To avoid this, use FPWM mode.

LLM is available in frequency setting of 2.2 MHz or more (refer to Table 4 and Table 5 on page 26) and load current of less than 50 mA. If load current is 50 mA or more, turn the FPWM pin to H then apply the load. To disable FPWM, turn the FPWM pin to L after the load drops less than 50 mA (refer to Figure 26).

During soft start operation, the device is locked in FPWM mode. LLM is available after the completion of the soft start function.

When switching frequency setting is lower than 2.2 MHz, connect the FPWM pin to the VREG3 or the VOUT pin and use only FPWM mode.

Low pulse width for the FPWM input t<sub>PWL</sub> should be more than following equation determined by the value of capacitance with output line Co.

 $t_{PWL} > C<sub>O</sub>(F) \times 2200$  [s]

C<sub>O</sub>: Total value of capacitance with output line



3. Spread Spectrum

This device has the function to spread spectrum on EMI performance. This function is enabled by the SPS input as shown in Table 2.  $T$ able 2



The RT voltage changes as a triangular wave with a period of 22 us. Therefore, the switching frequency ramps down 4 % and back to center frequency in 11 μs and also ramps up 4 % and back to center frequency in 11 μs. The cycle repeats.

A typical timing chart of input/output of this function is shown in Figure 27. SPS mode is available after the completion of the soft start function. The SPS pin can be connected to the VREG3 pin or the VOUT pin.





## **Function Explanations – continued**

4. Synchronizing Input

This device has synchronizing function by PLL (Phase Locked Loop) using a clock input from the SYNC pin.

In order to activate the synchronizing function, set to the FPWM mode and then input a synchronizing signal from the SYNC pin. In LLM, input to the SYNC pin is ignored. If five positive edges are inputted and 128 times of cycle time passed, the device starts the synchronize function by PLL mode.

If input to the SYNC pin is fixed to Low or High state for four times of cycle time, PLL mode is disabled.

The "cycle time" in this function indicates the period determined by the RRT connected to the RT pin.

The range of switching frequency of the external synchronization is limited within ±30 % of the switching frequency determined by the RRT.

i.e. When RRT is 300 kΩ (fosc = 290 kHz), the switching frequency range of the external synchronization is 203 kHz to 377 kHz.



Figure 28. PLL OFF to ON waveform Figure 29. PLL ON to OFF waveform Figure 29. PLL ON to OFF waveform (RRT setting : 290 kHz, SYNC : 377 kHz) (RRT setting : 290 kHz, SYNC : 377 kHz)

#### 5. Power Good

This device has the function to watch the state of the output voltage. The PGOOD output consists of an open drain Nch FET. This output pin is required that an external pull-up resistor placed between this pin and either VOUT or VREG3 for a logic supply. When the VOUT voltage reaches to 95 % (Typ) or more of the regulating output voltage, Nch FET is turned off and the PGOOD indicates High state. When the VOUT voltage falls below 90 % (Typ), Nch FET is turned on and the PGOOD indicates Low state. This function is available after the completion of the soft start function.

## **Function Explanations – continued**

6. Power supply from the output

This device has the function to supply power for the control circuits from the output through the VOUT pin. This function is available when PGOOD is detected after the completion of the soft start function. The current for the control of circuits is reduced by the ratio of  $V_0/V$ IN. It is helpful to improve the efficiency at light loads.

The difference of the current path at startup and the state after the soft start function is shown in Figure 30 and Figure 31.

At the startup, the power supply of VREG3 and PREREG comes from the VIN. After the completion of the soft start function and the detection of PGOOD, the almost power for control circuits is sourced through switches from the VOUT pin connected to V<sub>o</sub> voltage.

At the startup





At the state after the soft start function



Figure 31

#### **Protection**

1. Over Current Protection (OCP) and Short Circuit Protection (SCP)

The device has valley current limit with low side FET and peak current limit with high side FET to detect the inductor current against over current load and output short circuit.

The inductor current decreases when the low side FET is turned on. If the inductor current does not drop below 3.8 A (Typ) before the next turn-on, the turn-on operation is skipped by the low side FET current limit. Then, the low side FET keeps on until the inductor current drops below 3.8 A (Typ).

If this situation is detected in 9 times during 32 switching cycles, the device turns off both high and low side FETs for the time that corresponds to 7 times of tPGDELAY. It is called "HICCUP" action. After that, startup operation by soft-start function will be done. In addition, if the valley current limit is detected with the detection of SCP, the voltage of output drops under 70 %, the device also turns off both switches for the "HICCUP" time.

A timing chart about valley current limit and skip pulse is shown in Case1 and Case2.

When the peak inductor current reaches 5 A (Typ), the inductor current is limited by the high side FET. This limit is a cycle-by-cycle.

If this situation occurs 9 times during 32 clock cycles, the device turns off both switches as same as valley current limit for the "HICCUP" time. A timing chart about peak current limit is shown in Case3.

In addition, if the high side current limit is detected with the detection of SCP, the device also turns off both switches for the "HICCUP" time. A timing chart of typical short circuit transient is shown in Case4, and "HICCUP" time and recovery is shown in Case5.

Case1: Detecting valley current limit 9 times



Case2: Detecting valley current limit when SCP is detected



## **Protection – continued**

Case3: Detecting peak current limit 9 times



Case4: Detecting peak current limit when SCP is detected







## **Protection – continued**

2. Over Voltage Protection (OVP)

This device has the function to detect the over voltage of the VOUT.

This function compares internal node voltage divided VOUT voltage with the internal reference voltage. When the VOUT voltage goes 110 % (Typ) or more of the regulated output, High Side FET and Low Side FET turn off. When the VOUT voltage falls 105 % (Typ) or less, it returns to the normal operation.

3. Thermal Shutdown (TSD)

This device has the function to protect itself from excessive temperature.

Normal operation should always be within the IC's power dissipation rating. However, if the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit [Tj ≥ 175 °C (Typ)] that will turn OFF output FETs and VREG3 output. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation. Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

4. Under Voltage Lock-Out (UVLO)

This device has the function for an input under voltage lockout (UVLO). The operation of this device is available when the VIN voltage rises 2.8 V (Typ) or more. When the VIN voltage falls below 2.5 V (Typ), the device is shut down. The threshold voltage has a hysteresis of 300 mV (Typ).

## **Application Example**

The figure below is the application sample circuit.



## **Selection of Components Externally Connected**

1. Selection of the inductor  $L_1$  value

When the switching regulator supplies current continuously to the load, the LC filter is necessary for the smoothness of the output voltage. The Inductor ripple current ΔI<sub>L</sub> that flows to the inductor becomes small when an inductor with a large inductance value is selected. Consequently, the voltage of the output ripple also becomes small. It is the trade-off between the size and the cost of the inductor.

The recommended inductance value of the inductor is shown in the following table:



Maximum ΔIL and ΔV<sub>PP</sub> are shown in the following equation.

$$
\Delta I_L = \frac{(V_{VIN(Max)} - VOUT) \times VOUT}{V_{VIN(Max)} \times f_{OSC} \times L_1}
$$
 [A]  

$$
\Delta V_{PP} = \Delta I_L \times ESR + \frac{\Delta I_L}{8 \times C_0 \times f_{OSC}}
$$
 [V] .... (a)

Where:

 $V_{VIN(Max)}$  is the maximum input voltage

 $ESR$  is the equivalent series resistance of output capacitor

 $C<sub>o</sub>$  is the output capacitor

Generally, even if  $\Delta I_L$  is somewhat large, the  $\Delta V_{PP}$  target is satisfied because the ceramic capacitor has a very-low ESR. It also contributes to the miniaturization of the application board. Also, because of the lower rated current, smaller inductor is possible since the inductance is small. The disadvantages are increase in core losses in the inductor and the decrease in maximum output current. When other capacitors (electrolytic capacitor, tantalum capacitor, and electro conductive polymer etc.) are used for output capacitor  $C<sub>0</sub>$ , check the ESR from the manufacturer's data sheet and determine the ΔI<sub>L</sub> to fit within the acceptable range of ΔV<sub>PP</sub>. Especially in the case of electrolytic capacitor, because the decrease in capacitance at low temperatures is significantly large, this will make ΔVPP increase.

The maximum output electric current is limited to the overcurrent protection as shown in the following equation.

$$
I_{OUT(Max)} = I_{HSOCP(Min)} - \frac{\Delta I_L}{2} [A]
$$

Where:

 $I_{OUT(Max)}$  is the maximum output current  $I_{HSOCP(Min)}$  is the OCP operation current (Min)



2. Selection of output Capacitor Co

The output capacitor is selected based on the ESR that is required from the equation (a).

$$
Co > \frac{\Delta I_L}{8 \times f_{OSC} \times (\Delta V_{PP} - \Delta I_L \times ESR)} \quad [F]
$$

ΔVPP can be reduced by using a capacitor with a small ESR. The ceramic capacitor is the best option that meets this requirement. It is because not only does it has a small ESR but the ceramic capacitor also contributes to the size reduction of the application circuit. Please confirm the frequency characteristics of ESR from the datasheet of the manufacturer, and consider a low ESR value for the switching frequency being used. It is necessary to consider the ceramic capacitor because the DC biasing characteristic is important. For the voltage rating of the ceramic capacitor, twice or more than the maximum output voltage is usually required. By selecting a high voltage rating, it is possible to reduce the influence of DC bias characteristics. Moreover, in order to maintain good temperature characteristics, the one with the characteristics of X7R or better is recommended. Because the voltage rating of a large ceramic capacitor is low, the selection becomes difficult for an application with high output voltage. In that case, please connect multiple ceramic capacitors in series or select electrolytic capacitor. Consider having a voltage rating of 1.2 times or more of the output voltage when using electrolytic capacitor. Electrolytic capacitors have a high voltage rating, large capacitance, small amount of DC biasing characteristics, and are generally reasonable. Since the electrolytic capacitor is usually OPEN when it fails, it is effective to use for applications when reliability is required such as automotive. But there are disadvantages such as, ESR is relatively high, and decreases capacitance value at low temperatures. In this case, please take note that ΔV<sub>PP</sub> may increase at low temperature conditions. Moreover, consider the lifetime characteristic of this capacitor because it has a possibility to dry up. A tantalum capacitor and a conductive polymer hybrid capacitor have excellent temperature characteristics unlike the electrolytic capacitor. Moreover, since their ESR is smaller than an electrolytic capacitor, the ripple voltage is relatively-small over a wide temperature range. Since these capacitors have almost no DC bias characteristics, design will be easier. Regarding voltage rating, the tantalum capacitor is selected such that its capacitance is twice the value of the output voltage, and for the conductive polymer hybrid capacitor, it is selected such that the voltage rating is 1.2 times the value of the output voltage. The disadvantage of a tantalum capacitor is that it is SHORTED when it is destroyed, and its breakdown voltage is low. It is not generally selected in an application that reliability is a demand such as in automotive. An electro conductive polymer hybrid capacitor is OPEN when destroyed. Though it is effective for reliability, its disadvantage is that it is generally expensive. To improve the performance of ripple voltage in this condition, following is recommended:

1. Use low ESR capacitor like ceramic or conductive polymer hybrid capacitor.

2. Use a capacitor  $C<sub>0</sub>$  with a higher capacitance value.

These capacitors are rated in ripple current. The RMS values of the ripple current that can be obtained in the following equation must not exceed the ripple current rating.

$$
I_{CO(RMS)} = \frac{\Delta I_L}{\sqrt{12}} \quad [A]
$$

Where:

 $I_{CO(RMS)}$  is the value of the ripple electric current

In addition, for the total value of capacitance in the output line  $C<sub>0</sub>(Max)$ , choose a capacitance value less than the value obtained by the following equation:

$$
C_{O(Max)} < \frac{t_{SS(Min)} \times (I_{HSOCP(Min)} - I_{OSTART(Max)})}{V_O} \tag{F}
$$

Where:

 $I_{HSOCP(Min)}$  is the High side FET Current Protection (Min)  $t_{SS(Min)}$  is the Soft Start Time (Min)  $I_{OSTART (Max)}$  is the maximum output current during startup

Startup failure may happen if the limits from the above-mentioned are exceeded. Especially if the capacitance value is extremely large, over-current protection may be activated by the inrush current at startup preventing the output to turn on. Please confirm this on the actual application. For stable transient response, the loop is dependent to C<sub>O</sub>. Please select after confirming the setting of the phase compensation circuit.

Also, in case of large changing input voltage and load current, select the capacitance accordingly by verifying that the actual application setup meets the required specification.

Also at low load conditions the output buffer capacitor is determining the output voltage ripple but via a different mechanism. Generally, this leads to a somewhat larger voltage ripple as in higher load conditions.

3. Selection of capacitor C<sub>VIN</sub>/C<sub>PVIN2</sub>/C<sub>PVIN3</sub>/C<sub>BULK</sub> input

The input capacitor is usually required for two types of decoupling capacitors C<sub>IN</sub> and bulk capacitors C<sub>BULK</sub>. At least three ceramic capacitors need for the decoupling capacitors. Ceramic capacitors with values of 4.7 µF or more for CPVIN2 and 0.1 µF or more for CPVIN3 are recommended for the PVIN pin. Ceramic capacitor with value of 0.1 µF or more for C<sub>VIN</sub> is recommended for the VIN pin.

Ceramic capacitors are effective by being placed as close as possible to the PVIN pin and the VIN pin. Voltage rating is recommended to more than or equal to 1.2 times the maximum input voltage, or more than or equal to twice the normal input voltage. The CPVIN2 value including temperature change, DC bias change, and aging change must be larger than 2.5 µF. In addition, the IC might not function properly when the PCB layout or the position of the capacitor is not good. Check "Directions for Pattern Layout of PCB" on page 36.

The bulk capacitor is an option. The bulk capacitor prevents the decrease in the line voltage and serves a backup power supply to keep the input potential constant. The low ESR electrolytic capacitor with large capacity is suitable for the bulk capacitor. It is necessary to select the best capacitance value as per set of application. In that case, consider not to exceed the rated ripple current of the capacitor.

The RMS value of the input ripple current is obtained in the following equation.

$$
I_{CIN} = \sqrt{D\left\{\frac{\Delta I_L^2}{12} + I_{OUT}^2(1 - D)\right\}}
$$
 [Arms]

Where:  $I_{CIN}$  is the Arms value of the input ripple  $D$  is switching pulse ON Duty  $I_{OUT}$  is the output current

In addition, in the automotive and other applications requiring high reliability, it is recommended that the multiple electrolytic capacitors are connected in parallel to avoid a dry up. In order to reduce a risk of destruction because of short in a ceramic capacitor, we recommend using 2 serials +2 parallel structure.

Since the lineup also of what packed 2 series and 2 parallel structure in 1package, respectively is carried out by each capacitor supplier, please confirm to each supplier.

When impedance on the input side is high because of wiring from the power supply to the PVIN pin and the VIN pin is long, etc., high capacitance is needed. In actual conditions, it is necessary to verify that there is no problem like IC operation is turned off or overshoot the output when the PVIN pin or the VIN pin voltage changes at transient response.

4. Selection of the switching frequency setting resistance RRT

The internal switching frequency can be set by connecting a resistor between the RT pin and the GND pin. Range of the setting is 200 kHz to 2400 kHz, and the relation between resistance and the switching frequency is decided as shown in Figure 32. Do not use a setting beyond this range.



Figure 32. Switching Frequency vs Switching Frequency Setting Resistance

Table 4. Switching Frequency (SPS = L) Setting Resistance **Resistance** 



*(Note 1)* 2250 110*(Note 2)* 661 *(Note 2)* 2060 120*(Note 2)* 614 *(Note 2)* 1898 130*(Note 2)* 568 *(Note 2)* 1766 150*(Note 2)* 502 *(Note 2)* 1653 160*(Note 2)* 475 *(Note 2)* 1550 180*(Note 2)* 428 *(Note 2)* 1437 200*(Note 2)* 391

 $\begin{array}{c|c} \n\text{fosc} \text{ [kHz]} & \n\text{ RRT} \text{ [kΩ]} & \n\text{ (SPS = H)} & \n\end{array}$ 

 $\begin{array}{c|c} \mathsf{R}_{\mathsf{RT}} \text{ [kΩ]} & \begin{array}{|c} \mathsf{f}_{\mathsf{OSC}} \text{ [kHz]} \\ \text{ (SPS = H)} \end{array} \end{array}$ 





*(Note 1)* LLM (FPWM = L) and FPWM mode (FPWM = H) are available. *(Note 2)* Only FPWM (FPWM = H) is available. *(Note 2)* Only FPWM (FPWM = H) is available.

*(Note 2)* Only FPWM (FPWM = H) is available. *(Note 2)* Only FPWM (FPWM = H) is available.

5. Selection of the phase compensation circuit  $R_1$ ,  $C_1$ ,  $C_2$ 





The cross over frequency fc (frequency at 0 dB gain) should be set lower than the frequency fc\_MAX shown in Figure 34.



Figure 34. Maximum Cross Over Frequency vs Switching Frequency

(1) Selection of the phase compensation setting resistance  $R_1$  $R<sub>1</sub>$  is determined in the following equation.

$$
R_1 = f_C \times \frac{R_2 + R_3}{g_m \times R_2} \times 2\pi \times R_s \times Co \qquad [\Omega]
$$

Where:

- $f_c$  is the Crossover Frequency [kHz].
- $R_2 + R_3$  $R<sub>2</sub>$ is the Feedback Resistance 4.125 (Typ)
- $R_{\rm S}$ is the current sense Gain 230 [mΩ] (Typ)
- $g_m$  is the Error Amplifier Trans conductance 280 [µA/V] (Typ) x Buffer Voltage Gain 2.0 [V/V] (Typ)
- $c_o$  is the output capacitor [ $\mu$ F]

(2) Selection of the phase compensation setting capacitor  $C_1$ To select the compensation capacitor  $C_1$ , set the zero frequency created by  $R_1$  and  $C_1$ . This zero frequency is determined in the following equation.

$$
f_Z = \frac{1}{2\pi \times C_1 \times R_1}
$$
 [Hz]

Set  $f<sub>Z</sub>$  to the frequency between 0.05 times and 1.5 times of crossover frequency  $f<sub>C</sub>$ , as the following equation.

 $0.05 \times f_C$  <  $f_Z$  <  $1.5 \times f_C$  [Hz]

Therefore,  $C_1$  is determined in the following equation.

$$
\frac{1}{2\pi \times 1.5 \times f_C \times R_1} < C_1 < \frac{1}{2\pi \times 0.05 \times f_C \times R_1} \text{ [F]}
$$

(3) Selection of the phase compensation setting capacitor  $C_2$  $C_2$  and R<sub>1</sub> form the pole f<sub>P</sub>. Set the f<sub>P</sub> much higher than fc for decreasing gain at high frequency. C2 is determined in the following equation.

$$
C_2 = \frac{1}{2\pi \times R_1 \times f_p} \qquad [F]
$$

6. Setting of soft start time  $(t_{SS})$ 

The soft start function is necessary to prevent inrush of the inductor current and the output voltage overshoot at startup. This IC has an internal pull-up current source of Iss that charges the external soft start capacitor. The soft start time can be calculated by using the equation.

$$
t_{SS} = \frac{c_{SS}(nF) \times 0.8(V)}{I_{SS}(\mu A)}
$$
 [ms]

Where:

Css is the capacitor connected to the SS pin. Iss is soft start charge current.

Css can be set between 2200 pF and 68000 pF.



Figure 35. Soft start waveform  $(V_{VIN} = 13 V, C_{SS} = 0.01 \mu F, 2 ms/div)$ 

## **Application Example1**



Specification Example



No. Size Rarameters Part name (series) Type Manufacturer  $C_{F1}$   $\downarrow$   $\downarrow$  0 mm x L10 mm 220 µF, 50 V UCD1H221MNL1GS Electrolytic Electrolytic NICHICON C<sub>PVIN1</sub> | 3225 | Open | - - | - | - $C_{\text{PVIN2}}$  3225 4.7 µF, X7R, 50 V GCM32ER71H475KA Ceramic MURATA C<sub>PVIN3</sub> 2012 | 0.1 μF, X7R, 50 V CEU4J2X7R1H104K Ceramic TDK  $C_{VIN}$  2012 | 0.1 μF, X7R, 50 V | CEU4J2X7R1H104K | Ceramic | TDK C<sub>VREGB</sub> 1608 1.0 μF, X7R ,16 V GCM188R71C105KA Ceramic MURATA C<sub>VREG3</sub> 1608 1.0 μF, X7R ,16 V GCM188R71C105KA Ceramic MURATA  $R_1$  | 1005 | 10 kΩ, 1 %, 1/16 W | MCR01MZPF1002 | Chip resistor | ROHM  $C_1$  | 1005 0.01 μF, R, 50 V | GCM155R11H103KA | Ceramic | MURATA  $C_2$  | 1005 10 pF, CH, 50 V | GCM1552C1H100JA | Ceramic | MURATA Css | 1005 | 2200 pF, R, 50 V | GCM155R11H222KA | Ceramic | MURATA  $R_2$  | 1005 | 10 kΩ, 1 %, 1/16 W MCR01MZPF1002 | Chip resister | ROHM  $R_{\text{RT}}$  1005 24 kΩ, 1 %, 1/16 W MCR01MZPF2402 Chip resister ROHM L<sub>1</sub> | W6.0 x H4.5 x L6.3 mm<sup>3</sup> 2.2 µH <br>CLF6045NIT-2R2N-D | Inductor | TDK  $C_{01}$  3225 22 μF, R, 10 V GCM32ER11A226KE11 Ceramic MURATA  $C_{O2}$  | 3225 | 22 μF, R, 10 V | GCM32ER11A226KE11 | Ceramic | MURATA  $R$ vo  $\begin{vmatrix} \cdot & \cdot & \cdot & \cdot \end{vmatrix}$  . Short  $\begin{vmatrix} \cdot & \cdot & \cdot & \cdot \end{vmatrix}$  .  $\begin{vmatrix} \cdot & \cdot & \cdot & \cdot \end{vmatrix}$  .  $\begin{vmatrix} \cdot & \cdot & \cdot & \cdot \end{vmatrix}$  $C_{F2}$  3225 4.7 µF, X7R, 50 V GCM32ER71H475KA Ceramic MURATA  $L_{F1}$  W6.0 x H4.5 x L6.3 mm<sup>3</sup> 2.2 µH CLF6045NIT-2R2N-D lnductor TDK

Parts List

## **Characteristic Data (Application Example1)**



## **Characteristic Data (Application Example1) - continued**







Figure 41. Load Response 2  $(V_{VIN} = 13 V, Ta = 25 °C, FPWM = H,$  $I_{\text{OUT}} = 0.5 \text{ A}$  to 1.5 A, 100  $\mu\text{s}/\text{div}$ )



Figure 42. FPWM ON/OFF Response (V<sub>VIN</sub> = 13 V, Ta = 25 °C,  $I_{\text{OUT}}$  = 100  $\mu$ A, 10 ms/div)

## **Application Example2**





Specification Example

Reference Circuit

| No.                     | Size                               | Parameters                   | Part name (series) | <b>Type</b>               | Manufacturer    |
|-------------------------|------------------------------------|------------------------------|--------------------|---------------------------|-----------------|
| $C_{F1}$                | φ10 mm x L10 mm                    | 220 µF, 50 V                 | UCD1H221MNL1GS     | Electrolytic<br>capacitor | <b>NICHICON</b> |
| C <sub>PVIN1</sub>      | 3225                               | 4.7 µF, X7R, 50 V            | GCM32ER71H475KA    | Ceramic                   | <b>MURATA</b>   |
| $C_{PVIN2}$             | 3225                               | 4.7 µF, X7R, 50 V            | GCM32ER71H475KA    | Ceramic                   | <b>MURATA</b>   |
| C <sub>PVIN3</sub>      | 2012                               | 0.1 µF, X7R, 50 V            | CEU4J2X7R1H104K    | Ceramic                   | <b>TDK</b>      |
| CVIN                    | 2012                               | 0.1 µF, X7R, 50 V            | CEU4J2X7R1H104K    | Ceramic                   | <b>TDK</b>      |
| <b>C</b> VREGB          | 1608                               | 1.0 µF, X7R, 16 V            | GCM188R71C105KA    | Ceramic                   | <b>MURATA</b>   |
| C <sub>VREG3</sub>      | 1608                               | 1.0 µF, X7R, 16 V            | GCM188R71C105KA    | Ceramic                   | <b>MURATA</b>   |
| $R_1$                   | 1005                               | 4.7 k $\Omega$ , 1 %, 1/16 W | MCR01MZPF4701      | Chip resistor             | <b>ROHM</b>     |
| C <sub>1</sub>          | 1005                               | 0.01 µF, R, 50 $V$           | GCM155R11H103KA    | Ceramic                   | <b>MURATA</b>   |
| C <sub>2</sub>          | 1005                               | 100 pF, CH, 50 V             | GCM1552C1H101JA    | Ceramic                   | <b>MURATA</b>   |
| $\mathsf{C}\mathsf{ss}$ | 1005                               | 2200 pF, R, 50 V             | GCM155R11H222KA    | Ceramic                   | <b>MURATA</b>   |
| R <sub>2</sub>          | 1005                               | 10 kΩ, 1 %, 1/16 W           | MCR01MZPF1002      | Chip resister             | <b>ROHM</b>     |
| $R_{\rm RT}$            | 1005                               | 200 kΩ, 1 %, 1/16 W          | MCR01MZPF2003      | Chip resister             | <b>ROHM</b>     |
| $L_1$                   | W6.0 x H4.5 x L6.3 mm <sup>3</sup> | $6.8 \mu H$                  | CLF6045NIT-6R8N-D  | Inductor                  | <b>TDK</b>      |
| $C_{O1}$                | 3225                               | 22 µF, R, 10 V               | GCM32ER11A226KE11  | Ceramic                   | <b>MURATA</b>   |
| Co <sub>2</sub>         | 3225                               | 22 µF, R, 10 V               | GCM32ER11A226KE11  | Ceramic                   | <b>MURATA</b>   |
| R <sub>vo</sub>         |                                    | Short                        |                    |                           |                 |
| $C_{F2}$                | 3225                               | 4.7 µF, X7R, 50 V            | GCM32ER71H475KA    | Ceramic                   | <b>MURATA</b>   |
| $L_{F1}$                | W6.0 x H4.5 x L6.3 mm <sup>3</sup> | $10 \mu H$                   | CLF6045NIT-100M-D  | Inductor                  | <b>TDK</b>      |

Parts List

## **Characteristic Data (Application Example2)**



## **Characteristic Data (Application Example2) - continued**



Figure 47. Load Response 1 ( $V_{VIN}$  = 13 V, Ta = 25 °C, FPWM = H,  $I<sub>OUT</sub> = 10$  mA to 1.0 A, 1 ms/div)



Figure 48. Load Response 2 ( $V_{VIN}$  = 13 V, Ta = 25 °C, FPWM = H,  $I_{\text{OUT}} = 0.5 \text{ A}$  to 1.5 A, 100  $\mu$ s/div)

## **Automotive Power Supply Line Circuit**



Figure 49. Automotive Power Supply Line Circuit

As a reference, the automotive power supply line circuit example is given in Figure 49.

π-type filter is a third-order LC filter. In general, it is used in combination with decoupling capacitors for high frequency. Large attenuation characteristics can be obtained and thus excellent characteristic as a EMI filter. Devices used for π-type filters should be placed close to each other.

TVS (Transient Voltage Suppressors) is used for primary protection of the automotive power supply line. Since it is necessary to withstand high energy of load dump surge, a general zener diode is insufficient. Recommended device is shown in the following table.

In addition, a reverse polarity protection diode is needed considering if a power supply such as battery is accidentally connected in the opposite direction.



Parts of Automotive Power Supply Line Circuit

## **Recommended Parts Manufacturer List**

Shown below is the list of the recommended parts manufacturers for reference.



## **Directions for Pattern Layout of PCB**

The PCB layout greatly influences the stable operation of the IC. Depending on the PCB layout, IC might not show its original characteristics or might not function properly. Note the following points when creation the PCB layout. Moreover, Figure 51 on page 37 shows the recommended layout pattern and component placement. 4 layers PCB is recommended for this IC.



Figure 50. PCB pattern around IC

- 1. 4.7 μF (CPVIN2) and 0.1 μF (CPVIN3) decoupling capacitors should be placed closest to the PVIN pins (pin1, 2, 3) and the PGND pins (pin 22, 23, 24). As shown in the recommended layout example, both decoupling capacitors are placed closest to the PVIN pins, the shortest wiring distance to the PGND pins can be drawn by routing it to the back side of the IC via EXP-PAD (pin 31) and N.C. pin (pin 32). In addition, placing a capacitor CPVIN3 which is smaller than 4.7 μF (CPVIN2) close to the PVIN pin results in minimizing the high-frequency noise.
- 2. Make a slit between the PVIN pin and the VIN pin (pin 4). As the VIN pin is a power supply to the internal circuit, it needs a stable supply voltage. By making a slit, it minimizes the influence of the spike generated at the PVIN pins to the VIN pin directly. 0.1 μF decoupling capacitor of the VIN pin should be placed within the slit as shown in the recommended layout example and should be connected to the reference ground.
- 3. The IC, the input capacitor, the inductor and the output capacitor should be placed on the same side of the board and the connection of each part should be made on the same layer.
- 4. Place the ground plane in a layer closest to the surface layer where the IC is mounted.
- 5. The GND pin (pin 12) is the reference ground and the PGND pins are the power ground. A stable ground inside the IC can be obtained by separating these pins on the surface layer. Therefore, the GND pin should be separated from the ground line of the IC backside.
- 6. Separate the reference ground and the power ground on the surface layer and connect them to ground plane through VIA. Each ground connection can be summarized as follows.
	- · Reference ground : the GND pin, ground of CVIN, CVREG3, C1, C2, CSS, RRT

· Power ground : the PGND pin, center EXP-PAD, pin 31 (EXP-PAD), pin 32 (N.C. pin), ground of input decoupling capacitor (CPVIN1 to 3)

- 7. To minimize the emission noise from switching node, the distance between the SW pin to inductor should be as short as possible and not to expand the copper area more than necessary.
- 8. Make the feedback line from the output away from the inductor and the switching node. If this line is affected by external noise, an error may be occurred in the output voltage or the control may become unstable. Therefore, move the feedback line to back side layer of the board through VIA and directly connect it to the VOUT pins (pin 10, 11). The frequency characteristics (phase margin) can be measured by inserting a resistor at the location of RVO (refer to Bottom view) and using FRA. However, do not insert any components on feedback line during normal operation.
- 9. Connect phase compensation circuit (R1, C1 and C2) as close as possible to the COMP pin (pin 13).
- 10. Connect CSS as close as possible to the SS pin (pin 14).
- 11. Connect RRT as close as possible to the RT pin (pin 15).

## **Directions for Pattern Layout of PCB – continued**



Top view Bottom view Bottom view





Figure 51. Reference PCB pattern

## **I/O Equivalence Circuit**



## **Operational Notes**

#### **1. Reverse Connection of Power Supply**

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins.

#### **2. Power Supply Lines**

Design the PCB layout pattern to provide low impedance supply lines. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

#### **3. Ground Voltage**

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition. However, pins that drive inductive loads (e.g. motor driver outputs, DC-DC converter outputs) may inevitably go below ground due to back EMF or electromotive force. In such cases, the user should make sure that such voltages going below ground will not cause the IC and the system to malfunction by examining carefully all relevant factors and conditions such as motor characteristics, supply voltage, operating frequency and PCB wiring to name a few.

#### **4. Ground Wiring Pattern**

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

#### **5. Recommended Operating Conditions**

The function and operation of the IC are guaranteed within the range specified by the recommended operating conditions. The characteristic values are guaranteed only under the conditions of each item specified by the electrical characteristics.

#### **6. Inrush Current**

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

#### **7. Testing on Application Boards**

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

#### **8. Inter-pin Short and Mounting Errors**

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

#### **9. Unused Input Pins**

Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line.

#### **Operational Notes – continued**

#### **10. Regarding the Input Pin of the IC**

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



Figure 52. Example of monolithic IC structure

#### **11. Ceramic Capacitor**

When using a ceramic capacitor, determine a capacitance value considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others.

#### **12. Thermal Shutdown Circuit (TSD)**

This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's maximum junction temperature rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn OFF power output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation. Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no

circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

#### **13. Over Current Protection Circuit (OCP)**

This IC incorporates an integrated overcurrent protection circuit that is activated when the load is shorted. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should not be used in applications characterized by continuous operation or transitioning of the protection circuit.

## **Ordering Information**



## **Making Diagram**





## **Revision History**



## **Notice**

#### **Precaution on using ROHM Products**

1. If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment  $(Note 1)$ , aircraft/spacecraft, nuclear power controllers, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.





2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:

[a] Installation of protection circuits or other protective devices to improve system safety

[b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure

- 3. Our Products are not designed under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
	- [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
	- [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
	- [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2
	- [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
	- [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
	- [f] Sealing or coating our Products with resin or other coating materials
	- [g] Use of our Products without cleaning residue of flux (Exclude cases where no-clean type fluxes is used. However, recommend sufficiently about the residue.); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
	- [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse, is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

#### **Precaution for Mounting / Circuit board design**

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

#### **Precautions Regarding Application Examples and External Circuits**

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of Ionizer, friction prevention and temperature / humidity control).

#### **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
	- [a] the Products are exposed to sea winds or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
	- [b] the temperature or humidity exceeds those recommended by ROHM
	- [c] the Products are exposed to direct sunshine or condensation
	- [d] the Products are exposed to high Electrostatic
- 2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

#### **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

#### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

#### **Precaution for Foreign Exchange and Foreign Trade act**

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

#### **Other Precaution**

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- 3. In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

## **General Precaution**

- 1. Before you use our Products, you are requested to carefully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of any ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this document is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sales representative.
- 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate and/or error-free. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.