

# LNB SUPPLY AND CONTROL VOLTAGE REGULATOR (PARALLEL INTERFACE)

- COMPLETE INTERFACE FOR TWO LNBs REMOTE SUPPLY AND CONTROL
- GUARANTEED 400mA OUTPUT CURRENT
- LNB SELECTION AND STAND-BY FUNCTION
- **BUILT-IN TONE OSCILLATOR FACTORY** TRIMMED AT 22KHz
- **FAST OSCILLATOR START-UP FACILITATES** DiSEqC™ ENCODING
- DISEqC™ ENCODING<br>■ TWO SUPPLY INPUTS FOR LOWEST DISSIPATION
- **BYPASS FUNCTION FOR SLAVE** OPERATION
- LNB SHORT CIRCUIT PROTECTION AND DIAGNOSTIC
- AUXILIARY MODULATION INPUT EXTENDS FLEXIBILITY
- CABLE LENGTH COMPENSATION
- INTERNAL OVER TEMPERATURE PROTECTION
- BACKWARD CURRENT PROTECTION
- COST-EFFECTIVE VERSION OF LNBP **SERIES**

### **DESCRIPTION**

Intended for analog and digital satellite receivers, the LNBK20D2 is a monolithic linear voltage regulator, assembled in SO-20, specifically designed to provide the powering voltages and the interfacing signals to the LNB downconverter situated in the antenna via the coaxial cable. It has the same functionality of the LNBP1X and LNBP20 series, at a reduced output current capability. Since most satellite receivers have two antenna ports, the output voltage of the regulator is available at one of two logic-selectable output pins (LNBA, LNBB). When the IC is powered and put in Stand-by (EN pin LOW), both regulator outputs are disabled to allow the antenna downconverters to be supplied/controlled by others satellite receivers sharing the same coaxial lines. In this occurrence the device will limit at 3 mA (max) the backward current that could flow from LNBA and LNBB output pins to GND.

For slave operation in single dish, dual receiver systems, the bypass function is implemented by an electronic switch between the Master Input pin



(MI) and the LNBA pin, thus leaving all LNB powering and control functions to the Master Receiver. This electronic switch is closed when the device is powered and EN pin is LOW.

The regulator outputs can be logic controlled to be 13 or 18 V (typ.) by mean of the VSEL pin for remote controlling of LNBs. Additionally, it is possible to increment by 1V (typ.) the selected voltage value to compensate the excess voltage drop along the coaxial cable (LLC pin HIGH).

In order to reduce the power dissipation of the device when the lowest output voltage is selected, the regulator has two Supply Input pins  $V_{CC1}$  and  $V<sub>CC2</sub>$ . They must be powered respectively at 16V (min) and 23V (min), and an internal switch automatically will select the suitable supply pin according to the selected output voltage. If adequate heatsink is provided and higher power losses are acceptable, both supply pins can be powered by the same 23V source without affecting any other circuit performance.

The ENT (Tone Enable) pin activates the internal oscillator so that the DC output is modulated by a ±0.3 V, 22KHz (typ.) square wave. This internal oscillator is factory trimmed within a tolerance of ±2KHz, thus no further adjustments neither external components are required.

A burst coding of the 22KHz tone can be accomplished thanks to the fast response of the ENT input and the prompt oscillator start-up. This helps designers who want to implement the DiSEqC™ protocols (\*).

DiSEqC™ protocols (\*).<br>In order to improve design flexibility and to allow<br>implementation of a susception LND seconte control implementation of newcoming LNB remote control standards, an analogic modulation input pin is

available (EXTM). An appropriate DC blocking capacitor must be used to couple the modulating signal source to the EXTM pin. When external modulation is not used, the relevant pin can be left open.

Two pins are dedicated to the overcurrent protection/monitoring: CEXT and OLF. The overcurrent protection circuit works dynamically: as soon as an overload is detected in either LNB output, the output is shut-down for a time Toff determined by the capacitor connected between CEXT and GND. Simultaneously the OLF pin, that is an open collector diagnostic output flag, from HIGH IMPEDANCE state goes LOW.

After the time has elapsed, the output is resumed for a time  $t_{on}$ =1/15 $t_{off}$  (typ.) and OLF goes in HIGH IMPEDANCE. If the overload is still present, the protection circuit will cycle again through  $t_{off}$  and ton until the overload is removed. Typical  $t_{on} + t_{off}$ value is 1200ms when a 4.7µF external capacitor is used.

This dynamic operation can greatly reduce the power dissipation in short circuit condition, still ensuring excellent power-on start up even with highly capacitive loads on LNB outputs.

The device is packaged in Multiwatt15 for thru-holes mounting and in PowerSO-20 for surface mounting. When a limited functionality in a smaller package matches design needs, a range of cost-effective PowerSO-10 solutions is also offered. All versions have built-in thermal protection against overheating damage.

*[7]* 

(\*): External components are needed to comply to level 2.x and above (bidirectiona) DiSEqC™ bus hardware requirements. DiSEqC™ is a<br>trademark or EUTELSAT. trademark or EUTELSAT.

#### **PIN CONFIGURATION** (top view)



#### **TABLE A: PIN CONFIGURATIONS**



NOTE: the limited pin availability of the PowerSO-10 package leads to drop some functions.

#### **ABSOLUTE MAXIMUM RATINGS**



Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these condition is not implied.

#### **THERMAL DATA**







#### **LOGIC CONTROLS TRUTH TABLE**

NOTE: All logic input pins have internal pull-down resistor (typ. =  $250KΩ$ )

#### **BLOCK DIAGRAM**



 $\sqrt{27}$ 



**ELECTRICAL CHARACTERISTICS FOR LNBK SERIES** (T $_{\textrm{J}}$  = 0 to 85°C, C<sub>I</sub> = 0.22 $\mu$ F, C<sub>O</sub> =0.1 $\mu$ F, EN=H, ENT=L, LLC=L, V<sub>IN1</sub>=16V, V<sub>IN2</sub>=23V I<sub>OUT</sub>=50mA, unless otherwise specified.)

 $\sqrt{27}$ 

**TYPICAL CHARACTERISTICS** (unless otherwise specified  $T_i = 25^{\circ}C$ )

**Figure 1 :** Output Voltage vs Output Current



**Figure 2 :** Tone Duty Cycle vs Temperature



**Figure 3 :** Tone Fall Time vs Temperature





**Figure 5 :** Tone Rise Time vs Temperature



**Figure 6 :** Tone Amplitude vs Temperature



**Figure 4 :** Tone Frequency vs Temperature

**Figure 7 :** S.V.R. vs Frequency







**Figure 9 :** Bypass Switch Drop vs Output Current



**Figure 10 :** LNBA External Modulation gain vs **Frequency** 







**Figure 12 :** overload Flag pin Logic LOW vs Flag **Current** 





**Figure 13 :** Supply Voltage vs Temperature

**Figure 14 :** Supply Current vs Temperature



**Figure 15 :** Dynamic Overload protection (I<sub>SC</sub> vs Time)



**Figure 16 :** Tone Enable



**Figure 17 :** Tone Disable



**Figure 18 :** 22KHz Tone





#### **Figure 19 :** Enable Time





### **TYPICAL APPLICATION SCHEMATICS**

TWO ANTENNA PORTS RECEIVER













#### SINGLE ANTENNA RECEIVER WITH MASTER RECEIVER PORT

## USING SERIAL BUS TO SAVE MPU I/Os



 $\sqrt{27}$ 

#### **THERMAL DESIGN NOTE**

During normal operation, this device dissipates some power. At maximum rated output current (400mA), the voltage drop on the linear regulator lead to a total dissipated power that is of about 2W. The heat generated requires a suitable heatsink to keep the junction temperature below the over temperature protection threshold. Assuming a 40°C temperature inside the Set-Top-Box case, the total Rthj-amb has to be less than 43°C/W.

While this can be easily achieved using a through-hole power package that can be attached to a small heatsink or to the metallic frame of the receiver, a surface mount power package must rely on PCB solutions whose thermal efficiency is often limited. The simplest solution is to use a large, continuous copper area of the GND layer to dissipate the heat coming from the IC body.

The SO-20 package of this IC has 4 GND pins that are not just intended for electrical GND connection, but also to provide a low thermal resistance path between the silicon chip and the PCB heatsink. Given an Rthj-c equal to 15°C/W, a maximum of 28°C/W are left to the PCB heatsink. This figure is achieved if a minimum of 25cm<sup>2</sup> copper area is placed just below the IC body. This area can be the inner GND layer of a multi-layer PCB, or, in a dual layer PCB, an unbroken GND area even on the opposite side where the IC is placed. In both cases, the thermal path between the IC GND pins and the dissipating copper area must exhibit a low thermal resistance.

In figure 4, it is shown a suggested layout for the SO-20 package with a dual layer PCB, where the IC Ground pins and the square dissipating area are thermally connected through 32 vias holes, filled by solder. This arrangement, when L=50mm, achieves an Rthc-a of about 28°C/W.

Different layouts are possible, too. Basic principles, however, suggest to keep the IC and its ground pins approximately in the middle of the dissipating area; to provide as many vias as possible; to design a dissipating area having a shape as square as possible and not interrupted by other copper traces.

#### SO-20 SUGGESTED PCB HEATSINK LAYOUT



 $\overline{\Gamma}$ 





# **SO-20 MECHANICAL DATA**

| DIM.        | mm.  |            |      | inch  |      |        |
|-------------|------|------------|------|-------|------|--------|
|             | MIN. | <b>TYP</b> | MAX. | MIN.  | TYP. | MAX.   |
| A           |      |            | 330  |       |      | 12.992 |
| $\mathsf C$ | 12.8 |            | 13.2 | 0.504 |      | 0.519  |
| D           | 20.2 |            |      | 0.795 |      |        |
| ${\sf N}$   | 60   |            |      | 2.362 |      |        |
| $\top$      |      |            | 30.4 |       |      | 1.197  |
| Ao          | 10.8 |            | 11   | 0.425 |      | 0.433  |
| Bo          | 13.2 |            | 13.4 | 0.520 |      | 0.528  |
| Ko          | 3.1  |            | 3.3  | 0.122 |      | 0.130  |
| Po          | 3.9  |            | 4.1  | 0.153 |      | 0.161  |
| $\sf P$     | 11.9 |            | 12.1 | 0.468 |      | 0.476  |

**Tape & Reel SO-20 MECHANICAL DATA**



 $\sqrt{M}$ 

**Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.**

**© The ST logo is a registered trademark of STMicroelectronics**

**© 2003 STMicroelectronics - Printed in Italy - All Rights Reserved STMicroelectronics GROUP OF COMPANIES** Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco

Singapore - Spain - Sweden - Switzerland - United Kingdom - United States. **© http://www.st.com**