

LM4864 Boomer® Audio Power Amplifier Series 725mW Audio Power Amplifier with Shutdown

## Mode

Check for Samples: LM4864

### **FEATURES**

- VSSOP, SOIC, PDIP<sup>(1)</sup>, and WSON Packaging
- No Output Coupling Capacitors, Bootstrap Capacitors, or Snubber Circuits are Necessary
- **Thermal Shutdown Protection Circuitry**
- **Unity-Gain Stable**
- **External Gain Configuration Capability**

### APPLICATIONS

- Cellular phones
- **Personal computers**
- General purpose audio

### **KEY SPECIFICATIONS**

- $P_0$  at 1% THD+N with  $V_{DD}$  = 5V, 1kHz
  - LM4864LD,  $4\Omega$  load 625 mW (typ)
  - LM4864LD, 8Ω load 725 mW (typ)
  - LM4864M & LM4864N<sup>(1)</sup>, 8Ω load 675 mW (typ)
  - LM4864MM, 8Ω load <sup>(2)</sup> 300 mW (typ)
  - LM4864, 16Ω load 550 mW (typ)
  - Shutdown current 0.7 µA (typ)
- (1) Not recommended for new designs. Contact TI Audio Marketing.
- The DGK0008BA package is thermally limited to 595 mW of (2)power dissipation at room temperature. Referring to Figure 21 in Typical Performance Characteristics, the power dissipation limitation for the package occurs at 300 mW of output power. This package limitation is based on 25°C ambient temperature and  $\theta_{JA} = 210^{\circ}$ C. For higher output power possibilities refer to POWER DISSIPATION.

### DESCRIPTION

The LM4864 is a bridged audio power amplifier capable of delivering 725mW of continuous average power into an 8Ω load with 1% THD+N from a 5V power supply.

Boomer<sup>®</sup> audio power amplifiers were designed specifically to provide high quality output power from a low supply voltage while requiring a minimal amount of external components. Since the LM4864 does not require output coupling capacitors, bootstrap capacitors or snubber networks, it is optimally suited for low-power portable applications.

The LM4864 features an externally controlled, low power consumption shutdown mode, and thermal shutdown protection.

The closed loop response of the unity-gain stable LM4864 can be configured by external gain-setting resistors. The device is available in multiple package types to suit various applications.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Boomer is a registered trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



#### **Typical Application**



Figure 1. Typical Audio Amplifier Application Circuit

#### **Connection Diagram**



Figure 2. VSSOP, SOIC, and PDIP Package- Top View See Package Number DGK0008A, D0008A or P0008E^{(3)}







SNAS109F-SEPTEMBER 1999-REVISED MAY 2013



Figure 4. DIE LAYOUT (B-STEP)



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### Absolute Maximum Ratings (1)(2)

| Supply Voltage         |                               |                        | 6.0V                            |  |  |  |
|------------------------|-------------------------------|------------------------|---------------------------------|--|--|--|
| Storage Temperature    |                               | −65°C to +150°C        |                                 |  |  |  |
| Input Voltage          |                               |                        | -0.3V to V <sub>DD</sub> + 0.3V |  |  |  |
| Power Dissipation (3)  |                               |                        | Internally limited              |  |  |  |
| ESD Susceptibility (4) |                               |                        | 2000V                           |  |  |  |
| ESD Susceptibility (5) |                               |                        | 200V                            |  |  |  |
| Junction Temperature   |                               |                        | 150°C                           |  |  |  |
| Soldering              | Small Outling Backage         | Vapor Phase (60 sec.)  | 215°C                           |  |  |  |
| Information            | Small Outline Package         | Infrared (15 sec.)     | 220°C                           |  |  |  |
|                        | θ <sub>JC</sub> (VSSOP)       |                        | 56° C/W                         |  |  |  |
|                        | $\theta_{JA}$ (VSSOP)         |                        | 210°C/W                         |  |  |  |
|                        | $\theta_{JC}$ (SOIC)          |                        | 35°C/W                          |  |  |  |
| Thermal Resistance     | θ <sub>JA</sub> (SOIC)        | θ <sub>JA</sub> (SOIC) |                                 |  |  |  |
|                        | $\theta_{JC} (PDIP)^{*}$      |                        | 37°C/W                          |  |  |  |
|                        | $\theta_{JA} (PDIP)^*$        |                        | 107°C/W                         |  |  |  |
|                        | $\theta_{JA}$ (WSON) $^{(6)}$ |                        | 63°C/W                          |  |  |  |
|                        | $\theta_{JC}$ (WSON) $^{(6)}$ |                        |                                 |  |  |  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which ensure specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not specified for parameters where no limit is given, however, the typical value is a good indication of device performance.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (3) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>JMAX</sub>, θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable power dissipation is P<sub>DMAX</sub> = (T<sub>JMAX</sub> T<sub>A</sub>)/θ<sub>JA</sub> or the number given in the Absolute Maximum Ratings, whichever is lower. For the LM4864, T<sub>JMAX</sub> = 150°C. The typical junction-to-ambient thermal resistance, when board mounted, is 230°C/W for package number DGK0008A, 170°C/W for package number D0008A and is 107°C/W for package number P0008E<sup>-</sup>.
- (4) Human body model, 100pF discharged through a  $1.5k\Omega$  resistor.
- (5) Machine Model, 220pF 240pF discharged through all pins.
- (6) The NGY0010A package has its exposed-DAP soldered to an exposed 1.2in<sup>2</sup> area of 1oz printed circuit board copper.

SNAS109F-SEPTEMBER 1999-REVISED MAY 2013

www.ti.com

TRUMENTS

#### **Operating Ratings**

| Temperature Range | $T_{MIN} \le T_A \le T_{MAX}$ | −40°C ≤ T <sub>A</sub> ≤ +85°C |
|-------------------|-------------------------------|--------------------------------|
| Supply Voltage    |                               | 2.7V ≤ V <sub>DD</sub> ≤ 5.5V  |

## Electrical Characteristics $V_{DD} = 5V^{(1)}$ (2)

The following specifications apply for  $V_{DD}$  = 5V, for all available packages, unless otherwise specified. Limits apply for  $T_A$  = 25°C

|                 | _                               | • ···                                                                                                                                                                       | LM4                    | LM4864                  |          |  |
|-----------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------|----------|--|
| Symbol          | Parameter                       | Conditions                                                                                                                                                                  | Typical <sup>(3)</sup> | Limit <sup>(4)(5)</sup> | (Limits) |  |
| I <sub>DD</sub> | Quiescent Power Supply Current  | $V_{IN} = 0V, I_O = 0A^{(6)}$                                                                                                                                               | 3.6                    | 6.0                     | mA (max) |  |
| I <sub>SD</sub> | Shutdown Current                | $V_{PIN1} = V_{DD}$                                                                                                                                                         | 0.7                    | 5                       | µA (max) |  |
| V <sub>OS</sub> | Output Offset Voltage           | $V_{IN} = 0V$                                                                                                                                                               | 5                      | 50                      | mV (max) |  |
| Po              | Output Power                    | THD = 1% (max); f = 1 kHz; R <sub>L</sub> = 4 $\Omega$ ; LM4864LD <sup>(7)</sup>                                                                                            | 625                    |                         | mW (min) |  |
|                 |                                 | THD = 1% (max); f = 1 kHz; $R_L = 8\Omega$ ;<br>LM4864LD <sup>(7)</sup>                                                                                                     | 725                    |                         | mW (min) |  |
|                 |                                 | THD = 1% (max); f = 1 kHz; R <sub>L</sub> = 8 $\Omega$ ; LM4864MM <sup>(8)</sup>                                                                                            |                        | 300                     | mW (min) |  |
|                 |                                 | THD = 1% (max); f = 1 kHz; $R_L = 8\Omega$ ;<br>LM4864M and LM4864N <sup>*</sup>                                                                                            | 675                    | 300                     | mW (min) |  |
|                 |                                 | THD+N = 1%; f = 1 kHz; $R_L = 16Ω$ ;                                                                                                                                        | 550                    |                         | mW       |  |
| THD+N           | Total Harmonic Distortion+Noise | $\label{eq:PO} \begin{array}{l} P_{O} = 300 \text{ mWrms}; \ A_{VD} = 2; \ R_{L} = 8\Omega; \\ 20 \text{ Hz} \leq f \leq 20 \text{ kHz}, \ BW < 80 \text{ kHz} \end{array}$ | 0.7                    |                         | %        |  |
| PSRR            | Power Supply Rejection Ratio    | V <sub>DD</sub> = 4.9V–5.1V                                                                                                                                                 | 50                     |                         | dB       |  |

(1) All voltages are measured with respect to the ground pin, unless otherwise specified.

(2)Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which ensure specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not specified for parameters where no limit is given, however, the typical value is a good indication of device performance.

Typicals are measured at 25°C and represent the parametric norm.

(4) Limits are specified to TI's AOQL (Average Outgoing Quality Level).

(5) Datasheet min/max specification limits are specified by design, test, or statistical analysis.

(6)

The quiescent power supply current depends on the offset voltage when a practical load is connected to the amplifier. The NGY0010A package has its exposed-DAP soldered to an exposed 1.2in<sup>2</sup> area of 1oz printed circuit board copper. (7)

The DGK0008BA package is thermally limited to 595 mW of power dissipation at room temperature. Referring to Figure 21 in Typical (8) Performance Characteristics, the power dissipation limitation for the package occurs at 300 mW of output power. This package limitation is based on 25°C ambient temperature and  $\theta_{JA}$  = 210°C. For higher output power possibilities refer to POWER DISSIPATION.

4



### Electrical Characteristics $V_{DD} = 3V^{(1)(2)}$

The following specifications apply for  $V_{DD}$  = 3V, for all available packages, unless otherwise specified. Limits apply for  $T_A$  = 25°C

| 0               | Demonster                       | O an dition o                                                                                                                                      | LM4                    | LM4864                  |          |  |
|-----------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------|----------|--|
| Symbol          | Parameter                       | Conditions                                                                                                                                         | Typical <sup>(3)</sup> | Limit <sup>(4)(5)</sup> | (Limits) |  |
| I <sub>DD</sub> | Quiescent Power Supply Current  | $V_{IN} = 0V, I_O = 0A^{(6)}$                                                                                                                      | 1.0                    | 3.0                     | mA (max) |  |
| I <sub>SD</sub> | Shutdown Current                | $V_{PIN1} = V_{DD}$                                                                                                                                | 0.3                    | 2.0                     | μA (max) |  |
| V <sub>OS</sub> | Output Offset Voltage           | V <sub>IN</sub> = 0V                                                                                                                               | 5                      |                         | mV       |  |
| Po              | Output Power                    | THD = 1% (max); f = 1 kHz; $R_L = 8\Omega$                                                                                                         | 200                    |                         | mW       |  |
|                 |                                 | THD = 1% (max); f = 1 kHz; $R_L$ = 16 $\Omega$                                                                                                     | 175                    |                         | mW       |  |
| THD+N           | Total Harmonic Distortion+Noise | $      P_O = 100 \text{ mWrms; } A_{VD} = 2;  R_L = 8\Omega; \\       20 \text{ Hz} \le \text{f} \le 20 \text{ kHz, } \text{BW} < 80 \text{ kHz} $ | 1.5                    |                         | %        |  |
| PSRR            | Power Supply Rejection Ratio    | V <sub>DD</sub> = 2.9V–3.1V                                                                                                                        | 50                     |                         | dB       |  |

(1) All voltages are measured with respect to the ground pin, unless otherwise specified.

(2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which ensure specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not specified for parameters where no limit is given, however, the typical value is a good indication of device performance.

(3) Typicals are measured at 25°C and represent the parametric norm.

(4) Limits are specified to TI's AOQL (Average Outgoing Quality Level).

(5) Datasheet min/max specification limits are specified by design, test, or statistical analysis.

(6) The quiescent power supply current depends on the offset voltage when a practical load is connected to the amplifier.

SNAS109F-SEPTEMBER 1999-REVISED MAY 2013

## External Components Description

(See Figure 1)

| Con | ponents        | Functional Description                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|-----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 1.  | R <sub>i</sub> | Inverting input resistance which sets the closed-loop gain in conjunction with $R_F$ . This resistor also forms a high pass filter with $C_i$ at $f_c = 1/(2\pi R_i C_i)$ .                                                                                                   |  |  |  |  |  |  |
| 2.  | Ci             | Input coupling capacitor which blocks the DC voltage at the amplifier's input terminals. Also creates a highpass filter with $R_i$ at $f_c = 1/(2\pi R_i C_i)$ . Refer to PROPER SELECTION OF EXTERNAL COMPONENTS for an explanation of how to determine the value of $C_i$ . |  |  |  |  |  |  |
| 3.  | R <sub>F</sub> | Feedback resistance which sets the closed-loop gain in conjunction with R <sub>i</sub> .                                                                                                                                                                                      |  |  |  |  |  |  |
| 4.  | Cs             | Supply bypass capacitor which provides power supply filtering. Refer to POWER SUPPLY BYPASSING section for information concerning proper placement and selection of the supply bypass capacitor.                                                                              |  |  |  |  |  |  |
| 5.  | CB             | Bypass pin capacitor which provides half-supply filtering. Refer to PROPER SELECTION OF EXTERNAL COMPONENTS for information concerning proper placement and selection of $C_B$ .                                                                                              |  |  |  |  |  |  |

6



www.ti.com



### **Typical Performance Characteristics**







Figure 6.

THD+N



THD+N



Texas NSTRUMENTS

#### SNAS109F-SEPTEMBER 1999-REVISED MAY 2013



8



1% THD+N

5.0

 $V_{DD} = 5V$ 

 $f = 1 \, kHz$ 

10% THD+N

40 48 56 64

ł 1

LDA10A

75 100 125 150

Package N08E

Bridge Load

B₩ < 80 kHz

5.5

4.5



Figure 21.

= 8Ω R

1.2

1.0

0.8

0.6

0.4

10.000

5.000

0.0

-5.000

-10.000

-15.000

-20.000

100

90

80

70

60

50

40

30

20

10 0

10<sup>1</sup> 10<sup>2</sup> 10<sup>3</sup> 10<sup>4</sup> 10<sup>5</sup> 10<sup>6</sup> 10<sup>7</sup> 10<sup>8</sup>

Gain (dB)

20

Output Level (dB)

2.0 2.5

C,

3.0 3.5 4.0 4.5

1.0 μF =

100

= 0.33 μF

Supply Voltage (V)

0.22 µl

= 2  $A_{VD}$ 

0.1 μF

> R = 20k

Frequency (Hz)

Figure 25.

1k

TITU

 $V_{DD} = 5V$ 

Figure 23.

Dropout Voltage (V)

Dropout Voltage vs Supply Voltage

Bottom Side



0

2.5

Frequency (Hz) Figure 27.



Texas INSTRUMENTS

www.ti.com

5.5

180





Typical Performance Characteristics for the LM4864LD <sup>(1)</sup>

(1) The NGY0010A package has its exposed-DAP soldered to an exposed 1.2in<sup>2</sup> area of 1oz printed circuit board copper.

SNAS109F-SEPTEMBER 1999-REVISED MAY 2013

## APPLICATION INFORMATION

## BRIDGE CONFIGURATION EXPLANATION

As shown in Figure 1, the LM4864 has two operational amplifiers internally, allowing for a few different amplifier configurations. The first amplifier's gain is externally configurable, while the second amplifier is internally fixed in a unity-gain, inverting configuration. The closed-loop gain of the first amplifier is set by selecting the ratio of R<sub>F</sub> to  $R_i$  while the second amplifier's gain is fixed by the two internal 10k $\Omega$  resistors. Figure 1 shows that the output of amplifier one serves as the input to amplifier two which results in both amplifiers producing signals identical in magnitude, but out of phase 180°. Consequently, the differential gain for the IC is

$$A_{VD} = 2^* (R_F/R_i)$$

By driving the load differentially through outputs  $V_{o1}$  and  $V_{o2}$ , an amplifier configuration commonly referred to as "bridged mode" is established. Bridged mode operation is different from the classical single-ended amplifier configuration where one side of its load is connected to ground.

A bridge amplifier design has a few distinct advantages over the single-ended configuration, as it provides differential drive to the load, thus doubling output swing for a specified supply voltage. Four times the output power is possible as compared to a single-ended amplifier under the same conditions. This increase in attainable output power assumes that the amplifier is not current limited or clipped. In order to choose an amplifier's closedloop gain without causing excessive clipping, please refer to AUDIO POWER AMPLIFIER DESIGN section.

A bridge configuration, such as the one used in LM4864, also creates a second advantage over single-ended amplifiers. Since the differential outputs,  $V_{01}$  and  $V_{02}$ , are biased at half-supply, no net DC voltage exists across the load. This eliminates the need for an output coupling capacitor which is required in a single supply, singleended amplifier configuration. If an output coupling capacitor is not used in a single-ended configuration, the halfsupply bias across the load would result in both increased internal IC power dissipation as well as permanent loudspeaker damage.

### POWER DISSIPATION

Power dissipation is a major concern when designing a successful amplifier, whether the amplifier is bridged or single-ended. Equation 2 states the maximum power dissipation point for a bridge amplifier operating at a given supply voltage and driving a specified output load.

$$P_{DMAX} = (V_{DD})^2 / (2\pi^2 R_L) \qquad \text{Single-Ended (1)}$$

However, a direct consequence of the increased power delivered to the load by a bridge amplifier is an increase in internal power dissipation point for a bridge amplifier operating at the same conditions.

$$P_{DMAX} = 4(V_{DD})^2/(2\pi^2 R_L)$$
 Bridge Mode (2)

Since the LM4864 has two operational amplifiers in one package, the maximum internal power dissipation is 4 times that of a single-ended amplifier. Even with this substantial increase in power dissipation, the LM4864 does not require heatsinking. From Equation 2, assuming a 5V power supply and an  $8\Omega$  load, the maximum power dissipation point is 633 mW. The maximum power dissipation point obtained from Equation 3 must not be greater than the power dissipation that results from Equation 4:

$$P_{DMAX} = (T_{JMAX} - T_A)/\theta_{JA} \qquad (3)$$

Submit Documentation Feedback

12

For package DGK0008A,  $\theta_{JA} = 210^{\circ}$ C/W, for package D00008A,  $\theta_{JA} = 170^{\circ}$ C/W, for package P0008E,  $\theta_{JA} = 170^{\circ}$ C/W, for package P0008E, \theta 107°C/W, and for package NGY0010A,  $\theta_{JA} = 63°C/W$ .  $T_{JMAX} = 150°C$  for the LM4864. Depending on the ambient temperature, T<sub>A</sub>, of the system surroundings, Equation 4 can be used to find the maximum internal power dissipation supported by the IC packaging. If the result of Equation 3 is greater than that of Equation 4, then either the supply voltage must be decreased, the load impedance increased, the ambient temperature reduced, or the  $\theta_{JA}$  reduced with heatsinking. In many cases larger traces near the output, V<sub>DD</sub>, and GND pins can be used to lower the  $\theta_{JA}$ . The larger areas of copper provide a form of heatsinking allowing a higher power dissipation. For the typical application of a 5V power supply, with an 80 load, the maximum ambient temperature possible without violating the maximum junction temperature is approximately 44°C provided that device operation is around the maximum power dissipation point and assuming surface mount packaging. Internal power dissipation is a function of output power. If typical operation is not around the maximum power dissipation point, the ambient temperature can be increased. Refer to Typical Performance Characteristics for power dissipation information for lower output powers.



www.ti.com

(1)

(3)

(4)

(2)



#### **EXPOSED-DAP PACKAGE PCB MOUNTING CONSIDERATION**

The LM4864's exposed-dap (die attach paddle) package (NGY) provides a low thermal resistance between the die and the PCB to which the part is mounted and soldered. This allows rapid heat transfer from the die to the surrounding PCB copper traces, ground plane, and surrounding air.

The NGY package should have its DAP soldered to a copper pad on the PCB. The DAP's PCB copper pad may be connected to a large plane of continuous unbroken copper. This plane forms a thermal mass, heat sink, and radiation area.

Further detailed and specific information concerning PCB layout, fabrication, and mounting an NGY (WSON) package is available from Texas Instruments's Package Engineering Group under application note AN1187.

#### POWER SUPPLY BYPASSING

As with any power amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection. The capacitor location on both the bypass and power supply pins should be as close to the device as possible. The effect of a larger half supply bypass capacitor is improved PSRR due to increased half-supply stability. Typical applications employ a 5V regulator with 10  $\mu$ F and a 0.1  $\mu$ F bypass capacitors which aid in supply stability, but do not eliminate the need for bypassing the supply nodes of the LM4864. The selection of bypass capacitors, especially C<sub>B</sub>, is thus dependent upon desired PSRR requirements, click and pop performance as explained in PROPER SELECTION OF EXTERNAL COMPONENTS, system cost, and size constraints.

#### SHUTDOWN FUNCTION

In order to reduce power consumption while not in use, the LM4864 contains a shutdown pin to externally turn off the amplifier's bias circuitry. This shutdown feature turns the amplifier off when a logic high is placed on the shutdown pin. The trigger point between a logic low and logic high level is typically half supply. It is best to switch between ground and supply to provide maximum device performance. By switching the shutdown pin to  $V_{DD}$ , the LM4864 supply current draw will be minimized in idle mode. While the device will be disabled with shutdown pin voltages less than  $V_{DD}$ , the idle current may be greater than the typical value of 0.7  $\mu$ A. In either case, the shutdown pin should be tied to a definite voltage to avoid unwanted state changes.

In many applications, a microcontroller or microprocessor output is used to control the shutdown circuitry which provides a quick, smooth transition into shutdown. Another solution is to use a single-pole, single-throw switch in conjunction with an external pull-up resistor. When the switch is closed, the shutdown pin is connected to ground and enables the amplifier. If the switch is open, then the external pull-up resistor will disable the LM4864. This scheme ensures that the shutdown pin will not float, thus preventing unwanted state changes.

#### PROPER SELECTION OF EXTERNAL COMPONENTS

Proper selection of external components in applications using integrated power amplifiers is critical to optimize device and system performance. While the LM4864 is tolerant to a variety of external component combinations, consideration to component values must be used to maximize overall system quality.

The LM4864 is unity-gain stable, giving a designer maximum system flexibility. The LM4864 should be used in low gain configurations to minimize THD+N values, and maximize the signal to noise ratio. Low gain configurations require large input signals to obtain a given output power. Input signals equal to or greater than 1 Vrms are available from sources such as audio codecs. Please refer toAUDIO POWER AMPLIFIER DESIGN, for a more complete explanation of proper gain selection.

Besides gain, one of the major considerations is the closed-loop bandwidth of the amplifier. To a large extent, the bandwidth is dictated by the choice of external components shown in *Figure 1*. The input coupling capacitor, C<sub>i</sub>, forms a first order high pass filter which limits low frequency response. This value should be chosen based on needed frequency response for a few distinct reasons.

#### Selection of Input Capacitor Size

Large input capacitors are both expensive and space hungry for portable designs. Clearly, a certain sized capacitor is needed to couple in low frequencies without severe attenuation. But in many cases the speakers used in portable systems, whether internal or external, have little ability to reproduce signals below 150 Hz. In this case using a large input capacitor may not increase system performance.

Copyright © 1999–2013, Texas Instruments Incorporated

(5)

(6) (7)

ISTRUMENTS

FXAS

SNAS109F-SEPTEMBER 1999-REVISED MAY 2013

In addition to system cost and size, click and pop performance is effected by the size of the input coupling capacitor,  $C_i$ . A larger input coupling capacitor requires more charge to reach its quiescent DC voltage (nominally  $\frac{1}{2} V_{DD}$ ). This charge comes from the output via the feedback and is apt to create pops upon device enable. Thus, by minimizing the capacitor size based on necessary low frequency response, turn-on pops can be minimized.

Besides minimizing the input capacitor size, careful consideration should be paid to the bypass capacitor value. Bypass capacitor,  $C_B$ , is the most critical component to minimize turn-on pops since it determines how fast the LM4864 turns on. The slower the LM4864's outputs ramp to their quiescent DC voltage (nominally ½ V<sub>DD</sub>), the smaller the turn-on pop. Choosing  $C_B$  equal to 1.0  $\mu$ F along with a small value of  $C_i$  (in the range of 0.1  $\mu$ F to 0.39  $\mu$ F), should produce a clickless and popless shutdown function. While the device will function properly, (no oscillations or motorboating), with  $C_B$  equal to 0.1  $\mu$ F, the device will be much more susceptible to turn-on clicks and pops. Thus, a value of  $C_B$  equal to 1.0  $\mu$ F or larger is recommended in all but the most cost sensitive designs.

#### AUDIO POWER AMPLIFIER DESIGN

#### Design a 300 mW/8Ω Audio Amplifier

| Given:          |                         |
|-----------------|-------------------------|
| Power Output    | 300 mWrms               |
| Load Impedance  | 208                     |
| Input Level     | 1 Vrms                  |
| Input Impedance | 20 kΩ                   |
| Bandwidth       | 100 Hz–20 kHz ± 0.25 dB |

A designer must first determine the minimum supply rail to obtain the specified output power. By extrapolating fromFigure 18 and Figure 19 in Typical Performance Characteristics, the supply rail can be easily found. A second way to determine the minimum supply rail is to calculate the required  $V_{opeak}$  using Equation 5 and add the dropout voltage. Using this method, the minimum supply voltage would be ( $V_{opeak} + (2^*V_{OD})$ ), where  $V_{OD}$  is extrapolated from Figure 23 in Typical Performance Characteristics.

$$V_{\text{opeak}} = \sqrt{(2R_LP_O)}$$

Using Figure 17 for an  $8\Omega$  load, the minimum supply rail is 3.5V. But since 5V is a standard supply voltage in most applications, it is chosen for the supply rail. Extra supply voltage creates headroom that allows the LM4864 to reproduce peaks in excess of 500 mW without producing audible distortion. At this time, the designer must make sure that the power supply choice along with the output impedance does not violate the conditions explained in POWER DISSIPATION.

Once the power dissipation equations have been addressed, the required differential gain can be determined from Equation 6.

$$A_{VD} \ge \sqrt{(PoR_L)}/(V_{IN}) = V_{orms}/V_{inrms}$$

$$R_F/R_i = A_{VD}/2$$

From Equation 6, the minimum  $A_{VD}$  is 1.55; use  $A_{VD} = 2$ .

Since the desired input impedance was 20 k $\Omega$ , and with a A<sub>VD</sub> of 2, a ratio of 1:1 of R<sub>F</sub> to R<sub>i</sub> results in an allocation of R<sub>i</sub> = R<sub>F</sub> = 20 k $\Omega$ . The final design step is to address the bandwidth requirements which must be stated as a pair of -3 dB frequency points. Five times away from a pole gives 0.17 dB down from passband response which is better than the required ±0.25 dB specified.

| $f_{L} = 100 \text{ Hz}/5 = 20 \text{ Hz}$              | (8) |
|---------------------------------------------------------|-----|
| $f_{\rm H} = 20 \text{ kHz} \times 5 = 100 \text{ kHz}$ | (9) |

As stated in External Components Description, R<sub>i</sub> in conjunction with C<sub>i</sub> create a highpass filter.

| $C_{j} \geq \frac{1}{2\pi R_{j} f_{c}}$                     |      |
|-------------------------------------------------------------|------|
| $2\pi R_{\rm i} f_{\rm c}$                                  | (10) |
| C <sub>i</sub> ≥ 1/(2π*20 kΩ*20 Hz) = 0.397 μF; use 0.39 μF | (11) |



The high frequency pole is determined by the product of the desired high frequency pole,  $f_H$ , and the differential gain,  $A_{VD}$ . With a  $A_{VD}$  = 2 and  $f_H$  = 100 kHz, the resulting GBWP = 100 kHz which is much smaller than the LM4864 GBWP of 18 MHz. This figure displays that if a designer has a need to design an amplifier with a higher differential gain, the LM4864 can still be used without running into bandwidth problems.

#### LM4864LD DEMO BOARD ARTWORK



Figure 35. Silk Screen View of LM4864LD



Figure 36. Top Layer of LM4864LD



Figure 37. Bottom Layer of LM4864LD

### LM4864 MDC MWC 725MW Audio Power Amplifier With Shutdown Mode



Figure 38. Die Layout (B - Step)

#### Table 1. DIE/WAFER CHARACTERISTICS

| Fabrication Attributes      |                                   | General Die Information     |             |  |  |
|-----------------------------|-----------------------------------|-----------------------------|-------------|--|--|
| Physical Die Identification | LM4862B                           | Bond Pad Opening Size (min) | 86µm x 86µm |  |  |
| Die Step                    | В                                 | Bond Pad Metalization       | ALUMINUM    |  |  |
| Physical Attributes         |                                   | Passivation                 | NITRIDE     |  |  |
| Wafer Diameter              | 150mm                             | Back Side Metal             | Bare Back   |  |  |
| Dise Size (Drawn)           | 1283µm x 952µm<br>51mils x 37mils | Back Side Connection        | GND         |  |  |
| Thickness                   | 406µm Nominal                     |                             |             |  |  |
| Min Pitch                   | 117µm Nominal                     |                             |             |  |  |

#### Special Assembly Requirements:

Note: Actual die size is rounded to the nearest micron.

|             | Die Bond Pad Coordinate Locations (B - Step) |                      |                      |                  |          |     |  |  |  |
|-------------|----------------------------------------------|----------------------|----------------------|------------------|----------|-----|--|--|--|
|             | (Re                                          | eferenced to die cer | nter, coordinates in | μm) NC = No Conn | ection   |     |  |  |  |
|             |                                              | X/Y COOF             | RDINATES             |                  | PAD SIZE |     |  |  |  |
| SIGNAL NAME | PAD# NUMBER                                  | Х                    | Y                    | Х                |          | Y   |  |  |  |
| BYPASS      | 1                                            | -322                 | 523                  | 86               | x        | 86  |  |  |  |
| GND         | 2                                            | -359                 | 259                  | 86               | x        | 188 |  |  |  |
| INPUT +     | 3                                            | -359                 | 5                    | 86               | x        | 86  |  |  |  |
| GND         | 4                                            | -359                 | -259                 | 86               | x        | 188 |  |  |  |
| NC          | 5                                            | -323                 | -523                 | 86               | x        | 86  |  |  |  |
| INPUT -     | 6                                            | -109                 | -523                 | 86               | x        | 86  |  |  |  |
| VOUT 1      | 7                                            | 8                    | -523                 | 86               | x        | 86  |  |  |  |
| VDD         | 8                                            | 358                  | -78                  | 86               | x        | 188 |  |  |  |
| GND         | 9                                            | 358                  | 141                  | 86               | x        | 188 |  |  |  |
| NC          | 10                                           | 359                  | 406                  | 86               | x        | 86  |  |  |  |
| NC          | 11                                           | 323                  | 523                  | 86               | x        | 86  |  |  |  |
| VOUT 2      | 12                                           | 8                    | 523                  | 86               | x        | 86  |  |  |  |
| SHUTDOWN    | 13                                           | -109                 | 523                  | 86               | x        | 86  |  |  |  |

www.ti.com

SNAS109F-SEPTEMBER 1999-REVISED MAY 2013

| Cł | nanges from Revision E (May 2013) to Revision F P  | age  |
|----|----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format | . 16 |



#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | -    |                     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|------|---------------------|-------------------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | Qty  | (2)                 | (6)                           | (3)                |              | (4/5)          |         |
| LM4864M/NOPB     | ACTIVE | SOIC         | D                  | 8    | 95   | RoHS & Green        | SN                            | Level-1-260C-UNLIM | -40 to 85    | LM48<br>64M    | Samples |
| LM4864MM         | ACTIVE | VSSOP        | DGK                | 8    | 1000 | Non-RoHS<br>& Green | Call TI                       | Level-1-260C-UNLIM | -40 to 85    | Z64            | Samples |
| LM4864MM/NOPB    | ACTIVE | VSSOP        | DGK                | 8    | 1000 | RoHS & Green        | SN                            | Level-1-260C-UNLIM | -40 to 85    | Z64            | Samples |
| LM4864MMX/NOPB   | ACTIVE | VSSOP        | DGK                | 8    | 3500 | RoHS & Green        | SN                            | Level-1-260C-UNLIM | -40 to 85    | Z64            | Samples |
| LM4864MX/NOPB    | ACTIVE | SOIC         | D                  | 8    | 2500 | RoHS & Green        | SN                            | Level-1-260C-UNLIM | -40 to 85    | LM48<br>64M    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



## PACKAGE OPTION ADDENDUM

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

Texas **NSTRUMENTS** 

www.ti.com

#### **TAPE AND REEL INFORMATION**





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM4864MM       | VSSOP           | DGK                | 8 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM4864MM/NOPB  | VSSOP           | DGK                | 8 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM4864MMX/NOPB | VSSOP           | DGK                | 8 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM4864MX/NOPB  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM4864MM       | VSSOP        | DGK             | 8    | 1000 | 208.0       | 191.0      | 35.0        |
| LM4864MM/NOPB  | VSSOP        | DGK             | 8    | 1000 | 208.0       | 191.0      | 35.0        |
| LM4864MMX/NOPB | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LM4864MX/NOPB  | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |



5-Jan-2022

### TUBE



#### \*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LM4864M/NOPB | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |

# **D0008A**



# **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- This dimension does not include interlead flash.
  Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D> Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

## PLASTIC SMALL OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated