# intersil

# Dual Ultra Low Noise Wideband Amplifiers

### EL5236, EL5237

The EL5236 is a dual, low noise, 300MHz Gain Bandwidth product Voltage Feedback Op Amp (VFA). The minimum operating gain of 2 comes with a very low input noise voltage of 1.5nV/ $\sqrt{Hz}$ and 1.8pA/√Hz current noise. This makes this dual device ideal for low noise differential active filters, dual channel photodiode detectors, differential receivers with equalization, and any other wideband, high dynamic range application.

Each channel requires only 5.8mA on a ±6V supply. Minimal performance change over a supply range of ±2.5V to ±6V is provided (or single +5V ->+12V). Where system power is paramount, the EL5237 dual with disable allows the amplifiers to be separately powered down to less than 20µA/Ch.

The 8 Ld dual EL5236 is available in the industry standard pinout SO-8 or space saving MSOP-8. The 10 Ld EL5237 is available in an MSOP-10.

### Features

- Bandwidth (-3dB) of 250MHz  $@$  A<sub>V</sub> = +2
- Gain Bandwidth Product: 300MHz
- Voltage Noise: 1.5nV/√Hz
- ï Current Noise: 1.8pA/√Hz
- I<sub>s</sub>: 5.8mA/Channel
- $\cdot$  100mA  $I_{\text{OUT}}$
- Fast Enable/Disable (EL5237 only)
- $\cdot$  ±2.5V to ±6V Supply Range Operation

### Applications

- Differential ADC Driver
- Complementary DAC Output Driver
- Ultrasound Input Amplifiers
- AGC and PLL Active Filters
- Transimpedance Designs

### Related Products

- $\cdot$  [ISL28290](http://www.intersil.com/products/deviceinfo.asp?pn=ISL28290), Dual, 80MHz, 1nV/ $\sqrt{Hz}$
- **[ISL55290](http://www.intersil.com/products/deviceinfo.asp?pn=ISL55290)**, Dual, 700MHz, 1.1nV/√Hz



<span id="page-0-0"></span>**LOW POWER, LOW NOISE, DIFFERENTIAL DAC OUTPUT TRANSIMPEDANCE WITH A 5TH ORDER, 5MHz, BUTTERWORTH FILTER**

FIGURE 1. TYPICAL APPLICATION

### Pin Configurations



## Pin Descriptions



## Ordering Information



NOTES:

<span id="page-2-0"></span>1. Add "-T\*" suffix for tape and reel. Please refer to **[TB347](http://www.intersil.com/data/tb/tb347.pdf)** for details on reel specifications.

<span id="page-2-1"></span>2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pbfree products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

<span id="page-2-2"></span>3. For Moisture Sensitivity Level (MSL), please see device information page for **EL5236**, [EL5237.](http://www.intersil.com/cda/deviceinfo/0,1477,EL5237,00.html#data) For more information on MSL please see techbrief [TB363](http://www.intersil.com/data/tb/tb363.pdf).

### EL5236, EL5237

#### Absolute Maximum Ratings  $(T_A = +25^\circ C)$  Thermal Information





*CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.*

#### NOTES:

- <span id="page-3-0"></span>4.  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief  $18379$  for details.
- <span id="page-3-1"></span>5. For  $\theta_{IC}$ , the "case temp" location is taken at the package top center.

*IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: TJ = TC = TA*

#### **Electrical Specifications**  $V_S^+ = +6V$ ,  $V_{S^-} = -6V$ ,  $R_L = 500\Omega$ ,  $R_F = R_G = 620\Omega$ ,  $V_{CM} = 0V$ , and  $T_A = +25$ °C, Unless Otherwise Specified.



#### EL5236, EL5237

#### **Electrical Specifications**  $V_S^+ = +6V$ ,  $V_{S^-} = -6V$ ,  $R_L = 500\Omega$ ,  $R_F = R_G = 620\Omega$ ,  $V_{CM} = 0V$ , and  $T_A = +25$ °C, Unless Otherwise Specified. (Continued)



**Electrical Specifications**  $V_S$ + = +2.5V,  $V_{S}$ - = -2.5V, R<sub>L</sub> = 500 $\Omega$ , R<sub>F</sub> = R<sub>G</sub> = 620 $\Omega$ , V<sub>CM</sub> = 0V, and T<sub>A</sub> = +25°C, Unless Otherwise

Specified.



### EL5236, EL5237

**Electrical Specifications**  $V_S$ + = +2.5V,  $V_{S}$ - = -2.5V, R<sub>L</sub> = 500 $\Omega$ , R<sub>F</sub> = R<sub>G</sub> = 620 $\Omega$ , V<sub>CM</sub> = 0V, and T<sub>A</sub> = +25°C, Unless Otherwise Specified. (Continued)



NOTE:

<span id="page-5-0"></span>6. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.

specified.





FIGURE 3. INVERTING SMALL SIGNAL FREQUENCY RESPONSE

<span id="page-6-0"></span>









specified. (Continued)







<span id="page-7-0"></span>

FIGURE 10. NON-INVERTING HD2 AND HD3 vs OUTPUT V<sub>P-P</sub> FIGURE 11. INVERTING HD2 AND HD3 vs OUTPUT V<sub>P-P</sub>



FIGURE 12. NON-INVERTING HD2 AND HD3 vs R<sub>LOAD</sub> FIGURE 13. INVERTING HD2 AND HD3 vs R<sub>LOAD</sub>







specified. (Continued)







FIGURE 15. INVERTING LARGE AND SMALL SIGNAL STEP RESPONSE















specified. (Continued)















specified. (Continued)





VOLTAGE



FIGURE 28. NON-INVERTING HD2 AND HD3 vs SUPPLY VOLTAGE FIGURE 29. INVERTING HD2 AND HD3 vs SUPPLY VOLTAGE









specified.











FIGURE 34. NON-INVERTING LARGE SIGNAL RESPONSE FIGURE 35. INVERTING LARGE SIGNAL RESPONSE



FIGURE 36. INPUT SPOT NOISE VOLTAGE AND CURRENT

### Applications Information

#### Non-inverting Operation

The dual wideband EL5236 (and EL5237 with disable) provides a very power efficient low gain optimized amplifier solution using a slightly decompensated VFA design. This gives a lower input referred voltage noise and higher slew rate at the very low 5.6mA/ch nominal supply current. Unity gain operation is possible with external compensation but most high speed designs are at a gain > 1.

Figure [37](#page-12-0) shows the gain of +2V/V configuration used for most of the characterization curves. As most lab equipment is expecting a 50Ω termination at the source, the non-inverting input and output show a 50Ω termination. The 402Ω feedback and gain resistors give a good compromise between several parasitic factors. These include the added noise of those resistors, loading effects, and to minimize the loss of phase margin back to the inverting node. A wide range of values can be used, where lower values will reduce noise with more output loading and higher values will start to dominate the output noise and introduce more phase margin loss into the loop. The EL5236 macromodel is a very good tool to predict the impact of these different values.



FIGURE 37. G = +2V/V CHARACTERIZATION CIRCUIT

<span id="page-12-0"></span>Tests over gain (Figures [2](#page-6-0), [8](#page-7-0)) held the Feedback R =  $402\Omega$  and varied the Rg element to achieve different gain settings.

#### Inverting Operation

Figure [38](#page-12-1) shows the inverting gain configuration used for the inverting mode characterization curves. In this case, the feedback resistor is held at 402Ω while both the Rg and Rt elements are adjusted. Rg is adjusted to get different gains while Rt is adjusted to retain the input impedance at 50Ω. This does give a different loop gain (and hence bandwidth vs. gain) profile over gain as reflected in Figure [39.](#page-12-2) In a system application, Rm can be used to match the source impedance to get bias current cancellation. For the lowest noise, include a de-coupling capacitor across that resistor (0.1µF in Figure [38\)](#page-12-1).



<span id="page-12-1"></span>FIGURE 38. G = -1V/V CHARACTERIZATION CIRCUIT

#### Getting the Lowest Noise

A very low noise op amp like the EL5236 will only deliver a low output noise if the resistor values used to implement the design add a noise contribution that is also low. Figure [39](#page-12-2) shows the full noise model for a non-inverting configuration.



<span id="page-12-2"></span>FIGURE 39. OP AMP NON-INVERTING NOISE ANALYSIS CIRCUIT

Each of these voltage and current noise terms will contribute to an output noise power. Getting the gains for each, then squaring, summing, and then taking the square root will give the combined output spot noise using the model of Figure [39](#page-12-2) as shown in Equation [1:](#page-12-3)

<span id="page-12-3"></span>
$$
e_o = \sqrt{\left(e_n^2 + (i_n R_s)^2 + 4kTR_s\right) * (NG)^2 + (i_i R_f)^2 + 4kTR_f (NG)\right)}
$$
\n(Eq. 1)

The source resistor shows up combining with the op amps non-inverting input voltage noise to give a total non-inverting input noise that then gets the full noise gain to the output. As a point of reference, solve for where those noise terms equal the contribution from just the op amp voltage noise. This is given in Equation [2](#page-12-4) and evaluating this for the 1.5nV and 1.8pA input noise terms gives Rs =  $136Ω$ .

<span id="page-12-4"></span>
$$
R_s = \frac{2kT}{i_n^2} \left( \sqrt{1 + \left(\frac{e_n i_n}{2kT}\right)^2} - 1 \right)
$$
 (EQ. 2)

Similarly, compare the output noise due to just the non-inverting input noise voltage to the terms on the inverting node in Equation [1.](#page-12-3) Solving for equality there (to get a maximum Rf value to limit the inverting side noise contributions at the output), gives Equation [3.](#page-12-5) Evaluating this for 1.5nV and 1.8pA input noise terms at a NG = 2 gives an Rf =  $272Ω$ .

<span id="page-12-5"></span>
$$
R_f = \frac{2kT}{i_n^2} NG \left( \sqrt{1 + \left( \frac{e_n i_n}{2kT} \right)^2} - 1 \right)
$$
 (EQ. 3)

This simplified analysis indicates the 402Ω used for the non-inverting characterization is already starting to dominate the output noise at a gain of 2. Going up in gain, with a fixed Rf = 402Ω, will quickly make those input side terms dominant.

This approximate analysis is intended to show the importance of working with relatively low resistor values if the low noise of the EL5236 is to be retained. It also shows why, with an inverting configuration, it is important to either keep a low impedance on the non-inverting input and/or add a noise shunting capacitor across it.

#### DC Precision

The EL5236 offers extremely low input offset voltage and input offset current. To take full advantage of the very low offset current (<±500nA), the source resistance looking out of the two inputs must be matched. Figure [40](#page-13-0) shows the output DC offset analysis circuit.



FIGURE 40. OUTPUT DC OFFSET ANALYSIS CIRCUIT

<span id="page-13-0"></span>If Rs = Rf||Rg is imposed on the design, the total output offset will be given by Equation [4](#page-13-1):

$$
V_{os} = \pm V_{io} * NG \pm I_{os} * R_f
$$
 (Eq. 4)

Putting in the specified worst case limits of ±3mV for the offset voltage and ±500nA for the offset current into a NG = 2 and Rf = 402Ω condition would give an output DC error envelope of ±6.2mV. This is assuming the Rs is set to 201Ω. To change Figure [37](#page-12-0) to a 201Ω Rs, add a 175Ω in series with the V+ node from the 50 $\Omega$  termination. This will reduce the output offset induced from the Ib terms to the ±0.2mV part of the ±6.0mV computed above  $-$  at the cost of a bit higher input noise.

A second issue would be the tempco of the output offset voltage. To the extent that the output is dominated by the offset voltage term, its drift will dominate. The specified typical input Vos drift is -300nV/°C. Continuing this example, that would give a typical output drift of -0.6µV/°C. Over a +50°C ambient range, this would map to only a 30µV shift in the output offset voltage.

#### Active Filter Designs

Being a low gain stable wideband VFA op amp, the EL5236 is particularly suited to differential I/O active filters, as shown in Figure [1.](#page-0-0) That relatively complex example gives a 5<sup>th</sup> order Butterworth filter as part of an output stage interface to a complementary DAC output current. These DAC output stages generate both a common mode voltage and a differential signal at the termination resistors to ground. The design of Figure [1](#page-0-0) gets the real pole as part of that termination then implements the two complex pole pairs as an SKF stage followed by an MFB stage. This gives much better stop band rejection using the 2<sup>nd</sup> MFB stage and allows an easy place to introduce a common mode level shift to remove the DAC output common mode. This was used to return the final output to be a ground centered

differential signal. The MFB design of the output stage uses a feedback capacitor inside the filter that normally expects a unity gain stable op amp for implementation. Adding the two capacitors to ground on the inverting inputs of this stage shapes the noise gain up at higher frequencies holding this stage stable.

Simpler designs are possible as shown in Figure [41](#page-13-2). This is a single stage gain of 2 Butterworth filter with a 20MHz cutoff. Even with the 300MHz gain bandwidth product of the EL5236, this is a fairly high frequency filter to attempt with this relatively limited amplifier bandwidth margin. In this case, the Rf = Rg =  $649\Omega$  is also being set to get bias current cancellation for improved output DC precision along with the necessary gain of 2 setting for the design.



<span id="page-13-2"></span>FIGURE 41. GAIN = +2V/V, 20MHZ 2nd ORDER BUTTERWORTH LOW PASS ACTIVE FILTER

<span id="page-13-1"></span>This design was produced using the Intersil online active filter designer which includes an amplifier bandwidth adjustment in the R1 and R2 values. It is a general active filter tool tailored to the available precision and high speed op amps from Intersil. It is available at the following link:

#### <http://web.transim.com/iSimFilter/Pages/DesignReq.aspx>

As shown in the simulated vs. ideal curves of Figure [42,](#page-13-3) the design is doing a very good job of matching the ideal response through 80MHz. All SKF filters deviate from the ideal roll-off at higher frequencies due to the increase in output impedance as the amplifier bandwidth is approached.

<span id="page-13-3"></span>

#### Shutdown Operation (EL5237 only)

EL5237 has the feature to enable or disable each amplifier to save power when not in use. Pulling low will enable the amplifier and pulling high will disable the amplifier. Refer to the "Electrical Specifications" tables for appropriate values to use.

#### Power Supply De-coupling and Layout

Short feedback loop is essential in the layout of the op amp board as well as minimizing the capacitance around the inverting/non-inverting input pins and output pins. A 0.1µF ceramic capacitor placed close to the supply pins allows for proper supply de-coupling.

### Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.



### Products

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to [www.intersil.com/products](http://www.intersil.com/product_tree) for a complete list of Intersil product families.

\*For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: **EL5236, [EL5237](http://www.intersil.com/cda/deviceinfo/0,1477,EL5237,00.html#data)** 

To report errors or suggestions for this datasheet, please go to: <www.intersil.com/askourstaff>

FITs are available from our website at: [http://rel.intersil.com/reports/sear](http://rel.intersil.com/reports/search.php)

[For additional products, see](http://www.intersil.com/product_tree/) www.intersil.com/product\_tree

Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at www.intersil.com/design/quality

*Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time*  without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third *parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.*

For information regarding Intersil Corporation and its products, see www.intersil.com

### **Package Outline Drawing**

#### **M8.118A**

**8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE (MSOP) Rev 0, 9/09**



**TOP VIEW**





**SIDE VIEW 1**





#### **NOTES:**

- **1. Dimensions are in millimeters.**
- **Dimensioning and tolerancing conform to JEDEC MO-187-AA 2. and AMSE Y14.5m-1994.**
- **Plastic or metal protrusions of 0.15mm max per side are not 3. included.**
- **Plastic interlead protrusions of 0.25mm max per side are not 4. included.**
- 5. Dimensions "D" and "E1" are measured at Datum Plane "H".
- **This replaces existing drawing # MDP0043 MSOP 8L. 6.**

### **Package Outline Drawing**

**M10.118A (JEDEC MO-187-BA)**

**10 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE (MSOP) Rev 0, 9/09**



### **Package Outline Drawing**

#### **M8.15E**

**8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 0, 08/09**





SIDE VIEW "B"



#### NOTES:

- Dimensions in ( ) for Reference Only. 1. Dimensions are in millimeters.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- Unless otherwise specified, tolerance : Decimal  $\pm$  0.05 3.
- Interlead flash or protrusions shall not exceed 0.25mm per side. Dimension does not include interlead flash or protrusions. 4.
- The pin #1 identifier may be either a mold or mark feature. 5.
- 6. Reference to JEDEC MS-012.

TYPICAL RECOMMENDED LAND PATTERN