

SN65HVD09-EP

SLLSEA3-DECEMBER 2011

## 9-CHANNEL RS-422 / RS-485 TRANSCEIVER

Check for Samples: SN65HVD09-EP

### **FEATURES**

- Designed to Operate at up to 20 Million Data Transfers per Second on Each RS-422/RS-485 Channel
- SN65HVD09 Packaged in Thin Shrink Small-Outline Package with 0.5-mm Pin Pitch
- ESD Protection on Bus Pins Exceeds 12kV
- Low Disabled Supply Current 8 mA Typ
- Thermal Shutdown Protection
- Positive- and Negative-Current Limiting
- Power-Up/Down Glitch Protection

# SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS

- Controlled Baseline
- One Assembly/Test Site
- One Fabrication Site
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability



Terminals 13 through 17, and 40 through 44 are connected together to the package lead frame and signal ground.



## DESCRIPTION

The SN65HVD09 is a 9-channel RS-422 / RS-485 transceiver suitable for industrial applications. It offers improved switching performance, a small package, and high ESD protection. The precise skew limits ensures that the propagation delay times, not only from channel-to-channel but from device-to-device, are closely matched for the tight skew budgets associated with high-speed parallel data buses.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## SN65HVD09-EP

SLLSEA3-DECEMBER 2011



www.ti.com

Patented thermal enhancements are used in the thin shrink, small-outline package (TSSOP), allowing operation over the industrial temperature range. The TSSOP package offers very small board area requirements while reducing the package height to 1 mm. This provides more board area and allows component mounting to both sides of the printed circuit boards for low-profile, space-restricted applications such as small form-factor hard disk drives.

The HVD09 can withstand electrostatic discharges exceeding 12 kV using the human-body model, and 600 V using the machine model on the RS-485 I/O terminals. This provides protection from the noise that can be coupled into external cables. The other terminals of the device can withstand discharges exceeding 4 kV and 400 V respectively.

Each of the nine half-duplex channels of the HVD09 is designed to operate with either RS-422 or RS-485 communication networks.

The SN65HVD09 is characterized for operation from -40°C to 85°C.

### TEXAS INSTRUMENTS

SN65HVD09-EP

SLLSEA3-DECEMBER 2011



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| <b>ORDERING INF</b> | ORMATION <sup>(1)</sup> |
|---------------------|-------------------------|
|---------------------|-------------------------|

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> | ORDERABLE PART<br>NUMBER | TOP-SIDE MARKING | VID NUMBER     |
|----------------|------------------------|--------------------------|------------------|----------------|
| –40°C to 85°C  | TSSOP-DGG              | SN65HVD09IDGGREP         | SN65HVD09EP      | V62/12607-01XE |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

(2) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

| PI                          |                                             |        |       |             | DESCRIPTION                                                                                                                                                                                                     |
|-----------------------------|---------------------------------------------|--------|-------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                        | NO.                                         | LEVEL  | 1/0   | TERMINATION | DESCRIPTION                                                                                                                                                                                                     |
| 1A to 9A                    | 4,6,8,10,<br>19,21,23,<br>25,27             | TTL    | I/O   | Pullup      | 1A to 9A carry data to and from the communication controller.                                                                                                                                                   |
| 1B- to 9B-                  | 29,31,33,<br>35,37,.46<br>,<br>48,50,52     | RS-485 | I/O   | Pulldown    | 1B- to 9B- are the inverted data signals of the balanced pair to/from the bus.                                                                                                                                  |
| 1B+ to 9B+                  | 30,32,34,<br>36,38,47,<br>49,51,53          | RS-485 | I/O   | Pullup      | 1B+ to 9B+ are the noninverted data signals of the balanced pair to/from the bus.                                                                                                                               |
| BSR                         | 2                                           | TTL    | Input | Pullup      | BSR is the bit significant response. BSR disables receivers 1 through 8 and enables wired-OR drivers when BSR and DE/RE and CDE1 or CDE2 are high. Channel 9 is placed in a high-impedance state with BSR high. |
| CDE0                        | 54                                          | TTL    | Input | Pulldown    | CDE0 is the common driver enable 0. Its input signal enables all drivers when CDE0 and $1DE/RE = 9DE/RE$ are high.                                                                                              |
| CDE1                        | 55                                          | TTL    | Input | Pulldown    | CDE1 is the common driver enable 1. Its input signal enables drivers 1 to 4 when CDE1 is high and BSR is low.                                                                                                   |
| CDE2                        | 56                                          | TTL    | Input | Pulldown    | CDE2 is the common driver enable 2. When CDE2 is high and BSR is low, drivers 5 to 8 are enabled.                                                                                                               |
| CRE                         | 3                                           | TTL    | Input | Pullup      | CRE is the common receiver enable. When high, CRE disables receiver channels 5 to 9.                                                                                                                            |
| 1DE/ <u>RE</u> to<br>9DE/RE | 5,7,9,11,<br>20,22,24,<br>26,28             | TTL    | Input | Pullup      | 1DE/RE–9DE/RE are direction controls that transmit data to the bus when it and CDE0 are high. Data is received from the bus when 1DE/RE–9DE/RE and CRE and BSR are low and CDE1 and CDE2 are low.               |
| GND                         | 1,13,14,<br>15,16,17,<br>40,41,42,<br>43,44 | NA     | Power | NA          | GND is the circuit ground. All GND terminals except terminal 1 are physically tied to the die pad for improved thermal conductivity. <sup>(1)</sup>                                                             |
| V <sub>CC</sub>             | 12,18,39,<br>45                             | NA     | Power | NA          | Supply voltage                                                                                                                                                                                                  |

### **PIN FUNCTIONS**

(1) Terminal 1 must be connected to signal ground for proper operation.

SN65HVD09-EP

SLLSEA3-DECEMBER 2011



www.ti.com

### LOGIC DIAGRAM (POSITIVE LOGIC)



### **ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

|                |                                     |                              | VALUE              | UNIT |
|----------------|-------------------------------------|------------------------------|--------------------|------|
| $V_{CC}$       | Supply voltage range <sup>(2)</sup> |                              | –0.3 to 6          | V    |
|                | Bus voltage range                   | -10 to 15                    | V                  |      |
|                | Data I/O and control (A sid         | –0.3 to V <sub>CC</sub> +0.5 | V                  |      |
| Ι <sub>Ο</sub> | Receiver output current             |                              | ±40                | mA   |
|                |                                     | B side and GND, ESD HBM      | 12                 | kV   |
|                | Electrostatic discharge             | B side and GND, ESD MM       | 400                | V    |
|                | Electrostatic discharge             | All terminals, ESD HBM       | 4                  | kV   |
|                |                                     | All terminals, ESD MM        | 400                | V    |
|                | Continuous total power dis          | ssipation <sup>(3)</sup>     | Internally Limited |      |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.r

(2) All voltage values are with respect to the GND terminals.

(3) The maximum operating junction temperature is internally limited. Use the Dissipation Rating Table to operate below this temperature.

#### **DISSIPATION RATINGS**

| PACKAGE | TA ≤ 25°C | OPERATING FACTOR <sup>(1)</sup> $T_A = 70^{\circ}C$ ABOVE $T_A = 25^{\circ}C$ POWER RATING |         | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|-----------|--------------------------------------------------------------------------------------------|---------|---------------------------------------|
| DGG     | 2500 mW   | 20 mW/°C                                                                                   | 1600 mW | 1300 mW                               |

(1) This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

## PACKAGE THERMAL CHARACTERISTICS

|                      |                                        |                                 | MIN N | OM MAX | K UNIT |
|----------------------|----------------------------------------|---------------------------------|-------|--------|--------|
| $\theta_{JA}$        | Junction-to-ambient thermal resistance | DGG, board-mounted, no air flow |       | 50     | °C/W   |
| $\theta_{\text{JC}}$ | Junction-to-case thermal resistance    | DGG                             |       | 27     | °C/W   |
| $T_{SD}$             | Thermal shutdown temperature           |                                 |       | 165    | °C     |

### **RECOMMENDED OPERATING CONDITIONS**

|                                    |                                                         |                                | MIN  | NOM | MAX  | UNIT |
|------------------------------------|---------------------------------------------------------|--------------------------------|------|-----|------|------|
| V <sub>CC</sub>                    | Supply voltage                                          |                                | 4.75 | 5   | 5.25 | V    |
| V <sub>IH</sub>                    | High-level input voltage                                | Except nB+, nB- <sup>(1)</sup> | 2    |     |      | V    |
| V <sub>IL</sub>                    | Low-level input voltage                                 | Except nb+, nb-\"              |      |     | 0.8  | V    |
| $V_{O}, V_{I}, \text{ or } V_{IC}$ | Voltage at any bus terminal (separately or common-mode) | nB+ or nB–                     | -7   |     | 12   | V    |
|                                    | Output current                                          | Driver                         | -60  |     | 60   | mA   |
| IO                                 |                                                         | Receiver                       | -8   |     | 8    | mA   |
| T <sub>A</sub>                     | Operating free-air temperature                          |                                | -40  |     | 85   | °C   |

(1) n = 1 - 9

## SN65HVD09-EP

SLLSEA3-DECEMBER 2011

www.ti.com

ISTRUMENTS

**EXAS** 

## **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                  | DADAMETER                                                        | TEST CONDITIONS                  |                              |                       | SI                 | V65HVD09                        |      | UNIT |
|------------------|------------------------------------------------------------------|----------------------------------|------------------------------|-----------------------|--------------------|---------------------------------|------|------|
| PARAMETER        |                                                                  | TEST CONDITIONS                  |                              | MIN                   | TYP <sup>(1)</sup> | MAX                             | UNIT |      |
|                  |                                                                  | RS-422 load,                     | $R_L = 100 \ \Omega$         |                       | 0.56               | 1.6                             |      |      |
| V <sub>OD</sub>  | Driver differential output voltage magnitude                     | RS-485 load,                     | $R_L = 54 \Omega$            | See Figure 1          |                    | 1.4                             |      | V    |
|                  | maginado                                                         | Pull-Up Pull-Down                | Load                         | See Figure 2          | 1                  | 1.5                             |      |      |
| V                |                                                                  | A side, $I_{OH} = -8 \text{ m/}$ | A, V <sub>ID</sub> = 200 mV, | See Figure 4          | 4                  | 4.5                             |      | V    |
| V <sub>OH</sub>  | High-level output voltage                                        | B side,                          |                              | See Figure 2          |                    | 3                               |      | V    |
|                  |                                                                  | A side, I <sub>OH</sub> = 8 mA   | , V <sub>ID</sub> = -200 mV, | See Figure 4          |                    | 0.6                             | 0.8  | V    |
| V <sub>OL</sub>  | Low-level output voltage                                         | B side,                          |                              | See Figure 2          |                    | 1                               |      | V    |
| V <sub>IT+</sub> | Receiver positive-going differential<br>input threshold voltages | $I_{OH} = -8 \text{ mA},$        |                              | See Figure 4          |                    |                                 | 0.2  | V    |
| V <sub>IT-</sub> | Receiver negativegoing differential input threshold voltage      | I <sub>OL</sub> = 8 mA,          |                              | SeeFigure 4           | -0.2               |                                 |      | V    |
| V <sub>hys</sub> | Receiver input hysteresis $(V_{IT+} - V_{IT-})$                  | V <sub>CC</sub> = 5 V,           | $T_A = 25^{\circ}C$          |                       | 24                 | 45                              |      | mV   |
|                  | Bus input current                                                | V <sub>IH</sub> = 12 V           | V <sub>CC</sub> = 5 V,       |                       |                    |                                 | 1    | mA   |
|                  |                                                                  | V <sub>IH</sub> = 12 V           | $V_{CC} = 0,$                | 0.1                   |                    |                                 | 1    | mA   |
| I <sub>I</sub>   |                                                                  | $V_{IH} = -7 V$                  | V <sub>CC</sub> = 5 V,       | Other input at 0 V    | -0.8               | -0.4                            |      | mA   |
|                  |                                                                  | $V_{IH} = -7 V$                  | $V_{CC} = 0,$                |                       | -0.8               | -0.3                            |      | mA   |
|                  | High-level input current                                         | nA, BSR, DE/RE, a                | and CRE,                     | V <sub>IH</sub> = 2 V | -100               |                                 |      | μA   |
| I <sub>IH</sub>  | nigh-level linput current                                        | CDE0, CDE1, and                  | CDE2,                        | $V_{IH} = 2V$         |                    |                                 | 100  | μA   |
|                  | Low-level input current                                          | nA, BSR, DE/RE, a                | and CRE,                     | $V_{IL} = 0.8 V$      | -100               |                                 |      | μA   |
| IIL              | Low-level input current                                          | CDE1, CDE1, and                  | CDE2,                        | $V_{IL} = 0.8 V$      |                    |                                 | 100  | μA   |
| l <sub>os</sub>  | Short circuit output current                                     | nB+ or nB–                       |                              |                       |                    |                                 | ±260 | mA   |
| I                | High-impedance-state output                                      | nA                               |                              |                       | Se                 | e $I_{\rm IH}$ and $I_{\rm IL}$ |      |      |
| oz               | current                                                          | nB+ or nB–                       |                              |                       |                    | See I <sub>II</sub>             |      |      |
|                  |                                                                  | Disabled                         |                              |                       |                    |                                 | 10   |      |
| lcc              | Supply current                                                   | All drivers enabled              | , no load                    |                       |                    |                                 | 60   | mA   |
|                  |                                                                  | All receivers enable             | ed, no load                  |                       |                    |                                 | 45   |      |
| Co               | Output capacitance                                               | nB+ or nB- to GNI                | )                            |                       |                    | 18                              |      | pF   |
| C <sub>pd</sub>  | Power dissipation capacitance (2)                                | Receiver                         |                              |                       |                    | 40                              |      | pF   |
| opd              |                                                                  | Driver                           |                              |                       |                    | 100                             |      | Ч    |

## **DRIVER SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                    | DADAMETED                                                                                | TEAT CONDITIONS       | SN  |                    |      |      |
|--------------------|------------------------------------------------------------------------------------------|-----------------------|-----|--------------------|------|------|
|                    | PARAMETER                                                                                | TEST CONDITIONS       | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |
| t <sub>pd</sub>    | Propagation delay time, t <sub>PHL</sub> or t <sub>PLH</sub> (see Figure 2 and Figure 3) |                       | 2.5 |                    | 13.5 | ns   |
| t <sub>sk(p)</sub> | Pulse skew,  t <sub>PHL</sub> – t <sub>PLH</sub>                                         |                       |     |                    | 5    | ns   |
| t <sub>f</sub>     | Fall time                                                                                | S1 to B, See Figure 3 |     | 4                  |      | ns   |
| t <sub>r</sub>     | Rise time                                                                                | See Figure 3          |     | 8                  |      | ns   |
| t <sub>en</sub>    | Enable time, control inputs to active output                                             |                       |     |                    | 50   | ns   |
| t <sub>dis</sub>   | Disable time, control inputs to high-impedance output                                    |                       |     |                    | 225  | ns   |
| t <sub>PHZ</sub>   | Propagation delay time, high-level to high-impedance output                              |                       |     | 17                 | 225  | ns   |
| t <sub>PLZ</sub>   | Propagation delay time, low-level to high-impedance output                               | See Figure 6 and      |     | 25                 | 225  | ns   |
| t <sub>PZH</sub>   | Propagation delay time, high-impedance to high-level output                              | Figure 7              |     | 17                 | 50   | ns   |
| t <sub>PZL</sub>   | Propagation delay time, high-impedance to low-level output                               |                       |     | 17                 | 50   | ns   |

(1) All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

### **RECEIVER SWITCHING CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                      |                                                                              | TEST CONDITIONS  | SI  | 9                  |      |      |
|----------------------|------------------------------------------------------------------------------|------------------|-----|--------------------|------|------|
|                      | PARAMETER                                                                    | TEST CONDITIONS  | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |
| t <sub>pd</sub>      | Propagation delay time, $t_{PHL}$ or $t_{PLH}$ (see Figure 2 and Figure 3)   |                  | 8   |                    | 14.5 | ns   |
| t <sub>sk(lim)</sub> | Skew limit, maximum t <sub>pd</sub> – minimum t <sub>pd</sub> <sup>(2)</sup> |                  |     |                    | 5    | ns   |
| t <sub>sk(p)</sub>   | Pulse skew,  t <sub>PHL</sub> – t <sub>PLH</sub>                             |                  |     | 0.6                | 5    | ns   |
| t <sub>t</sub>       | Transition time (t <sub>r</sub> or t <sub>f</sub> )                          | See Figure 5     |     | 2                  |      | ns   |
| t <sub>en</sub>      | Enable time, control inputs to active output                                 |                  |     | 31                 |      | ns   |
| t <sub>dis</sub>     | Disable time, control inputs to high-impedance output                        |                  |     | 41                 |      | ns   |
| t <sub>PHZ</sub>     | Propagation delay time, high-level to high-impedance output                  |                  |     | 34                 |      | ns   |
| t <sub>PLZ</sub>     | Propagation delay time, low-level to high-impedance output                   | See Figure 8 and |     | 14                 |      | ns   |
| t <sub>PZH</sub>     | Propagation delay time, high-impedance to high-level output                  | Figure 9         |     | 30                 |      | ns   |
| t <sub>PZL</sub>     | Propagation delay time, high-impedance to low-level output                   |                  |     | 30                 |      | ns   |

(1) All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . (2) This parameter is applicable at one  $V_{CC}$  and operating temperature within the recommended operating conditions and to any two devices.

**ISTRUMENTS** 

EXAS

#### PARAMETER MEASUREMENT INFORMATION



Instrumentation Capacitance

Figure 1. Driver Test Circuit, RS-422 and RS-485 Loading



<sup>†</sup> CDEO and DE/RE are at 2 V, BSR is at 0.8V, and all others are open. <sup>‡</sup> All nine drivers are enabled, similarly loaded, and switching.

#### Figure 2. Driver Test Circuit, Pull-Up and Pull-Down Loading<sup>‡</sup>



Figure 3. Driver Delay and Transition Time Test Waveforms



#### PARAMETER MEASUREMENT INFORMATION (continued)



+ CDEO, CDE1, CDE2, BSR, CRE, and DE/RE at 0.8 V

<sup>‡</sup> All nine receivers are enabled and switching.

#### Figure 4. Receiver Propagation Delay and Transition Time Test Circuit

- A. All input pulses are supplied by a generator having the following characteristics:  $t_r \le 6$  ns,  $t_f \le 6$  ns, PRR  $\le 1$  MHz, duty cycle = 50%,  $Z_O = 50 \Omega$ .
- B. All resistances are in  $\Omega$  and ±5%, unless otherwise indicated.
- C. All capacitances are in pF and ±10%, unless otherwise indicated.
- D. All indicated voltages are ±10 mV.



Figure 5. Receiver Delay and Transition Time Waveforms



<sup>†</sup> Includes probe and jig capacitance in two places.

#### Figure 6. Driver Enable and Disable Time Test Circuit

ISTRUMENTS

EXAS



#### Table 1. Enabling for Driver Enable and Disable Time

Figure 7. Driver Enable Time Waveforms

- NOTES: A. All input pulses are supplied by a generator having the following characteristics:  $t_r \le 6$  ns,  $t_f \le 6$  ns,  $PRR \le 1$  MHz, duty cycle = 50%,  $Z_O = 50$   $\Omega$ .
  - B. All resistances are in  $\Omega$  and ±5%, unless otherwise indicated.
  - C. All capacitances are in pF and ±10%, unless otherwise indicated.
  - D. All indicated voltages are ±10 mV.



<sup>†</sup> CDEO is high, CDE1, CDE2, BSR, and CRE are low, all others are open.

<sup>‡</sup> Includes probe and jig capacitance.

#### Figure 8. Receiver Enable and Disable Time Test Circuit





Figure 9. Receiver Enable and Disable Time Waveforms

- NOTES: A. All input pulses are supplied by a generator having the following characteristics:  $t_r \le 6$  ns,  $t_f \le 6$  ns, PRR  $\le 1$  MHz, duty cycle = 50%,  $Z_0 = 50$   $\Omega$ .
  - B. All resistances are in  $\Omega$  and ±5%, unless otherwise indicated.
  - C. All capacitances are in pF and  $\pm 10\%$ , unless otherwise indicated.
  - D. All indicated voltages are ±10 mV.

## SN65HVD09-EP

SLLSEA3-DECEMBER 2011







SLLSEA3-DECEMBER 2011



Figure 17.

SN65HVD09-EP SLLSEA3 – DECEMBER 2011







SN65HVD09-EP SLLSEA3-DECEMBER 2011

www.ti.com

## TYPICAL CHARACTERISTICS (continued) SCHEMATICS OF INPUTS AND OUTPUTS



### TEXAS INSTRUMENTS

www.ti.com

### **APPLICATION INFORMATION**

### **FUNCTION TABLES**





| INP             | OUTPUT          |   |
|-----------------|-----------------|---|
| B+ <sup>1</sup> | B- <sup>1</sup> | Α |
| L               | Н               | L |
| Н               | L               | Н |

#### TRANSCEIVER



| INPUTS |   |                 |                 | OUTPUTS |    |    |  |
|--------|---|-----------------|-----------------|---------|----|----|--|
| DE/RE  | Α | B+ <sup>1</sup> | B- <sup>1</sup> | Α       | B+ | В- |  |
| L      | _ | L               | Н               | L       | -  | -  |  |
| L      | - | Н               | L               | н       | -  | -  |  |
| н      | L | -               | -               | -       | L  | н  |  |
| н      | Н | -               | -               | -       | Н  | L  |  |

#### WIRED-OR DRIVER



| INPUT | PUTS |    |  |  |
|-------|------|----|--|--|
| А     | B+   | В- |  |  |
| L     | Z    | Z  |  |  |
| н     | н    | L  |  |  |

DRIVER



| INPUT | OUTPUTS |    |  |  |  |  |
|-------|---------|----|--|--|--|--|
| Α     | B+      | В- |  |  |  |  |
| L     | L       | Н  |  |  |  |  |
| Н     | Н       | L  |  |  |  |  |

#### DRIVER WITH ENABLE



| INPUT | S      | OUTP | UTS |
|-------|--------|------|-----|
| DE/RE | E/RE A |      | В-  |
| L     | L      | Z    | Z   |
| L     | Н      | Z    | Z   |
| Н     | L      | L    | н   |
| Н     | Н      | н    | L   |

#### TWO-ENABLE INPUT DRIVER



| rs      | OUTPUTS |                        |  |  |
|---------|---------|------------------------|--|--|
| DE/RE A |         | В-                     |  |  |
| L       | Z       | Z                      |  |  |
| Н       | н       | L                      |  |  |
| L       | L       | н                      |  |  |
| Н       | н       | L                      |  |  |
|         | L       | A B+   L Z   H H   L L |  |  |

NOTE: H = high level, L = low level, X = irrelevant, Z = high impedance (off)

(1) An H in this column represents a voltage of 200 mV or higher than the other bus input. An L represents a voltage of 200 mV or lower than the other bus input. Any voltage less than 200 mV results in an indeterminate receiver output.





- (2) Must be open-drain or 3-state output
- NOTE: The BSR, CRE, A, and DE/RE inputs have internal pullup resistors. CDE0, CDE1, and CDE2 have internal pulldown resistors.



## SN65HVD09-EP

SLLSEA3-DECEMBER 2011

### CHANNEL LOGIC CONFIGURATIONS WITH CONTROL INPUT LOGIC

The following logic diagrams show the positive-logic representation for all combinations of control inputs. The control inputs are from MSB to LSB; the BSR, CDE0, CDE1, CDE2, and CRE bit values are shown below the diagrams. Channel 1 is at the top of the logic diagrams; channel 9 is at the bottom of the logic diagrams.













Figure 28. 01001















Figure 32. 01101

Figure 33. 01110

Figure 29. 01010

Figure 30. 01011





SLLSEA3-DECEMBER 2011



and 10111





Figure 39. 11000 and 11001



Figure 40. 11010 and 11011 Figure 41. 11100 and 11101

Hi-Z



Hi-Z -///-Figure 42. 11110 and 11111



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| SN65HVD09IDGGREP | ACTIVE        | TSSOP        | DGG                | 56   | 2000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | SN65HVD09EP             | Samples |
| V62/12607-01XE   | ACTIVE        | TSSOP        | DGG                | 56   | 2000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | SN65HVD09EP             | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF SN65HVD09-EP :

Catalog: SN65HVD09

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN65HVD09IDGGREP           | TSSOP           | DGG                | 56 | 2000 | 330.0                    | 24.4                     | 8.6        | 15.6       | 1.8        | 12.0       | 24.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

1-Oct-2020



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65HVD09IDGGREP | TSSOP        | DGG             | 56   | 2000 | 367.0       | 367.0      | 45.0        |

## **PACKAGE OUTLINE**

## **DGG0056A**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153.



## DGG0056A

## **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DGG0056A

## **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated