# DATASHEET

### ISL98604

### 6-Channel Integrated LCD Supply

RENESAS

FN7687 Rev 1.00 April 9, 2015

The ISL98604 is a high power, fully programmable 6-Channel output control IC targeted at large panel LCD displays. The ISL98604 integrates a high power, boost converter and delay switch for AVDD generation, one VIO asynchronous buck regulator, two synchronous buck regulators for HAVDD and VCORE supply generation, and linear regulator controllers for  $V_{ON}$ and  $V_{\text{OFF}}$  charge pumps.

Operating at 750kHz, the AVDD boost converter features a 4.0A boost FET and 6-bit resolution programmable from 12.7V to 19.0V. The delay switch is also integrated for power sequence.

The asynchronous buck converter for VIO supply features an integrated 2A FET. It also operates at 750kHz internal clock and compensation features.

The two synchronous bucks are integrated with controller, upper, and lower side switches for HAVDD and VCORE generation with internal compensation. The HAVDD and VCORE outputs are both programmable ranging from 6.4V to 9.55V and 0.9V to 2.4V, respectively.

Dual linear regulator controllers are provided to allow generation of accurate  $V_{ON}$  and  $V_{OFF}$  voltages in conjunction with external charge pumps and bipolar power transistors.  $V_{ON}$  output voltage can be compensated adoptively by temperature sensing.

All output voltages are programmed through IIC and stored in EEPROM. Alternative factory set voltages may be available for the ISL98604.

### Features

**NOT RECOMMENDED FOR NEW DESIGNS NO RECOMMENDED REPLACEMENT contact our Technical Support Center at 1-888-INTERSIL or www.intersil.com/tsc**

- 8V to 16.5V input supply
- AVDD boost up to 19.0V, with integrated 4.0APEAK FET
- HAVDD synchronous buck for 8V with 1A<sub>PEAK</sub> FET
- Overvoltage protection (OVP)
- Internal AVDD delay FET
- Dual linear regulator controllers for V<sub>ON</sub> and V<sub>OFF</sub>
- $\cdot$  V<sub>ON</sub> temperature compensation
- VIO buck with integrated 2APEAK FET
- VCORE synchronous buck with integrated 1APEAK FET
- Internal feedback and compensation
- Programmable output control with IIC
- Programmable sequencing with IIC
- UVLO and OTP protection
- Thermally enhanced 5x5 Thin QFN package
- Pb-free (RoHS compliant)

## Applications

 $\cdot$  LCD TV

### <span id="page-0-0"></span>Pin Configuration



# **Table of Contents**





# <span id="page-2-0"></span>Pin Descriptions





# <span id="page-3-0"></span>Typical Application Circuit



# <span id="page-4-0"></span>Block Diagram





# <span id="page-5-0"></span>Ordering Information



NOTES:

<span id="page-5-1"></span>1. Add "-T\*" suffix for tape and reel. Please refer to **[TB347](http://www.intersil.com/data/tb/tb347.pdf)** for details on reel specifications.

<span id="page-5-2"></span>2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

<span id="page-5-3"></span>3. For Moisture Sensitivity Level (MSL), please see product information page for [ISL98604.](http://www.intersil.com/products/ISL98604#packaging) For more information on MSL please see techbrief [TB363.](http://www.intersil.com/data/tb/tb363.pdf)



#### <span id="page-6-0"></span>Absolute Maximum Ratings  $(T_A = +25^\circ C)$  Thermal Information



<span id="page-6-1"></span>

#### <span id="page-6-2"></span>Recommended Operating Conditions



*CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.*

#### NOTES:

- <span id="page-6-4"></span>4.  $\theta_{JA}$  is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief [TB379](http://www.intersil.com/data/tb/tb379.pdf).
- <span id="page-6-5"></span>5. For  $\theta_{\text{JC}}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

#### <span id="page-6-3"></span>**Electrical Specifications**  $V_{IN}$  = 12V, EN = VDC, AVDD = 16V,  $V_{ON}$  = 28V,  $V_{OFF}$  = -5V, HAVDD = 8.0V, VIO = 3.3V, VCORE = 1.0V. Boldface limits apply across the operating temperature range,  $T_A = -40^{\circ}$ C to +85°C, unless otherwise noted.











**Electrical Specifications**  $V_{IN}$  = 12V, EN = VDC, AVDD = 16V,  $V_{ON}$  = 28V,  $V_{OFF}$  = -5V, HAVDD = 8.0V, VIO = 3.3V, VCORE = 1.0V. Boldface limits apply across the operating temperature range, T<sub>A</sub> = -40 °C to +85 °C, unless otherwise noted. (Continued)



**Electrical Specifications**  $V_{IN}$  = 12V, EN = VDC, AVDD = 16V,  $V_{ON}$  = 28V,  $V_{OFF}$  = -5V, HAVDD = 8.0V, VIO = 3.3V, VCORE = 1.0V. Boldface limits apply across the operating temperature range, T<sub>A</sub> = -40 °C to +85 °C, unless otherwise noted. (Continued)





**Electrical Specifications**  $V_{IN}$  = 12V, EN = VDC, AVDD = 16V,  $V_{ON}$  = 28V,  $V_{OFF}$  = -5V, HAVDD = 8.0V, VIO = 3.3V, VCORE = 1.0V. Boldface limits apply across the operating temperature range, T<sub>A</sub> = -40 °C to +85 °C, unless otherwise noted. (Continued)



NOTES:

<span id="page-10-0"></span>6. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.

<span id="page-10-1"></span>7. Limits established by design or characterization but not production tested.





# <span id="page-11-0"></span>Typical Performance Curves



# **Typical Performance Curves (Continued)**



 $V_{IN} = 12V$ 

100MS/s<br>1M points

b'pin

 $\bigoplus$   $\lambda$  140m

Trig'd

 $J$  134mA

### <span id="page-13-0"></span>Test Circuits and Waveforms





FIGURE 13. VCORE BUCK EFFICIENCY FIGURE 14. VCORE BUCK LOAD REGULATION







Frig's **VCORE RIPPLE (50mV/DIV) IVCORE (100mA/DIV)**  $V_{IN} = 12V$  $1.00ms$  $\bullet$   $\lambda$  140mA  $\bigodot$  100mA  $\blacksquare$ 20.0mV %  $\begin{array}{|c|c|}\n\hline\n\end{array}$  100MS/s<br>1M points









### **Test Circuits and Waveforms (Continued)**



<span id="page-14-4"></span>

# <span id="page-14-0"></span>Applications Information

The ISL98604 provides a complete power solution for TFT LCD applications. The system consists of one boost converter to generate A<sub>VDD</sub> voltage for column drivers, one asynchronous buck converter to provide voltage to logic circuit in the LCD panel, two synchronous bucks for core voltage and HAVDD, LDO controllers for  $V_{ON}$  and  $V_{OFF}$  charge pump outputs, and  $A_{VDD}$ delay FET. With the high output current capability, this part is ideal for LCD TV and monitor panel application.

#### <span id="page-14-1"></span>Boost Converter

#### **OPERATION**

The AVDD boost converter is a current mode PWM converter operating at a fixed switching frequency (750kHz). It can operate in both discontinuous conduction mode (DCM) at light loads and continuous mode (CCM). In continuous current mode, current flows continuously in the inductor during the entire switching cycle in steady state operation. The voltage conversion ratio in continuous current mode is given by **[Equation 1](#page-14-2):** 

$$
\frac{V_{\text{boost}}}{V_{\text{IN}}} = \frac{1}{1 - D} \tag{Eq. 1}
$$

where D is the duty cycle of the switching MOSFET.

The boost converter uses a summing amplifier architecture for voltage feedback, current feedback, and slope compensation. A comparator looks at the peak inductor current cycle-by-cycle and terminates the PWM cycle if the current limit is triggered. Since this comparison is cycle based, the PWM output will be released after the peak current goes below the current limit threshold.

The current through the MOSFET is limited to 4A peak. This restricts the maximum output current (average) based on [Equation 2](#page-14-3):

$$
I_{OMAX} = \left( I_{LMT} - \frac{\Delta I_L}{2} \right) \times \frac{V_{IN}}{V_O}
$$
 (EQ. 2)

Where  $\Delta \mathsf{l}_\mathsf{L}$  is peak-to-peak inductor ripple current, and is set by Equation  $3.$  f<sub>SW</sub> is the switching frequency (750kHz).

$$
\Delta I_{L} = \frac{V_{IN}}{L} \times \frac{D}{f_{SW}}
$$
 (EQ. 3)

ISL98604 uses internal feedback resistor divider to divide the output voltage down to the nominal reference voltage. The boost converter output voltage is programmable through I<sup>2</sup>C control, which will be described in more detail in section "I<sup>2</sup>C Control" on [page 20.](#page-19-0)

#### INPUT CAPACITOR

An input capacitor is used to suppress the voltage ripple injected into the boost converter. A ceramic capacitor with low ESR should be chosen to minimize the ripple. The voltage rating of input capacitor should be larger than the maximum input voltage. Some capacitors are recommended in [Table 1.](#page-14-5)

<span id="page-14-5"></span>



#### <span id="page-14-2"></span>BOOST INDUCTOR

The boost inductor is a critical part which influences the output voltage ripple, transient response, and efficiency. The selection of inductor should be based on its maximum current  $(I_{SAT})$ characteristics, power dissipation (DCR) and size. Values of 3.3µH to 10µH are recommended to match the internal slope compensation as well as to maintain a good transient response performance. The inductor must be able to handle the average and peak currents shown in **Equations 4** and [5](#page-14-7):

<span id="page-14-6"></span>
$$
I_{\text{LAVG}} = \frac{I_{\text{O}}}{(1 - \text{D}) \times \text{Eff}} \tag{Eq. 4}
$$

<span id="page-14-7"></span><span id="page-14-3"></span>
$$
I_{LPK} = I_{LAVG} + \frac{\Delta I_L}{2}
$$
 (EQ. 5)

Where Eff is the efficiency of the boost converter; 90% can be used in calculation as approximation.

Some inductors are recommended in [Table 2.](#page-15-5)

TABLE 2. BOOST INDUCTOR RECOMMENDATION

<span id="page-15-5"></span>

| <b>INDUCTANCE</b>                  | $DCR$ (m $\Omega$ ) | <b>DIMENSIONS</b><br>(mm) | <b>VENDOR</b> | <b>PART NUMBER</b>                   |  |
|------------------------------------|---------------------|---------------------------|---------------|--------------------------------------|--|
| $4.7\muH/$<br>3.4A <sub>PEAK</sub> | 31                  | 7.3x6.8x3.2 TDK           |               | <b>RLF7030T-4R7M3R4</b>              |  |
| $4.7\muH/$<br>4.5A <sub>PEAK</sub> | 44.1                |                           |               | 4.0x4.0x3.1 Coilcraft XAL4030-472MEB |  |
| $4.3\muH/$<br>6.4A <sub>PEAK</sub> | 11.2                | 12.9x12.9x4 SUMIDA        |               | CDEP12D38NP-4R3M                     |  |

#### RECTIFIER DIODE

A high-speed diode is necessary due to the high switching frequency. Schottky diodes are recommended because of their fast recovery time and low forward voltage. The reverse voltage rating of this diode must be higher than the maximum output voltage. Also the average/peak current rating of the selected Schottky diode must meet the output current and peak inductor current requirements. [Table 3](#page-15-7) shows some recommendations for boost converter diodes.

<span id="page-15-7"></span>TABLE 3. BOOST CONVERTER RECTIFIER DIODE RECOMMENDATION

| <b>DIODE</b>    | V <sub>R</sub> /I <sub>AVG</sub><br><b>RATING</b> | <b>PACKAGE</b> | <b>VENDOR</b>    |
|-----------------|---------------------------------------------------|----------------|------------------|
| <b>SS34</b>     | 40V/3A                                            | DO-214         | <b>Fairchild</b> |
| <b>PMEG3030</b> | 30V/3A                                            | S0D128         | <b>NXP</b>       |

#### OUTPUT CAPACITOR

The output capacitors smooths the output voltage and supplies load current directly during the conduction phase of the power switch. Output ripple voltage consists of two components: the voltage drop due to the inductor ripple current flowing through the ESR of output capacitor, and the charging and discharging of the output capacitor.

$$
V_{RIPPLE} = I_{LPK} \times ESR + \frac{V_O - V_{IN}}{V_O} \times \frac{I_O}{C_{OUT}} \times \frac{1}{f_s}
$$
 (EQ. 6)

The conservation of charge principle also indicates that, during the boost switch Off period, the output capacitor is charged with the inductor ripple current, minus a relatively small output current in boost topology. As a result, the user must select an output capacitor with low ESR and adequate input ripple current capability.

[Table 4](#page-15-1) shows some recommendations of output capacitors.

Note: Capacitors have a voltage coefficient that makes their effective capacitance drop as the voltage across them increases.  $C_{\text{OUT}}$  in [Equation 6](#page-15-2) assumes the effective value of the capacitor at a particular voltage and not the manufacturer's stated value, measured at 0V.



<span id="page-15-1"></span>

#### **COMPENSATION**

The boost converter of ISL98604 can be compensated by a RC network connected from the COMP pin to ground. The resistance sets the high -frequency integrator gain for fast transient response and the capacitance sets the integrator zero to ensure loop stability. On the demo board 5.6k and 15nF RC network is used. Stability can be examined by repeatedly changing the load between 100mA and a max level that is likely to be used in the application. The A<sub>VDD</sub> voltage should be examined with an oscilloscope set to AC and observe the amount of ringing when the load current changes.

#### SOFT-START

The soft-start is provided by an internal current source to charge the external soft-start capacitor. The ISL98604 ramps up the current limit from 0A up to the full value, as the voltage at the SS pin ramps up from 0.8V. Hence, the soft-start time is 2.9ms when the soft-start capacitor is 22nF, 6.3ms for 47nF and 13.3ms for 100nF.

#### AVDD DELAY SWITCH

ISL98604 integrates a disconnect switch for the AVDD boost output to disconnect  $V_{IN}$  from AVDD when the EN input is low or when DLY2 is not completed. When EN is taken high and DLY2 timing is finished, the integrated FET is turned on to connect power to the display. The AVDD delay switch circuitry constantly monitors both the current flowing through the switch and the voltage at SWOUT. The delay switch has two current limits: a low current limit and a high current limit. If the current flowing through delay switch is higher than the delay switch low current limit, the IC faults out after 1ms; if the delay switch high current limit is reached, the IC faults out immediately.

### <span id="page-15-0"></span>HAVDD Synchronous Buck Converter

#### **OPERATION**

<span id="page-15-2"></span>HAVDD synchronous buck converter is a step down converter with a fixed switching frequency (750kHz) supplying voltage bias for gamma buffer in the LCD system. The ISL98604 integrates two MOSFETs to reduce external component count, save cost, and improve efficiency. In continuous current mode, the relationship between input voltage and output voltage is as shown in **Equation 7:** 

<span id="page-15-6"></span>
$$
\frac{HVDD}{V_{IN}} = D
$$
 (EQ.7)

where D is the duty cycle of the upper switching MOSFET. Because D is always less than 1, the output voltage of the HAVDD buck converter is lower than the input voltage.

The peak current limit of HAVDD buck converter is set to 0.9A, which restricts the maximum output current based on [Equation 8:](#page-15-3)

<span id="page-15-3"></span>
$$
I_{\text{HAVDDMAX}} = 0.9 - \frac{\Delta I_{\text{P-P}}}{2}
$$
 (EQ. 8)

Where  $\Delta I_{P-P}$  is the ripple current in the buck inductor as shown in [Equation 9:](#page-15-4)

<span id="page-15-4"></span>
$$
\Delta I_{\mathsf{P-P}} = \frac{\mathsf{HAVDD}}{\mathsf{L} \cdot \mathsf{f}_{\mathsf{SW}}} \cdot (1 - \mathsf{D}) \tag{Eq. 9}
$$



Where L is the buck inductance,  $f_{SW}$  is the switching frequency of HADD buck inductor (750kHz).

ISL98604 uses internal feedback resistor divider to divide the output HAVDD voltage down to the nominal reference voltage. The HAVDD voltage is programmable through  $1<sup>2</sup>C$  control, which will be described in more detail in section  $\frac{12}{C}$  Control" on [page 20.](#page-19-0)

#### INPUT CAPACITOR

Selection of input capacitance is important for input voltage ripple. A ceramic capacitor should be used because of its small ESR. Another important criteria when selecting input capacitor is that it should be able to support the maximum AC RMS current which occurs at  $D = 0.5$  and maximum output current.

$$
I_{ACRMS} = \sqrt{D} \cdot (1 - D) \cdot I_{HAVDD}
$$
 (EQ. 10)

Where I<sub>HAVDD</sub> is the output current of the buck converter. [Table 5](#page-16-3) shows recommendations for input capacitors.

<span id="page-16-3"></span>TABLE 5. HAVDD BUCK CONVERTER INPUT CAPACITOR RECOMMENDATION

| <b>CAPACITOR</b> | <b>SIZE</b> | <b>VENDOR</b> | <b>PART NUMBER</b> |
|------------------|-------------|---------------|--------------------|
| $10\mu$ F/25V    | 1206        | TDK           | C3216X7R1E106K     |
| $22\mu F/25V$    | 1206        | Murata        | GRM31CR61E226KE15L |

#### HAVDD BUCK INDUCTOR

The inductance is selected to meet the output voltage ripple requirements and minimize the converter's response time to the load transient. Increasing the inductance reduces the ripple current and voltage. However, the large inductance values reduce the converter's response time to load transients. Taking all the factors into consideration, a 3.3µH to 10µH inductor range is recommended for the HAVDD buck converter. Besides the inductance, the DC resistance and the saturation current are also factors that need to be considered when choosing a buck inductor. Low DC resistance can help maintain high efficiency. Saturation current rating should be higher than the peak inductor current in the application. [Table 6](#page-16-2) shows some recommendations for the HAVDD buck inductor.



<span id="page-16-2"></span>

#### OUTPUT CAPACITOR

The output ripple and transient response typically drives the selection of an output capacitor. A 10µF or a 22µF ceramic capacitor is recommended (see [Table 7\)](#page-16-1).



<span id="page-16-1"></span>

#### <span id="page-16-0"></span>VIO Buck Converter

#### **OPERATION**

VIO buck converter is an asynchronous step down converter with a fixed switching frequency (750kHz) supplying power to the logic circuit of the LCD system. In continuous current mode, the relationship between input voltage and output voltage, is as shown in **Equation 11**.

<span id="page-16-5"></span>
$$
\frac{VIO}{V_{IN}} = D \tag{Eq. 11}
$$

where D is the duty cycle of the switching MOSFET.

The peak current limit of VIO buck converter is set to 2A, which restricts the maximum output current based on **Equation 12:** 

<span id="page-16-6"></span>
$$
I_{V IOMAX} = 2 - \frac{\Delta I_{P-P}}{2}
$$
 (EQ. 12)

Where  $\Delta I_{P-P}$  is the ripple current in the buck inductor as shown in **[Equation 13:](#page-16-7)** 

<span id="page-16-7"></span>
$$
\Delta I_{P-P} = \frac{VIO}{L \cdot f_{SW}} \cdot (1 - D)
$$
 (EQ. 13)

Where L is the buck inductance,  $f_{SW}$  is the switching frequency of VIO buck inductor.

ISL98604 uses internal feedback resistor divider to divide the output VIO voltage down to the nominal reference voltage. The VIO voltage is programmable through I<sup>2</sup>C control, which will be described in more detail in section  $\text{I}^2$ C Control" on [page 20.](#page-19-0)

#### INPUT CAPACITOR

Selection of input capacitance is important for input voltage ripple. A ceramic capacitor should be used because of its small ESR. Another important criteria when selecting input capacitor is that it should be able to support the maximum AC RMS current, which occurs at  $D = 0.5$  and maximum output current.

$$
I_{ACRMS} = \sqrt{D \cdot (1 - D)} \cdot I_{VIO}
$$
 (EQ. 14)

Where  $I_{VIO}$  is the output current of the VIO buck converter. [Table 8](#page-16-4) shows recommendations for input capacitors.

<span id="page-16-4"></span>





#### VIO BUCK INDUCTOR

The inductance is selected to meet the output voltage ripple requirements and minimize the converter's response time to the load transient. Increasing the inductance reduces the ripple current and voltage. However, the large inductance values reduce the converter's response time to load transients. Taking all the factors into consideration, a 3.3µH to 10µH inductor range is recommended for the VIO buck converter. Besides the inductance, the DC resistance and the saturation current are also factors that need to be considered when choosing a buck inductor. Low DC resistance can help maintain high efficiency. Saturation current rating should be higher than the peak inductor current in the application. [Table 9](#page-17-1) shows some recommendations for the VIO buck inductor.



<span id="page-17-1"></span>

#### VIO BUCK DIODE

A Schottky diode is recommended for its fast recovery time and low forward voltage. The reverse voltage rating should be higher than the maximum input voltage. The peak current rating should be higher than the current limit of the VIO switch, and the average current rating should be higher than the value given by [Equation 15.](#page-17-2)

$$
I_{\text{AVG}} = (1 - D)^* I_{\text{VIO}} \tag{Eq. 15}
$$

Where  $I_{VIO}$  is the output current of the VIO buck converter. [Table 10](#page-17-3) shows diode recommendations..

#### TABLE 10. VIO BUCK DIODE RECOMMENDATION

<span id="page-17-3"></span>

#### OUTPUT CAPACITOR

The output ripple and transient response typically drives the selection of output capacitor. 10µF or 22µF ceramic capacitors ([Table 11](#page-17-7)) are recommended.



<span id="page-17-7"></span>

#### <span id="page-17-0"></span>VCORE Buck Converter

#### **OPERATION**

VCORE buck converter is a synchronous step-down converter with a fixed switching frequency (1.5MHz) to generate voltage and supply current to the core circuit of the LCD system. In continuous current mode, the relationship between input voltage and output voltage is as shown in **Equation 16.** 

<span id="page-17-4"></span>
$$
\frac{\text{VCORE}}{\text{V}_{\text{IN}}} = \text{D} \tag{EQ. 16}
$$

where D is the duty cycle of the upper MOSFET and  $V_{1N}$  of the VCORE buck converter is the output voltage of the VIO buck converter.

The peak current limit of the VCORE buck converter is set to 1A, which restricts the maximum output current based on [Equation 17](#page-17-5):

<span id="page-17-5"></span>
$$
I_{VCOREMAX} = 1 - \frac{\Delta I_{P-P}}{2}
$$
 (EQ. 17)

Where  $\Delta I_{\mathsf{P-P}}$  is the ripple current in the buck inductor, as shown in [Equation 18](#page-17-6):

<span id="page-17-6"></span>
$$
\Delta I_{P-P} = \frac{VCORE}{L \cdot f_{SW}} \cdot (1 - D)
$$
 (EQ. 18)

Where L is the buck inductance and  $f_{SW}$  is the switching frequency of the VCORE buck inductor.

The ISL98604 uses internal feedback resistor divider to divide the output VCORE voltage down to the nominal reference voltage. The VCORE voltage is programmable through  $1<sup>2</sup>C$  control, which will be described in more detail in section  $\text{I}^2$ C Control" on [page 20.](#page-19-0)

#### <span id="page-17-2"></span>INPUT CAPACITOR

The input of the VCORE buck converter is internally connected to the output of VIO buck converter. Therefore, the output capacitors of the VIO buck converter also plays the role of input capacitor of the VCORE buck converter. Please refer to the "Output Capacitor" section of the "VIO Buck Converter" on [page 17](#page-16-0) for selection of input capacitors for the VCORE buck converter.

#### VCORE BUCK INDUCTOR

The inductance is selected to meet the output voltage ripple requirements and minimize the converter's response time to the load transient. Increasing the inductance reduces the ripple current and voltage. However, the large inductance values reduce the converter's response time to load transients. Besides the inductance, the DC resistance and the saturation current are also factors that need to be considered when choosing a buck inductor. Low DC resistance can help maintain high efficiency. Saturation current rating should be higher than the peak inductor current in the application. Taking all the factors into consideration, 2.2µH inductors as shown in [Table 12](#page-18-4) are recommended for the VCORE buck inductor.

<span id="page-18-4"></span>



#### OUTPUT CAPACITOR

The output ripple and transient response typically drives the selection of output capacitor. 10µF or 22µF ceramic capacitors ([Table 13](#page-18-5)) are recommended.



<span id="page-18-5"></span>

### <span id="page-18-0"></span>V<sub>ON</sub> Linear-Regulator Controller

The ISL98604 includes two independent linear-regulator controllers for positive output voltage ( $V_{ON}$ ) and negative voltage ( $V_{OFF}$ ). The  $V_{ON}$  and  $V_{OFF}$  linear-regulator controller subcircuit is shown in the "Typical Application Circuit" on page 4.

The  $V_{ON}$  power supply is used to power the positive supply of the row driver in the LCD panel. It consists of an external charge pump powered from the switching node (LX) of the boost converter, followed by a low dropout linear regulator (LDO\_ON). The LDO\_ON regulator uses an external PNP transistor as the pass element. The onboard LDO controller is a wide band (>10MHz) transconductance amplifier capable of 5mA output current, which is sufficient for up to 50mA or more output current under the low dropout condition (forced beta of 10). Typical  $V_{ON}$  voltage supported by ISL98604 is programmable from  $+19V$  to  $+34V$  through  $1^2C$  control, which will be described in more detail in section  $\frac{12}{C}$  Control" on [page 20.](#page-19-0)

### <span id="page-18-1"></span>V<sub>OFF</sub> Linear-Regulator Controller and Charge Pump

The  $V_{\text{OFF}}$  power supply is used to power the negative supply of the row driver in the LCD panel. It consists of an external diode-capacitor charge pump powered from the switching node of the VIO buck converter, followed by a low dropout linear regulator (LDO\_OFF). The LDO\_OFF regulator uses an external NPN transistor as the pass element. The onboard LDO controller is a wide band (>10MHz) transconductance amplifier capable of 5mA output current, which is sufficient for up to 50mA or more output current under the low dropout condition (forced beta of 10). Typical  $V_{\text{OFF}}$  voltage supported by ISL98604 is programmable from -8.1V to -1.8V through I<sup>2</sup>C control, which will be described in more detail in section "I<sup>2</sup>C Control" on [page 20.](#page-19-0)

#### <span id="page-18-2"></span>Calculation of the Linear Regulator Base-Emitter Resistors

For the pass transistor of the linear regulator, DC current gain (Hfe) and unity gain frequency (fT) are usually specified in the datasheet. The pass transistor adds a pole to the loop transfer function at fp = fT/Hfe. Therefore, in order to maintain phase margin at low frequency, the best choice for a pass device is often a high frequency, low gain switching transistor. Further improvement can be obtained by adding a base-emitter resistor  $R_{BF}$ , which increases the pole frequency to: fp = fT  $*$  (1 + Hfe  $*$  re/R<sub>BE</sub>)/Hfe, where  $re = KT/qlc$ . Therefore, choose the lowest value  $R_{BE}$  in the design as long as there is still enough base current  $(I_B)$  to support the maximum output current  $(I_C)$ .

For example, the  $V_{ON}$  linear regulator. If a Fairchild MMBT3906 PNP transistor is used as the external pass transistor  $(Q7$  in the  $T$ <sub>V</sub> pical Application Circuit" on page 4), then for a maximum  $V_{ON}$  operating requirement of 50mA, the data sheet indicates Hfe\_min = 60. The base-emitter saturation voltage is: Vbe\_max = 0.7V.

For the ISL98604, the minimum drive current is: I\_DRVP\_min = 3mA.

The minimum base-emitter resistor,  $R_{\text{BP}}$ , can now be calculated as **[Equation 19:](#page-18-6)** 

<span id="page-18-6"></span>

This is the minimum value that can be used so, we now choose a convenient value greater than this minimum value (e.g., 400W). Larger values may be used to reduce quiescent current, however, regulation may be adversely affected by supply noise if  $R_{BP}$  is made too high in value.

### <span id="page-18-3"></span>V<sub>ON</sub>/V<sub>OFF</sub> Charge Pump

Single or multiple stages of charge pumps are needed to generate output voltage higher than V<sub>BOOST</sub> and negative voltage. The charge pumps can be driven by switching node of the boost converter and VIO buck converter, as shown in "Typical Application Circuit" on [page 4.](#page-3-0)

The number of the charge pump stages can be calculated using [Equations 20](#page-18-7) and [21.](#page-18-8)

<span id="page-18-7"></span>
$$
\text{VOFF}_{\text{HEADROM}} = N \times V_{\text{IN}} - 2 \times N \times V_{\text{d}} - |\text{VOFF}| > 0 \tag{Eq. 20}
$$

<span id="page-18-8"></span>
$$
VON_{HEADROOM} = (N + 1) \times AVDD - N \times V_d - VON > 0
$$
 (EQ. 21)

Where N is the number of the charge pump stages,  $\bm{\mathsf{V}}_\mathbf{d}$  is the forward voltage drop of one Schottky diode used in the charge pumps.  $\bm{\mathsf{V}}_\textbf{d}$  is varied with forward current and ambient temperature, so it should be the maximum value in the diode datasheet according to max forward current and lowest temperature in the application condition.

Once the number of the charge pump stages is determined, the relationship between output voltages and the maximum current that the charge pump can deliver can be calculated using [Equations 22](#page-19-2) and [23](#page-19-3) as follows:



$$
V_{OFF} = N \times (-VIN + 2 \times V_d + |I_{VOFF}| / (Freq \times C_{fly}))
$$
 (EQ. 22)  

$$
V_{ON} = AVDD + N \times (AVDD - 2 \times V_d - |I_{VON}| / (Freq \times C_{fly}))
$$

$$
(\text{AVDD} - 2 \times \text{v}_d - |\text{VON}| / (\text{reg} \times \text{C}_{\text{fly}}))
$$
\n(EQ. 23)

Where Freq is the switching frequency of the AVDD boost, C\_fly is the flying capacitance (C64, C53 in the application diagram).  $I_{VON}$  and  $I_{VOFF}$  are the loadings of  $V_{ON}$  and  $V_{OFF}$ .

#### CHARGE PUMP OUTPUT CAPACITORS

A ceramic capacitor with low ESR is recommended. With ceramic capacitors, the output ripple voltage is dominated by the capacitance value. The capacitance value can be chosen by [Equation 24:](#page-19-4)

$$
C_{\text{OUT}} \ge \frac{I_{\text{OUT}}}{2 \times V_{\text{RIPPLE}} \times f_{\text{OSC}}}
$$
 (EQ. 24)

For  $V_{ON}$  charge pump,  $f_{OSC}$  is the switching frequency of boost converter; for  $V_{OFF}$  charge pump,  $f_{OSC}$  is the switching frequency of VIO buck converter.

### <span id="page-19-1"></span>V<sub>ON</sub> Temperature Compensation

The ISL98604 can output two levels of  $V_{ON}$  voltages depending on the temperature. A voltage divider which consists of two resistors (R61 and R62) and a thermistor, as shown in the "Typical Application Circuit" on page 4 connected to TCOMP pin is used to determine the  $V_{ON}$  voltage.

Figure  $21$  shows that the V<sub>ON</sub> voltage will be VON\_LT when the TCOMP voltage is above the compensation threshold voltage. If the TCOMP voltage is below the compensation threshold voltage, the  $V_{ON}$  voltage will be VON\_HT. There is a 20mV hysteresis between the threshold when TCOMP voltage rises and the threshold when TCOMP voltage falls. R61, R62, and thermistor values are selected to set the  $V_{ON}$  voltage at desired temperature. VON\_LT and VON\_HT are programmable through  $I^2C$  control, which will be described in more detail in section " $I^2C$ Control" in the following.



**TEMPERATURE HYSTERESIS RESULTED FROM VTCOMP\_HYST = 20mV**

#### **FIGURE 21. VON TEMPERATURE COMPENSATION**

### <span id="page-19-5"></span><span id="page-19-0"></span>l<sup>2</sup>C Control

The ISL98604 supports all rail outputs with fully programmable  $I^2C$ control. The programmed output values can be stored into EEPROM during the operation and read out.

<span id="page-19-3"></span><span id="page-19-2"></span>The  $I^2C$  protocol defines any device that sends data on to the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is a master and the device being controlled is the slave. The master always initiates data transfers and provides the clock for both transmit and receive operations. Therefore, ISL98604 operates as a slave device in all applications. The fall and rise time of SDA and SCL signal should be in the range listed in  $Table 14$ . The capacitive load on the  $1^2C$ bus is also specified in Table [14](#page-19-6).

All communication over the  $1<sup>2</sup>C$  interface is conducted by sending the MSB of each byte of data first.

TABLE 14. 1<sup>2</sup>C INTERFACE SPECIFICATION

<span id="page-19-6"></span><span id="page-19-4"></span>

| <b>PARAMETER</b>                     | <b>MIN</b> | <b>TYP</b> | MAX  | <b>UNITS</b> |
|--------------------------------------|------------|------------|------|--------------|
| <b>SDA and SCL Rise Time</b>         |            |            | 1000 | ns           |
| <b>SDA and SCL Fall Time</b>         |            |            | 300  | ns           |
| I <sup>2</sup> C Bus Capacitive Load |            |            | 400  | рF           |

#### PROTOCOL CONVENTIONS

Data states on the SDA line can change only during SCL LOW periods. SDA state changes during SCL HIGH are reserved for indicating START and STOP conditions (see [Figure 22](#page-20-0)). On power-up, the SDA pin is in the input mode.

All  $I^2C$  interface operations must begin with a START condition, which is a HIGH to LOW transition of SDA while SCL is HIGH. ISL98604 continuously monitors the SDA and SCL lines for the START condition and does not respond to any command until this condition is met (see [Figure 22](#page-20-0)). All I<sup>2</sup>C interface must be terminated by a STOP condition, which is a LOW to HIGH transition of SDA while SCL is high (see [Figure 22](#page-20-0)). An ACK (Acknowledge) is a software convention used to indicate a successful data transfer. The transmitting device, either master or slave, releases the SDA bus after transmitting eight bits. During the ninth clock cycle, the receiver pulls the SDA line LOW to acknowledge the reception of the eight bits of data (see [Figure 23](#page-20-1)).

#### WRITE OPERATION

To write into a DAC register (DR), it requires a START condition from the Master, followed by 7-bit device address ( $010000A<sub>0</sub>$ ),  $R/W$  bit (= 0 when writing), a valid DAC register address Byte (01h-09h), a data byte, and a STOP condition. After each of the three bytes, the ISL98604 responds with an ACK. At this time, if the data byte is to be written only to volatile registers, the device enters its standby state.

Example: Writing 21h to register address 01h (HAVDD)

To write data in the DAC registers into EEPROM, it requires a START condition from the Master, followed by 7-bit device address,  $R/W$  bit (= 0 when writing), Control Register (CR) address byte (FFh), a data byte of 80h to write data in DRs to EEPROM and a STOP condition. After each of the three bytes, ISL98604 responds with an ACK. If the Data Byte is to be written to EEPROM, ISL98604 begins its internal write cycle, which takes 25ms to finish. During the internal EEPROM write cycle, the device ignores transitions at the SDA and SCL pins and the SDA output is at high impedance state. When the internal EEPROM write cycle is completed, the ISL98604 enters its standby state.



Example: Writing current data in DRs into EEPROM.

#### READ OPERATION

To read from the DAC register (DR), it first requires to write 00 into the Control Register (CR) (FFh) to specify that the data is read from DR. Then it sends desired DR address to be read (00h-09h). Finally, it reads data from DR, which requires a START condition from Master, followed by 7-bit device address  $(010000A<sub>0</sub>)$ , R/W bit (= 1 when reading); the second byte contains the data read from the specified DR. Note that the Master will not acknowledge this byte. Finally, the last Master sends STOP condition.

Example: Reading data from DR address 06h ( $V_{OFF}$ ).

To read from EEPROM first, it first requires to write 01 into the Control Register (CR) (FFh) to specify that the data is read from EEPROM. Then it sends the desired DR address to be read (00h-09h). Finally, it reads data from DR, which requires a START condition from Master, followed by 7-bit device address  $(010000A<sub>0</sub>)$ , R/W bit (= 1 when reading); the second byte contains the data read from EEPROM. Note that the Master will not acknowledge this byte. Finally, the last Master sends STOP condition.

Example: Reading data from EEPROM address 06h ( $V_{OFF}$ ).



FIGURE 22. VALID DATA CHANGES, START, AND STOP CONDITION

<span id="page-20-1"></span><span id="page-20-0"></span>

FIGURE 23. ACKNOWLEDGE RESPONSE FROM RECEIVER

#### REGISTER MAP AND REGISTER VALUES

[Table 15](#page-21-1) shows the address of the DAC registers and their default values. [Table 16](#page-21-0) shows the data format of each register. [Table 17](#page-22-0) shows the parameters corresponding to different register values.

#### TABLE 15. MEMORY MAP OF DAC REGISTER AND EEPROM

<span id="page-21-1"></span>

### <span id="page-21-0"></span>TABLE 16. DATA FORMAT OF DAC REGISTER AND EEPROM AVDD (Default Data: 21h) MSB DESIGN AND LOCAL CONTROL CO R R 1 0 0 0 0 1 HAVDD (Default Data: 20h) MSB DESIGN AND LOCAL CONTROL CO R R 1 0 0 0 0 0 VIO (Default Data: 03h) MSB DESIGN AND LOCAL CONTROL CO R R R R R 0 1 1 VCORE (Default Data: 01h) MSB DESIGN AND LOCAL CONTROL CO R R R R 0 0 0 1 VON\_LT (Default Data: 09h) MSB DESIGN AND LOCAL CONTROL CO R R R R 1 0 0 1 VON\_HT (Default Data: 09h) MSB DESIGN AND LOCAL CONTROL CO R R R R 1 0 0 1 V<sub>OFF</sub> (Default Data: 20h) MSB DESIGN AND LOCAL CONTROL CO R R 1 0 0 0 0 0 DLY1 (Default Data: 01h)



#### DLY2 (Default Data: 03h)



#### DLY3 (Default Data: 03h)



#### Control Register (Default Data: 00h)



R: Reserved

<Contol Register Data> 0h: Read DAC register data only 01h: ead EEPROM data only 80h Write all DAC Register data to EEPROM



<span id="page-22-0"></span>

| <b>ADDRESS</b>          |            | <b>OOh</b>                  | 01h                          | 02h                 | 03h                          | 04h                           | 05h                    | 06h                | 07h             | 08h          | 09h          |
|-------------------------|------------|-----------------------------|------------------------------|---------------------|------------------------------|-------------------------------|------------------------|--------------------|-----------------|--------------|--------------|
| <b>STEP</b>             | <b>HEX</b> | <b>AVDD</b><br>$\mathbf{w}$ | <b>HAVDD</b><br>$\mathbf{w}$ | VIO<br>$\mathbf{w}$ | <b>VCORE</b><br>$\mathbf{w}$ | <b>VON_LT</b><br>$\mathbf{w}$ | VON_HT<br>$\mathbf{w}$ | <b>VOFF</b><br>(V) | DLY1<br>(ms)    | DLY2<br>(ms) | DLY3<br>(ms) |
| $\mathbf 0$             | 00h        | 12.7                        | 6.40                         | 3.0                 | 0.9                          | 19                            | 17                     | $-1.8$             | $\mathbf 0$     | $\mathbf 0$  | $\mathbf 0$  |
| $\mathbf{1}$            | 01h        | 12.8                        | 6.45                         | 3.1                 | 1.0                          | 20                            | 18                     | $-1.9$             | 10 <sub>1</sub> | 10           | 10           |
| $\overline{2}$          | 02h        | 12.9                        | 6.50                         | 3.2                 | $1.1$                        | ${\bf 21}$                    | 19                     | $-2.0$             | 20              | 20           | 20           |
| 3                       | 03h        | 13.0                        | 6.55                         | 3.3 <sub>1</sub>    | 1.2                          | 22                            | 20                     | $-2.1$             | 30              | 30           | 30           |
| $\overline{\mathbf{4}}$ | 04h        | 13.1                        | 6.60                         | 3.4                 | 1.3                          | 23                            | 21                     | $-2.2$             | 40              | 40           | 40           |
| 5                       | 05h        | 13.2                        | 6.65                         | 3.5                 | 1.4                          | 24                            | 22                     | $-2.3$             | 50              | 50           | 50           |
| 6                       | 06h        | 13.3                        | 6.70                         | 3.6                 | 1.5                          | 25                            | 23                     | $-2.4$             | 60              | 60           | 60           |
| $\mathbf{7}$            | 07h        | 13.4                        | 6.75                         | 3.7                 | 1.6                          | 26                            | 24                     | $-2.5$             | 70              | 70           | 70           |
| 8                       | 08h        | 13.5                        | 6.80                         |                     | 1.7                          | 27                            | 25                     | $-2.6$             |                 |              |              |
| 9                       | 09h        | 13.6                        | 6.85                         |                     | $1.8\,$                      | 28                            | 26                     | $-2.7$             |                 |              |              |
| 10                      | 0Ah        | 13.7                        | 6.90                         |                     | 1.9                          | 29                            | 27                     | $-2.8$             |                 |              |              |
| 11                      | 0Bh        | 13.8                        | 6.95                         |                     | 2.0                          | 30                            | 28                     | $-2.9$             |                 |              |              |
| 12                      | 0Ch        | 13.9                        | 7.00                         |                     | $2.1\,$                      | 31                            | 29                     | $-3.0$             |                 |              |              |
| 13                      | 0Dh        | 14.0                        | 7.05                         |                     | 2.2                          | 32                            | 30                     | $-3.1$             |                 |              |              |
| 14                      | 0Eh        | 14.1                        | 7.10                         |                     | 2.3                          | 33                            | 31                     | $-3.2$             |                 |              |              |
| 15                      | 0Fh        | 14.2                        | 7.15                         |                     | 2.4                          | 34                            | 32                     | $-3.3$             |                 |              |              |
| 16                      | 10h        | 14.3                        | 7.20                         |                     |                              |                               |                        | $-3.4$             |                 |              |              |
| 17                      | 11h        | 14.4                        | 7.25                         |                     |                              |                               |                        | $-3.5$             |                 |              |              |
| 18                      | 12h        | 14.5                        | 7.30                         |                     |                              |                               |                        | $-3.6$             |                 |              |              |
| 19                      | 13h        | 14.6                        | 7.35                         |                     |                              |                               |                        | $-3.7$             |                 |              |              |
| 20                      | 14h        | 14.7                        | 7.40                         |                     |                              |                               |                        | $-3.8$             |                 |              |              |
| 21                      | 15h        | 14.8                        | 7.45                         |                     |                              |                               |                        | $-3.9$             |                 |              |              |
| 22                      | 16h        | 14.9                        | 7.50                         |                     |                              |                               |                        | $-4.0$             |                 |              |              |
| 23                      | 17h        | 15.0                        | 7.55                         |                     |                              |                               |                        | $-4.1$             |                 |              |              |
| 24                      | 18h        | 15.1                        | 7.60                         |                     |                              |                               |                        | $-4.2$             |                 |              |              |
| 25                      | 19h        | 15.2                        | 7.65                         |                     |                              |                               |                        | $-4.3$             |                 |              |              |
| 26                      | 1Ah        | 15.3                        | 7.70                         |                     |                              |                               |                        | $-4.4$             |                 |              |              |
| 27                      | 1Bh        | 15.4                        | 7.75                         |                     |                              |                               |                        | $-4.5$             |                 |              |              |
| 28                      | 1Ch        | 15.5                        | 7.80                         |                     |                              |                               |                        | -4.6               |                 |              |              |
| 29                      | 1Dh        | 15.6                        | 7.85                         |                     |                              |                               |                        | $-4.7$             |                 |              |              |
| 30                      | 1Eh        | 15.7                        | 7.90                         |                     |                              |                               |                        | -4.8               |                 |              |              |
| 31                      | 1Fh        | 15.8                        | 7.95                         |                     |                              |                               |                        | $-4.9$             |                 |              |              |
| 32                      | 20h        | 15.9                        | 8.00                         |                     |                              |                               |                        | $-5.0$             |                 |              |              |
| 33                      | 21h        | 16.0                        | 8.05                         |                     |                              |                               |                        | $-5.1$             |                 |              |              |
| 34                      | 22h        | 16.1                        | 8.10                         |                     |                              |                               |                        | $-5.2$             |                 |              |              |
| 35                      | 23h        | 16.2                        | 8.15                         |                     |                              |                               |                        | $-5.3$             |                 |              |              |
| 36                      | 24h        | 16.3                        | 8.20                         |                     |                              |                               |                        | $-5.4$             |                 |              |              |
| 37                      | 25h        | 16.4                        | 8.25                         |                     |                              |                               |                        | $-5.5$             |                 |              |              |

TABLE 17. PARAMETER VALUES CORRESPONDING TO REGISTER VALUES



| <b>ADDRESS</b> |            | <b>OOh</b>                  | 01h                          | 02h                 | 03h                                       | 04h                          | 05h                    | 06h                         | 07h          | 08h                      | 09h          |
|----------------|------------|-----------------------------|------------------------------|---------------------|-------------------------------------------|------------------------------|------------------------|-----------------------------|--------------|--------------------------|--------------|
| <b>STEP</b>    | <b>HEX</b> | <b>AVDD</b><br>$\mathbf{w}$ | <b>HAVDD</b><br>$\mathbf{w}$ | VIO<br>$\mathbf{w}$ | <b>VCORE</b><br>$\boldsymbol{\mathsf{w}}$ | <b>VON_LT</b><br>$\mathbf w$ | VON_HT<br>$\mathbf{w}$ | <b>VOFF</b><br>$\mathbf{w}$ | DLY1<br>(ms) | DLY <sub>2</sub><br>(ms) | DLY3<br>(ms) |
| 38             | 26h        | 16.5                        | 8.30                         |                     |                                           |                              |                        | $-5.6$                      |              |                          |              |
| 39             | 27h        | 16.6                        | 8.35                         |                     |                                           |                              |                        | $-5.7$                      |              |                          |              |
| 40             | 28h        | 16.7                        | 8.40                         |                     |                                           |                              |                        | $-5.8$                      |              |                          |              |
| 41             | 29h        | 16.8                        | 8.45                         |                     |                                           |                              |                        | $-5.9$                      |              |                          |              |
| 42             | 2Ah        | 16.9                        | 8.50                         |                     |                                           |                              |                        | $-6.0$                      |              |                          |              |
| 43             | 2Bh        | 17.0                        | 8.55                         |                     |                                           |                              |                        | $-6.1$                      |              |                          |              |
| 44             | 2Ch        | 17.1                        | 8.60                         |                     |                                           |                              |                        | $-6.2$                      |              |                          |              |
| 45             | 2Dh        | 17.2                        | 8.65                         |                     |                                           |                              |                        | $-6.3$                      |              |                          |              |
| 46             | 2Eh        | 17.3                        | 8.70                         |                     |                                           |                              |                        | $-6.4$                      |              |                          |              |
| 47             | 2Fh        | 17.4                        | 8.75                         |                     |                                           |                              |                        | $-6.5$                      |              |                          |              |
| 48             | 30h        | 17.5                        | 8.80                         |                     |                                           |                              |                        | $-6.6$                      |              |                          |              |
| 49             | 31h        | 17.6                        | 8.85                         |                     |                                           |                              |                        | $-6.7$                      |              |                          |              |
| 50             | 32h        | 17.7                        | 8.90                         |                     |                                           |                              |                        | $-6.8$                      |              |                          |              |
| 51             | 33h        | 17.8                        | 8.95                         |                     |                                           |                              |                        | $-6.9$                      |              |                          |              |
| 52             | 34h        | 17.9                        | 9.00                         |                     |                                           |                              |                        | $-7.0$                      |              |                          |              |
| 53             | 35h        | 18.0                        | 9.05                         |                     |                                           |                              |                        | $-7.1$                      |              |                          |              |
| 54             | 36h        | 18.1                        | 9.10                         |                     |                                           |                              |                        | $-7.2$                      |              |                          |              |
| 55             | 37h        | 18.2                        | 9.15                         |                     |                                           |                              |                        | $-7.3$                      |              |                          |              |
| 56             | 38h        | 18.3                        | 9.20                         |                     |                                           |                              |                        | $-7.4$                      |              |                          |              |
| 57             | 39h        | 18.4                        | 9.25                         |                     |                                           |                              |                        | $-7.5$                      |              |                          |              |
| 58             | 3Ah        | 18.5                        | 9.30                         |                     |                                           |                              |                        | $-7.6$                      |              |                          |              |
| 59             | 3Bh        | 18.6                        | 9.35                         |                     |                                           |                              |                        | $-7.7$                      |              |                          |              |
| 60             | 3Ch        | 18.7                        | 9.40                         |                     |                                           |                              |                        | $-7.8$                      |              |                          |              |
| 61             | 3Dh        | 18.8                        | 9.45                         |                     |                                           |                              |                        | $-7.9$                      |              |                          |              |
| 62             | 3Eh        | 18.9                        | 9.50                         |                     |                                           |                              |                        | $-8.0$                      |              |                          |              |
| 63             | 3Fh        | 19.0                        | 9.55                         |                     |                                           |                              |                        | $-8.1$                      |              |                          |              |

TABLE 17. PARAMETER VALUES CORRESPONDING TO REGISTER VALUES (Continued)

NOTE: Shaded numbers are the factory default at power-up.

#### PROTECTIONS

The ISL98604 integrates overcurrent protection (OCP), overvoltage protection (OVP), and over-temperature protection (OTP). The protection threshold and the reaction of the chip are listed in [Table 18](#page-24-2).

<span id="page-24-2"></span>

#### TABLE 18. ISL98604 PROTECTION TABLE

### <span id="page-24-0"></span>Start-Up Sequence

When VIN rising exceeds UVLO and EN is high, VIO and VCORE start-up. When VIO and VCORE reach 90% of the their target values, after a delay time of DLY1, PGOOD rises up and VOFF soft-starts; when VOFF reaches 90% of its target value, after a delay time of DLY2, AVDD and HAVDD start to rise up. The soft-start time of AVDD and HAVDD depends on the capacitance on the soft-start pin. When AVDD and HAVDD reach 90% of their target values, after a delay time of DLY3,  $V_{ON}$  starts to rise up. DLY1, DLY2 and DLY3 are programmable through I<sup>2</sup>C control, which is described in section " $1^2C$  Control" on [page 20](#page-19-0). The detailed start-up sequence is shown in **Figure 24**.

#### <span id="page-24-1"></span>Layout Recommendation

PCB layout is critical especially at high switching frequency. The device's performance, including efficiency, output noise, transient response and control loop stability is dramatically affected by the PCB layout.

There are some general guidelines for layout:

- 1. Place the external power components (the input capacitors, output capacitors, boost inductor and output diodes, etc.) in close proximity to the device. Traces to these components should be kept as short and wide as possible to minimize parasitic inductance and resistance.
- 2. Place  $V_{DC}$  and  $V_{REF}$  bypass capacitors close to the pins.
- 3. Reduce the loop with large AC amplitudes and fast slew rate.
- 4. The feedback network should sense the output voltage directly from the point of load, and be as far away from the LX node as possible.
- 5. The power ground (PGND) and signal ground (SGND) pins should be connected at the ISL98604 exposed die plate area.
- 6. The exposed die plate, on the underside of the package, should be soldered to an equivalent area of metal on the PCB. This contact area should have multiple via connections to the back of the PCB as well as connections to intermediate PCB layers, if available, to maximize thermal dissipation away from the IC.
- 7. To minimize the thermal resistance of the package when soldered to a multilayer PCB, the amount of copper track and ground plane area connected to the exposed die plate should be maximized and spread out as far as possible from the IC. The bottom and top PCB areas especially should be maximized to allow thermal dissipation to the surrounding air.
- 8. Minimize feedback input track lengths to avoid switching noise pick-up.

A demo board is available to illustrate the proper layout implementation.





#### NOTES:

- 8. VIO and VCORE start when EN is enabled and 90% rising point will occur at the same time. The timing gap between VIO and VCORE at 90% rising point will be less than 3ms.
- 9. PGOOD and V<sub>OFF</sub> will be triggered after VIO and VCORE rise and not before delay time DLY1.
- 10. AVDD and HAVDD start-up after delay time DLY2. Both are synchronized at 50% rising point.
- <span id="page-25-0"></span>11.  $V_{ON}$  will be triggered after AVDD and HAVDD rise and not before delay time DLY3.

#### FIGURE 24. ISL98604 START-UP SEQUENCE



## <span id="page-26-0"></span>Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.



## <span id="page-26-1"></span>About Intersil

IIntersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets. For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at [www.intersil.com.](www.intersil.com)

You may report errors or suggestions for improving this datasheet by visiting [www.intersil.com/ask](http://www.intersil.com/en/support/support-faqs.html?p_page=ask.php&p_prods=679&p_icf_7=ISL98604).

Reliability reports are also available from our website at [www.intersil.com/support](http://www.intersil.com/en/support/qualandreliability.html#reliability)

© Copyright Intersil Americas LLC 2012-2015. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see [www.intersil.com/en/products.html](http://www.intersil.com/en/products.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)

[Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted](http://www.intersil.com/en/products.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer) in the quality certifications found at [www.intersil.com/en/support/qualandreliability.html](http://www.intersil.com/en/support/qualandreliability.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)

*Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.*

For information regarding Intersil Corporation and its products, see [www.intersil.com](http://www.intersil.com?utm_source=intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)

April 9, 2015



# <span id="page-27-0"></span>Package Outline Drawing

L40.5x5D

40 LEAD THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 0, 9/ 10



**NOTES:**

- **Dimensions in ( ) for Reference Only. 1. Dimensions are in millimeters.**
- **Dimensioning and tolerancing conform to ASME Y14.5m-1994. 2.**
- **Unless otherwise specified, tolerance : Decimal ± 0.05 3.**
- **between 0.15mm and 0.27mm from the terminal tip. Dimension b applies to the metallized terminal and is measured 4.**
- **Tiebar shown (if present) is a non-functional feature. 5.**
- **located within the zone indicated. The pin #1 identifier may be The configuration of the pin #1 identifier is optional, but must be 6. either a mold or mark feature.**
- **7. JEDEC reference drawing: MO-220WHHE-1**

