

# *MP2303A*

**3A, 28V, 360kHz Synchronous Rectified Step-Down Converter** 

**The Future of Analog IC Technology**

### **DESCRIPTION**

The MP2303A is a monolithic synchronous buck regulator. The device integrates a 150mΩ high-side MOSFET and a 80mΩ low-side MOSFET that provide 3A continuous load current over a wide operating input voltage of 4.7V to 28V. Current mode control provides fast transient response and cycle-by-cycle current limit.

An adjustable soft-start prevents inrush current at turn-on. In shutdown mode, the supply current drops to lower than 1μA.

This device, available in an 8-pin SOIC and PDIP-8 packages, provides a very compact system solution with minimal reliance on external components.

### **FEATURES**

- 3A Output Current
- Wide 4.7V to 28V Operating Input Range
- Integrated MOSFET Switches
- Output Adjustable from 0.80V to 25V
- Up to 95% Efficiency
- Programmable Soft-Start
- Stable with Low ESR Ceramic Output Capacitors
- Fixed 360kHz Frequency
- Cycle-by-Cycle Over Current Protection
- Input Under Voltage Lockout
- Available in thermally enhanced 8-Pin SOIC and PDIP-8 packages

### **APPLICATIONS**

- Distributed Power Systems
- Pre-Regulator for Linear Regulators
- Notebook Computers

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Products, Quality Assurance page. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.



# **TYPICAL APPLICATION**





#### **ORDERING INFORMATION**



 $*$  For Tape & Reel, add suffix  $-Z$  (e.g. MP2303ADN-Z);

For RoHS compliant packaging, add suffix -LF (e.g. MP2303ADN-LF-Z)

\*\* For Tape & Reel, add suffix -Z (e.g. MP2303ADP-Z);

For RoHS compliant packaging, add suffix  $-LF$  (e.g. MP2303ADP-LF-Z)

## **PACKAGE REFERENCE**



### **ABSOLUTE MAXIMUM RATINGS (1)**

Supply Voltage VIN ........................ -0.3V to +30V Switch Voltage VSW .................. -1V to VIN + 0.3V Boost Voltage  $V_{BS}$  ..........  $V_{SW}$  - 0.3V to  $V_{SW}$  + 6V All Other Pins .................................. -0.3V to +6V Junction Temperature ............................... 150°C Continuous Power Dissipation  $(T_A =$  $+25^{\circ}C^{(2)}$ SOIC8E ...................................................... 2.5W PDIP8 ........................................................ 1.2W Lead Temperature .................................... 260°C Storage Temperature .............. -65°C to +150°C

### *Recommended Operating Conditions*  **(3)**





#### **Notes:**

- 1) Exceeding these ratings may damage the device.<br>2) The maximum allowable power dissination is a fu
- The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) = (T<sub>J</sub> (MAX)-TA)/θJA. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB..

### **ELECTRICAL CHARACTERISTICS (5)**

 $V_{\text{in}}$  = 12V,  $T_{\text{A}}$  = +25<sup>o</sup>C, unless otherwise noted.



#### **Notes:**

5) 100% production test at +25°C. Specifications over the temperature range are guaranteed by design and characterization.

### **PIN FUNCTIONS**







11 I





#### **OPERATION FUNCTIONAL DESCRIPTION**

The MP2303A is a synchronous rectified, current-mode, step-down regulator. It regulates input voltages from 4.7V to 28V down to an output voltage as low as 0.80V, and supplies up to 3A of load current.

The MP2303A uses current-mode control to regulate the output voltage. The output voltage is measured at FB through a resistive voltage divider and amplified through the internal transconductance error amplifier. The voltage at COMP pin is compared to the switch current measured internally to control the output voltage.

The converter uses internal N-Channel MOSFET switches to step-down the input voltage to the regulated output voltage. Since the high side MOSFET requires a gate voltage greater than the input voltage, a boost capacitor connected between SW and BS is needed to drive the high side gate. The boost capacitor is charged from the internal 5V rail when SW is low.

When the MP2303A FB pin exceeds 20% of the nominal regulation voltage of 0.80V, the over voltage comparator is tripped and latched; the GND, forcing the high-side switch off.

### **APPLICATIONS INFORMATION COMPONENT SELECTION**

#### **Setting the Output Voltage**

The output voltage is set using a resistive voltage divider from the output voltage to FB pin. The voltage divider divides the output voltage down to the feedback voltage by the ratio:

$$
V_{FB} = V_{OUT} \frac{R2}{R1 + R2}
$$

Thus the output voltage is:

$$
V_{OUT}=0.80\times\frac{R1+R2}{R2}
$$

Where  $V_{FB}$  is the feedback voltage and  $V_{OUT}$  is the output voltage.

A typical value for R2 can be as high as 100k $\Omega$ , but a typical value is 10kΩ. Using that value, R1 is determined by:

$$
R1 = 12.5 \times (V_{OUT} - 0.80)(k\Omega)
$$

For example, for a 3.3V output voltage, R2 is 10kΩ, and R1 is 31.25kΩ.

#### **Configuring the EN control**

EN high to turn on the regulator and EN low to turn it off. Do not float the pin.

For automatic start-up the EN pin can be pulled up to input voltage through a resistive voltage divider. Choose the values of the pull-up resistor ( $R_{UP}$  from  $V_{IN}$  to EN pin) and pull-down resistor  $(R_{\text{DOWN}}$  from EN pin to GND) to determine the automatic start-up voltage:

$$
V_{IN-STAT} = 1.3 \times \frac{(R_{UP} + R_{DOWN})}{R_{DOWN}}(V)
$$

For example, for  $R_{UP}$ =100kΩ and  $R_{DOWN}$ =20kΩ, the  $V_{IN\text{-}START}$  is set at 7.8V.

Note the EN voltage should be no greater than 6V. If the resistive voltage divider will make it run over, please use a zener (below 6V) to clamp it.

To avoid noise, a 10nF ceramic capacitor from EN to GND is recommended.

#### **Inductor**

The inductor is required to supply constant current to the output load while being driven by the switched input voltage. A larger value

inductor will result in less ripple current that will result in lower output ripple voltage. However, the larger value inductor will have a larger physical size, higher series resistance, and/or lower saturation current. A good rule for determining the inductance to use is to allow the peak-to-peak ripple current in the inductor to be approximately 30% of the maximum switch current limit. Also, make sure that the peak inductor current is below the maximum switch current limit. The inductance value can be calculated by: **EVERTIFICITION** the dialog of the maximum including the particular term is the same of t

$$
L = \frac{V_{OUT}}{f_S \times \Delta I} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)
$$

Where  $V_{IN}$  is the input voltage,  $f_S$  is the switching frequency, and ΔIL is the peak-topeak inductor ripple current.

Choose an inductor that will not saturate under the maximum inductor peak current. The peak inductor current can be calculated by:

$$
I_{LP} = I_{LOAD} + \frac{V_{OUT}}{2 \times f_S \times L} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)
$$

Where I<sub>LOAD</sub> is the load current.

#### **Optional Schottky Diode**

During the transition between high-side switch and low-side switch, the body diode of the lowside power MOSFET conducts the inductor current. The forward voltage of this body diode is high. An optional Schottky diode may be paralleled between the SW pin and GND pin to improve overall efficiency. Table 2 lists example Schottky diodes and their Manufacturers.  $V = -0.80$ <br>
Where  $V_{IN}$  is the input voltage and  $V_{OUT}$  is where  $V_{IN}$  is the input voltage and  $V_{OUT}$  is witching frequency, and  $\Delta l$ <br>  $V_{OUT} - 0.80$ /(k2)<br>
Where  $V_{IN}$  is the input voltage, R2 is<br>  $V_{OUT} - 0.80$ /(k2)<br>
Whe EN pin and EN low to<br>
Listing that value, R1<br>
Using that value, R1<br>
Using that value, R1<br>
Using that value, R1<br>
Choose an inductor ripple current.<br>
The peak inductor ripple current.<br>
The peak inductor properties are the p





MP2303A Rev.1.1 www.MonolithicPower.com<br>7/25/2012 MPS Proprietary Information Patent Protected Unauthorized Photocopy and Duplication Prohibited MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.

© 2012 MPS. All Rights Reserved.

#### **Input Capacitor**

The input current to the step-down converter is discontinuous, therefore a capacitor is required to supply the AC current to the step-down converter while maintaining the DC input voltage. Use low ESR capacitors for the best performance. Ceramic capacitors are preferred, but tantalum or low-ESR electrolytic capacitors may also suffice. Choose X5R or X7R dielectrics when using ceramic capacitors.

Since the input capacitor (C1) absorbs the input switching current it requires an adequate ripple current rating. The RMS current in the input capacitor can be estimated by:

$$
I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times (1 - \frac{V_{OUT}}{V_{IN}})
$$

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , where:

$$
I_{C1} = \frac{I_{LOAD}}{2}
$$

For simplification, choose the input capacitor whose RMS current rating greater than half of the maximum load current.

The input capacitor can be electrolytic, tantalum or ceramic. When using electrolytic or tantalum capacitors, a small, high quality ceramic capacitor, i.e. 0.1μF, should be placed as close to the IC as possible. When using ceramic capacitors, make sure that they have enough capacitance to provide sufficient charge to prevent excessive voltage ripple at input. The input voltage ripple caused by capacitance can be estimated by: In the set of state the set of state of the set of state interesting in the set of state interesting in the case of contrast tensor is equilible to the set of state interesting in the case of contrast contrast tensor and Head by:<br>  $\frac{1}{\sqrt{n}}$ <br>
AV<sub>OUT</sub>  $\times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}})$ <br>
( $\frac{V_{\text{OUT}}}{V_{\text{IN}}}$ )<br>
( $\frac{V_{\text{OUT}}}{V_{\text{$ 

$$
\Delta V_{IN} = \frac{I_{LOAD}}{f_S \times C1} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)
$$

#### **Output Capacitor**

The output capacitor is required to maintain the DC output voltage. Ceramic, tantalum, or low ESR electrolytic capacitors are recommended. Low ESR capacitors are preferred to keep the output voltage ripple low. The output voltage ripple can be estimated by:

$$
\Delta V_{OUT} = \frac{V_{OUT}}{f_S \times L} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \times \left(R_{ESR} + \frac{1}{8 \times f_S \times C2}\right)
$$

Where C2 is the output capacitance value and  $R<sub>FSR</sub>$  is the equivalent series resistance (ESR) value of the output capacitor.

In the case of ceramic capacitors, the impedance at the switching frequency is dominated by the capacitance. The output voltage ripple is mainly caused by the capacitance. For simplification, the output voltage ripple can be estimated by:

$$
\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{S}}^2 \times L \times C2} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)
$$

In the case of tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated to:

$$
\Delta V_{OUT} = \frac{V_{OUT}}{f_s \times L} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \times R_{ESR}
$$

The characteristics of the output capacitor also affect the stability of the regulation system. The MP2303A can be optimized for a wide range of capacitance and ESR values.

#### **Compensation Components**

MP2303A employs current mode control for easy compensation and fast transient response. The system stability and transient response are controlled through the COMP pin. COMP pin is the output of the internal transconductance error amplifier. A series capacitor-resistor combination sets a pole-zero combination to control the characteristics of the control system. And  $\frac{x}{2}$ <br>  $\frac{y}{2}$ <br>
about  $\frac{y_{out}}{2}$  and the characteristics of the output capacitor<br>  $\frac{x}{2}$ <br>  $\frac{y_{out}}{2}$ <br>  $\frac{y$ 

The DC gain of the voltage feedback loop is given by:

$$
A_{\text{VDC}} = R_{\text{LOAD}} \times G_{\text{CS}} \times A_{\text{VEA}} \times \frac{V_{\text{FB}}}{V_{\text{OUT}}}
$$

Where  $A_{VEA}$  is the error amplifier voltage gain,  $G_{CS}$  is the current sense transconductance,  $R_{\text{LOAD}}$  is the load resistor value. The system has 2 poles of importance. One is due to the compensation capacitor (C3) and the output resistor of error amplifier, and the other is due to the output capacitor and the load resistor. These poles are located at:

$$
f_{P1}=\frac{G_{EA}}{2\pi\times C3\times A_{VEA}}
$$

MP2303A Rev.1.1 www.MonolithicPower.com **10** MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2012 MPS. All Rights Reserved.

$$
f_{P2}=\frac{1}{2\pi\times C2\times R_{LOAD}}
$$

$$
f_{Z1}=\frac{1}{2\pi\times C3\times R3}
$$

$$
f_{ESR} = \frac{1}{2\pi \times C2 \times R_{ESR}}
$$

$$
f_{P3} = \frac{1}{2\pi \times C6 \times R3}
$$

Table 3 lists the typical values of compensation components for some standard output voltages with various output capacitors and inductors. The values of the compensation components have been optimized for fast transient responses and good stability at given conditions.

**Table 3–Compensation Values for Typical Output Voltage/Capacitor Combinations** 

| $f_{P2} = \frac{1}{2\pi \times C2 \times R_{\text{LOAD}}}$                                                                                                                                                                                                                                                                                                                     | $\sim$ componention values for rypical<br><b>Output Voltage/Capacitor Combinations</b>                                                                                                                                                                                                                                                                              |                             |                                       |             |                         |                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------------|-------------|-------------------------|----------------|
| Where<br>the<br>amplifier<br>$G_{EA}$<br>is<br>error                                                                                                                                                                                                                                                                                                                           | $V_{OUT}$                                                                                                                                                                                                                                                                                                                                                           | L1                          | C <sub>2</sub>                        | R3          | C3                      | C <sub>6</sub> |
| transconductance, and $R_{\text{LOAD}}$ is the load resistor<br>value.                                                                                                                                                                                                                                                                                                         | 1.8V                                                                                                                                                                                                                                                                                                                                                                | $4.7\muH$                   | $100\mu F$<br>Ceramic                 |             | $8.2k\Omega$ 3.3nF      | None           |
| The system has one zero of importance, due to the<br>(C3)<br>compensation<br>capacitor<br>and<br>the                                                                                                                                                                                                                                                                           | 2.5V                                                                                                                                                                                                                                                                                                                                                                | $4.7 -$<br>$6.8\mu H$       | $47 \mu F$<br>Ceramic                 |             | $5.6$ k $\Omega$ 4.7nF  | None           |
| compensation resistor (R3). This zero is located at:                                                                                                                                                                                                                                                                                                                           | 3.3V                                                                                                                                                                                                                                                                                                                                                                | $6.8 -$<br>$10\muH$         | $22\mu$ Fx2<br>Ceramic                |             | $7.5k\Omega$ 4.7nF      | None           |
| $f_{Z1} = \frac{1}{2\pi \times C3 \times R3}$                                                                                                                                                                                                                                                                                                                                  | 5V                                                                                                                                                                                                                                                                                                                                                                  | $10 -$<br>15 <sub>µ</sub> H | $22\mu$ Fx2<br>Ceramic                | $10k\Omega$ | 3.3nF                   | None           |
| The system may have another zero of<br>importance, if the output capacitor has a large                                                                                                                                                                                                                                                                                         | 12V                                                                                                                                                                                                                                                                                                                                                                 | $15 -$<br>$22\mu H$         | $22\mu$ Fx2<br>Ceramic                | $25k\Omega$ | 3.3nF                   | None           |
| capacitance and/or a high ESR value. The zero,<br>due to the ESR and capacitance of the output                                                                                                                                                                                                                                                                                 | 2.5V                                                                                                                                                                                                                                                                                                                                                                | $4.7 -$<br>$6.8\mu H$       | 560µF Al.<br>$30 \text{m} \Omega$ ESR | $70k\Omega$ |                         | 3.3nF 150pF    |
| capacitor, is located at:                                                                                                                                                                                                                                                                                                                                                      | 3.3V                                                                                                                                                                                                                                                                                                                                                                | $6.8 -$<br>$10\muH$         | <b>560µF AI</b><br>30mΩ ESR           |             | $90k\Omega$ 3.3nF 100pF |                |
| $f_{ESR} = \frac{1}{2\pi \times C2 \times R_{ESP}}$                                                                                                                                                                                                                                                                                                                            | 5V                                                                                                                                                                                                                                                                                                                                                                  | $10-$<br>15 <sub>µ</sub> H  | 470µF AI.<br>$30 \text{m}\Omega$ ESR  |             | $100k\Omega$ 3.3nF      | 50pF           |
| In<br>this case, a third pole set by<br>the b<br>compensation capacitor (C6)<br>the<br>and                                                                                                                                                                                                                                                                                     | 12V                                                                                                                                                                                                                                                                                                                                                                 | $15 -$<br>$22\mu H$         | 220µF AI.<br>30mΩ ESR                 |             | $120k\Omega$ 3.3nF      | 50pF           |
| compensation resistor (R3) is<br>used to<br>compensate the effect of the ESR zero on the<br>loop gain. This pole is located at:<br>$f_{P3} = \frac{1}{2\pi \times C6 \times R3}$<br>The goal of compensation design is to shape                                                                                                                                                | To optimize the compensation components for<br>conditions not listed in Table 3, the following<br>procedure can be used.<br>1. Choose the compensation resistor (R3) to set<br>the desired crossover frequency. Determine the<br>R3 value by the following equation:<br>$R3 = \frac{2\pi \times C2 \times f_C}{G_{FA} \times G_{CS}} \times \frac{V_{OUT}}{V_{EB}}$ |                             |                                       |             |                         |                |
|                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                     |                             |                                       |             |                         |                |
| where the feedback loop has the unity gain is<br>important.                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                     |                             |                                       |             |                         |                |
| Lower crossover frequencies result in slower<br>line and load transient responses, while higher<br>crossover frequencies could cause system<br>unstable. A good rule of thumb is to set the<br>crossover frequency to approximately one-tenth<br>of the switching frequency. Switching frequency<br>for the MP2303A is 360kHz, so the desired<br>crossover frequency is 36kHz. | 2. Choose the compensation capacitor (C3) to<br>achieve the desired phase margin. For<br>applications with typical inductor values, setting<br>the compensation zero, fZ1, below one forth of<br>the crossover frequency provides sufficient<br>phase margin. Determine the C3 value by the<br>following equation:                                                  |                             |                                       |             |                         |                |
| Table 3 lists the typical values of compensation<br>components for some standard output voltages                                                                                                                                                                                                                                                                               | $C3 > \frac{4}{2\pi \times R3 \times f_C}$                                                                                                                                                                                                                                                                                                                          |                             |                                       |             |                         |                |

$$
R3 = \frac{2\pi \times C2 \times f_C}{G_{EA} \times G_{CS}} \times \frac{V_{OUT}}{V_{FB}}
$$

$$
C3 > \frac{4}{2\pi \times R3 \times f_C}
$$

3. Determine if the second compensation capacitor (C6) is required. It is required if the ESR zero of the output capacitor is located at less than half of the switching frequency, or the following relationship is valid:

$$
\frac{1}{2\pi \times C2 \times R_{ESR}} < \frac{f_S}{2}
$$

If this is the case, then add the second compensation capacitor (C6) to set the pole  $f_{P3}$ at the location of the ESR zero. Determine the C6 value by the equation:

$$
C6=\frac{C2\times R_{ESR}}{R3}
$$

#### **External Bootstrap Diode**

An external bootstrap diode may enhance the efficiency of the regulator, and it will be a must if the applicable condition is:

 $\bullet\;V_{\text{OUT}}$  is 5V or 3.3V, and duty cycle is high:

$$
D = \frac{V_{OUT}}{V_{IN}} > 65\%
$$

In these cases, an external BST diode is recommended from the output of the voltage regulator to BST pin, as shown in Figure.2



#### **Figure 2-Add Optional External Bootstrap Diode to Enhance Efficiency**

The recommended external BST diode is IN4148, and the BST cap is  $0.1 \sim 1 \mu F$ .



**Figure 3–MP2303A with AVX 47μF, 6.3V Ceramic Output Capacitor** 

### **PCB LAYOUT GUIDE**

PCB layout is very important to achieve stable operation. It is highly recommended to duplicate EVB layout for optimum performance.

If change is necessary, please follow these guidelines and take Figure 4 for reference.

- 1) Keep the path of switching current short and minimize the loop area formed by Input cap, high-side MOSFET and low-side MOSFET.
- 2) Bypass ceramic capacitors are suggested to be put close to the  $V_{IN}$  Pin.
- 3) Ensure all feedback connections are short and direct. Place the feedback resistors and compensation components as close to the chip as possible.
- 4) Rout SW away from sensitive analog areas such as FB.
- 5) Connect IN, SW, and especially GND respectively to a large copper area to cool the chip to improve thermal performance and long-term reliability.







### **PACKAGE INFORMATION**





### **PACKAGE INFORMATION**



- **3) DRAWING CONFORMS TO JEDEC MS-001, VARIATION BA.**
- **4) DRAWING IS NOT TO SCALE.**

**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.