

# RFP15N05L

Data Sheet

#### January 2004

### 15A, 50V, 0.140 Ohm, Logic Level N-Channel Power MOSFETs

These are N-Channel enhancement mode silicon gate power field effect transistors designed for applications such as switching regulators, switching converters, motor drivers, relay drivers and drivers for high power bipolar switching transistors requiring high speed and low gate drive power. These types can be operated directly from integrated circuits.

Formerly developmental type TA0522.

### **Ordering Information**

| PART NUMBER | PACKAGE  | BRAND     |
|-------------|----------|-----------|
| RFP15N05L   | TO-220AB | RFP15N05L |

NOTE: When ordering, use the entire part number.

### Features

- 15A, 50V
- r<sub>DS(ON)</sub> = 0.140Ω
- Design Optimized for 5V Gate Drives
- · Can be Driven from QMOS, NMOS, TTL Circuits
- · Compatible with Automotive Drive Requirements
- SOA is Power Dissipation Limited
- Nanosecond Switching Speeds
- Linear Transfer Characteristics
- High Input Impedance
- Majority Carrier Device
- Related Literature
  - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards"

#### **Symbol**



### Packaging

#### JEDEC TO-220AB



| <b>Absolute Maximum Ratings</b> $T_{C} = 25^{\circ}C$ , Unless Otherwise Specified                                                                       |            |                        |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------|
| Parameter                                                                                                                                                | Ratings    | Units                  |
| Drain to Source Voltage (Note 1) V <sub>DSS</sub>                                                                                                        | 50         | V                      |
| Drain to Gate Voltage (R <sub>GS</sub> = 20kΩ) (Note 1)V <sub>DGR</sub>                                                                                  | 50         | V                      |
| Continuous Drain CurrentID                                                                                                                               | 15         | А                      |
| Pulsed Drain Current (Note 3)                                                                                                                            | 40         | А                      |
| Gate to Source Voltage V <sub>GS</sub>                                                                                                                   | ±10        | V                      |
| Maximum Power Dissipation                                                                                                                                | 60<br>0.48 | W<br>W/ <sup>o</sup> C |
| Operating and Storage Temperature                                                                                                                        | -55 to 150 | °C                     |
| Maximum Temperature for Soldering<br>Leads at 0.063in (1.6mm) from Case for 10sT <sub>L</sub><br>Package Body for 10s, See Techbrief 334T <sub>pkg</sub> | 300<br>260 | °C<br>C°               |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTE:

1.  $T_J = 25^{\circ}C$  to  $125^{\circ}C$ .

| PARAMETER                              | SYMBOL              | TEST CONDITIONS                                                                          |                                     | MIN | ТҮР | MAX   | UNITS |
|----------------------------------------|---------------------|------------------------------------------------------------------------------------------|-------------------------------------|-----|-----|-------|-------|
| Drain to Source Breakdown Voltage      | BV <sub>DSS</sub>   | $I_{\rm D} = 250 \mu {\rm A},  {\rm V}_{\rm GS} = 0 {\rm V}$                             |                                     | 50  | -   | -     | V     |
| Gate Threshold Voltage                 | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ , $I_D = 250 \mu A$ (Figure 7)                                         |                                     | 1   | -   | 2     | V     |
| Zero Gate Voltage Drain Current        | I <sub>DSS</sub>    | V <sub>DS</sub> = 48V, V <sub>DS</sub> = 50V                                             |                                     | -   | -   | 1     | μΑ    |
|                                        |                     | V <sub>DS</sub> = 48V, V <sub>DS</sub> = 50V                                             | T <sub>C</sub> = 125 <sup>0</sup> C | -   | -   | 50    | μΑ    |
| Gate to Source Leakage Current         | I <sub>GSS</sub>    | $V_{GS} = \pm 10V, V_{DS} = 0V$                                                          |                                     | -   | -   | 100   | nA    |
| Drain to Source On Resistance (Note 2) | rDS(ON)             | $I_D = 15A, V_{GS} = 5V$ (Figures 5, 6)                                                  |                                     | -   | -   | 0.140 | Ω     |
| Input Capacitance                      | C <sub>ISS</sub>    | V <sub>DS</sub> = 25V, V <sub>GS</sub> = 0V, f = 1MHz<br>(Figure 8)                      |                                     | -   | -   | 900   | pF    |
| Output Capacitance                     | C <sub>OSS</sub>    |                                                                                          |                                     | -   | -   | 450   | pF    |
| Reverse-Transfer Capacitance           | C <sub>RSS</sub>    |                                                                                          |                                     | -   | -   | 200   | pF    |
| Turn-On Delay Time                     | t <sub>d(ON)</sub>  | V <sub>DD</sub> = 30V, I <sub>D</sub> = 7.5A, R <sub>G</sub> = 6.25Ω<br>(Figures 10, 11) |                                     | -   | 16  | 40    | ns    |
| Rise Time                              | tr                  |                                                                                          |                                     | -   | 250 | 325   | ns    |
| Turn-Off Delay Time                    | t <sub>d(OFF)</sub> |                                                                                          |                                     | -   | 200 | 325   | ns    |
| Fall Time                              | t <sub>f</sub>      | $V_{GS} = 5V$                                                                            |                                     | -   | 225 | 325   | ns    |
| Thermal Resistance Junction to Case    | R <sub>θJC</sub>    |                                                                                          |                                     | -   | -   | 2.083 | °C/W  |

#### **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

#### Source to Drain Diode Specifications

| PARAMETER                              | SYMBOL          | TEST CONDITIONS                                 | MIN | ТҮР | MAX | UNITS |
|----------------------------------------|-----------------|-------------------------------------------------|-----|-----|-----|-------|
| Source to Drain Diode Voltage (Note 2) | V <sub>SD</sub> | I <sub>SD</sub> = 7.5A                          | -   | -   | 1.4 | V     |
| Diode Reverse Recovery Time            | t <sub>rr</sub> | $t_{rr}$ $I_{SD} = 4A, dI_{SD}/dt = 100A/\mu s$ |     | 225 | -   | ns    |

NOTE:

2. Pulsed: pulse duration =  $\leq 300 \mu s$  maximum, duty cycle =  $\leq 2\%$ .

3. Repititive rating: pulse width limited by maximum junction temperature.

### Typical Performance Curves Unless Otherwise Specified







FIGURE 3. SATURATION CHARACTERISTICS







FIGURE 2. FORWARD BIAS SAFE OPERATING AREA









### Typical Performance Curves Unless Otherwise Specified (Continued)







FIGURE 8. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE



NOTE: Refer to Fairchild Application Notes AN7254 and AN7260. FIGURE 9. NORMALIZED SWITCHING WAVEFORMS FOR CONSTANT GATE CURRENT

## Test Circuits and Waveforms



FIGURE 10. SWITCHING TIME TEST CIRCUIT



#### FIGURE 11. RESISTIVE SWITCHING WAVEFORMS

## Test Circuits and Waveforms (Continued)



FIGURE 12. GATE CHARGE TEST CIRCUIT



FIGURE 13. GATE CHARGE WAVEFORMS

#### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACEx™                            | FACT Quiet Series™    | LittleFET™                   | Power247™                       | SuperSOT™-3     |
|----------------------------------|-----------------------|------------------------------|---------------------------------|-----------------|
| ActiveArray™                     | FAST®                 | MICROCOUPLER™                | PowerTrench <sup>®</sup>        | SuperSOT™-6     |
| Bottomless™                      | FASTr™                | MicroFET™                    | QFET <sup>®</sup>               | SuperSOT™-8     |
| CoolFET™                         | FRFET™                | MicroPak™                    | QS™                             | SyncFET™        |
| CROSSVOLT™                       | GlobalOptoisolator™   | MICROWIRE™                   | QT Optoelectronics <sup>™</sup> | TinyLogic®      |
| DOME™                            | GTO™່                 | MSX™                         | Quiet Series <sup>™</sup>       | TINYOPTO™       |
| EcoSPARK™                        | HiSeC™                | MSXPro™                      | RapidConfigure™                 | TruTranslation™ |
| E <sup>2</sup> CMOS <sup>™</sup> | I²C™                  | OCX™                         | RapidConnect™                   | UHC™            |
| EnSigna™                         | ImpliedDisconnect™    | OCXPro™                      | SILENT SWITCHER®                | UltraFET®       |
| FACT™                            | ISOPLANAR™            | <b>OPTOLOGIC<sup>®</sup></b> | SMART START™                    | VCX™            |
| Across the boar                  | d. Around the world.™ | OPTOPLANAR™                  | SPM™                            |                 |
| The Power Fran                   |                       | PACMAN™                      | Stealth™                        |                 |
| Programmable A                   |                       | POP™                         | SuperFET™                       |                 |

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **PRODUCT STATUS DEFINITIONS**

**Definition of Terms** 

| Product Status            | Definition                                                                                                                                                                                                                        |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Formative or<br>In Design | This datasheet contains the design specifications for<br>product development. Specifications may change in<br>any manner without notice.                                                                                          |
| First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |
|                           | Formative or<br>In Design<br>First Production<br>Full Production                                                                                                                                                                  |