## **NAU88C10 Mono Audio Codec with 2-wire Control Interface**

## <span id="page-0-0"></span>**1. GENERAL DESCRIPTION**

The NAU88C10 is a cost effective low power wideband Monophonic audio CODEC. It is suitable for a wide range of audio applications, including voice telephony. Supported functions include a 5-band Graphic Equalizer, Automatic Level Control (ALC) with noise gate, PGA, standard I2S or PCM audio interface, optional PCM time slot assignment, and a full fractional-N on-chip PLL. This device includes one differential microphone input, and multiple variable gain control stages in the audio paths. Both a Mono headset/line-level output and a high power differential BTL speaker driver output is provided.

The analog input path includes a PGA enabling dynamic range optimization of a wide range of input sources with programmable gain from -12dB to +35.25dB. In addition to a digital high pass filter to remove DC offset voltages, the ADC also features programmable voice band digital filtering. Audio data is communicated via the audio interface that supports multiple I2S and PCM data formats. The DAC converter path includes filtering, mixing, programmable-gain amplifiers, and soft muting. The 2-Wire digital control interface has an independent supply voltage to enable easy integration into multiple supply voltage systems.

The NAU88C10 operates at supply voltages from 2.5V ~ 3.6V, and the digital core can operate at a voltage as low as 1.71V to conserve power. The NAU88C10 is specified for operation from  $-40^{\circ}$ C  $\sim +85^{\circ}$ C.

## <span id="page-0-1"></span>**2. FEATURES**

#### **24-bit signal processing linear Audio CODEC**

- Audio DAC: 93dB SNR and -84dB THD
- Audio ADC: 91dB SNR and -79dB THD
- Support variable sample rates from 8 48kHz

#### **Analog I/O**

- Integrated programmable Microphone Amplifier
- Integrated BTL Speaker Driver 1 W (8Ω / 5V)
- **Earphone / Speaker / Line-Output Mixing /** Routing
- Integrated Headset Driver 40mW (16Ω / 3.3V)
- **Low Noise bias supply voltage for microphone**
- **Demonstractional-N PLL**

#### **Interfaces**

- I<sup>2</sup>S digital interface PCM time slot assignment
- 2-Wire serial control Interface (I<sup>2</sup>C style; /Write capable)

#### **Low Power, Low Voltage**

- Analog Supply: 2.5V ~ 3.6V
- Digital Supply:  $1.71V \sim 3.6V$
- Nominal Operating Voltage: 3.3V

#### **Additional features**

- 5-band Graphic Equalizer
- **Programmable ALC**
- **ADC Notch Filter**
- **Programmable High Pass Filter**
- Digital ADC/DAC Passthrough
- **Mono data output on both channels**
- Industrial temperature range:  $-40^{\circ}$ C ~  $+85^{\circ}$ C
- **Package is Halogen-free, RoHS-compliant and** TSCA-compliant

#### **Applications**

- All types of wired/wireless telephony
- **Security Systems**<br>**Mobile Telephone**
- Mobile Telephone Hands-free Kits
- Residential & Consumer Intercoms

# nuvoTon



<span id="page-1-0"></span>**3. PIN CONFIGURATION**



<span id="page-1-1"></span>Figure 1: 20-Pin QFN Package

## <span id="page-2-0"></span>**4. PIN DESCRIPTION**



Table 1: Pin Description

## <span id="page-2-1"></span>Notes

- **1.** The 20-QFN package includes a bulk ground connection pad on the underside of the chip. This bulk ground should be thermally tied to the PCB, and electrically tied to the analog ground.
- **2.** Unused analog input pins should be left as no-connection.
- **3.** Any unused digital input pin must be tied high or low as appropriate.



## <span id="page-3-0"></span>**5. BLOCK DIAGRAM**

<span id="page-3-1"></span>

## <span id="page-4-0"></span>**Table of Contents**



# nuvoTon





## <span id="page-7-0"></span>6. List of Figures



## nuvoTon



## <span id="page-9-0"></span>7. List of Tables



### <span id="page-10-0"></span>**8. ABSOLUTE MAXIMUM RATINGS**



*CAUTION: Do not operate at or near the maximum ratings listed for extended period of time. Exposure to such conditions may adversely influence product reliability and result in failures not covered by warranty. These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.*

## <span id="page-10-1"></span>**9. OPERATING CONDITIONS**



**Note 1. VDDA must be ≥ VDDD.** 

## <span id="page-11-0"></span>**10. ELECTRICAL CHARACTERISTICS**

<code>VDDD</code> = 1.8V, <code>VDDA</code> = <code>VDDSPK</code> = 3.3V (<code>VDDSPK</code> = 1.5\*<code>VDDA</code> when Boost), T $_A$  = +25°C, 1kHz signal, fs = 48kHz, 24-bit audio data unless otherwise stated.



<code>VDDD</code> = 1.8V, <code>VDDA</code> = <code>VDDSPK</code> = 3.3V (<code>VDDSPK</code> = 1.5\*<code>VDDA</code> when Boost), T $_A$  = +25°C, 1kHz signal, fs = 48kHz, 24-bit audio data unless otherwise stated.



VDDD = 1.8V, VDDA = VDDSPK = 3.3V (VDDSPK = 1.5\*VDDA when Boost),  $T_A$  = +25°C, 1kHz signal, fs = 48kHz, 24-bit audio data unless otherwise stated.



#### **Notes**

1. Full Scale is relative to VDDA (FS = VDDA/3.3.).

2. Signal-to-noise ratio (dB) - SNR is a measure of the difference in level between the full-scale output and the output with no signal applied. (No Auto-zero or Automute function is employed in achieving these results).

3. THD+N (dB) - THD+N are a ratio, of the RMS values, of (Noise + Distortion)/Signal.

4. Hold Time is the length of time between a signal detected being too quiet and beginning to ramp up the gain. It does not apply to ramping down the gain when the signal is too loud, which happens without a delay.

5. Ramp-up and Ramp-Down times are defined as the time to change the PGA gain by 6dB of its gain range.

6. All hold, ramp-up and ramp-down times scale proportionally with MCLK (specified for MCLK = 12.288MHz)

7. The maximum output voltage can be limited by the speaker power supply. If MOUTBST or SPKBST is, set then VDDSPK should be 1.5xVDDA to prevent clipping taking place in the output stage (when PGA gains are set to 0dB).



## nuvoTon



#### <span id="page-15-0"></span>**11. FUNCTIONAL DESCRIPTION**

The NAU88C10 is a Mono Audio CODEC with very robust ADC and DAC capabilities. The device provides one differential microphone input pair (MIC- & MIC+ pins) supported by a two-stage amplification path for amplification by as much as 55.25dB. Additionally, the MIC+ pin can be used independently from the MIC- pin enabling two independent mixing inputs for some applications.

The device also has an internal configurable biasing circuit for biasing the microphone, which reduces external components. The PGA output has programmable ADC gain. An advanced Sigma Delta ADC and DAC are used along with digital decimation and interpolation filters to give high quality audio at sample rates from 8 KHz to 48 KHz. The Digital Filter blocks include ADC high pass filters, a Notch Filter, and a 5-band equalizer. The device has two output mixers, one for the Mono output, and the other for the speaker output.

The NAU88C10 has a 2-Wire read/write serial control interface for device control. Audio data is supported in many commonly used industry formats as either I<sup>2</sup>S or PCM formatted data. Additionally, the PCM mode supports time slotting for added design flexibility, such as in creation of multichannel systems using a shared audio data bus.

The NAU88C10 can operate as a master or slave audio device. It can operate with sample rates ranging from 8 kHz to 48 kHz, depending on the values of MCLK and its prescaler. The NAU88C10 includes a PLL block, where it takes the external clock (MCLK pin) to generate other clocks for the audio data transfer such as Bit clock (BCLK), Frame Sync (FS), and l<sup>2</sup>S clocks. The power control registers help save power by controlling the major individual functional blocks of the NAU88C10.

## <span id="page-15-1"></span>**11.1. INPUT PATH**

The NAU88C10 microphone inputs are maintained at a DC bias at approximately a half of the VDDA supply voltage. Connections to these inputs should be AC-coupled by means of DC blocking capacitors suitable for the device application.

## <span id="page-15-2"></span>**11.1.1. The differential microphone input (MIC- & MIC+ pins)**

The NAU88C10 features a low-noise, high common mode rejection ratio (CMRR), differential microphone inputs (MIC- & MIC+ pins) which are connected to a PGA Gain stage. The differential input structure is essential in noisy digital systems where amplification of low-amplitude analog signals is required in products such as notebooks and PDAs. When properly employed, the differential input architecture offers an improved power-supply rejection ratio (PSRR) and higher ground noise immunity.



## Figure 3: Input PGA Circuit Block Diagram

<span id="page-16-2"></span><span id="page-16-1"></span>

Table 2: Register associated with Input PGA Control

## **11.1.1.1. Positive Microphone Input (MIC+)**

<span id="page-16-0"></span>The positive microphone input (MIC+) can be used as part of the differential input. It connects to the positive terminal of the PGA gain amplifier by setting PMICPGA[0] address (0x2C) to HIGH or can be connected to VREF by setting PMICPGA[0] address (0x2C) to LOW.

In single ended applications where the MIC+ input is used without using MIC-, the PGA gain values will be valid only if the MIC- pin is terminated to a low impedance signal point. This termination should normally be an AC coupled path to signal ground. The non-inverting input impedance is constant regardless of the gain value. The following table gives the nominal input impedance for both inputs. Impedance for specific gain values not listed in this table can be estimated through interpolation between listed values.

## nuvoTon



<span id="page-17-2"></span>Table 3: Microphone Non-Inverting Input Impedances



<span id="page-17-3"></span>Table 4: Microphone Inverting Input Impedances

### <span id="page-17-0"></span>**11.1.1.2. Negative Microphone Input (MIC-)**

The negative microphone input (MIC-) may be used as either a differential input in conjuction with MIC+, or as a single ended intput. This input connects to the negative terminal of the PGA gain amplifier by setting NMICPGA[1] address (0x2C) to HIGH. When the MIC- is used as a single ended input, MIC+ should be connected to VREF by setting PMICPGA[0] address (0x2C) bit to LOW, or MIC+ may be used as an independent input.

When the associated control bit NMICPGA[1] address 0X2C is set to logic = 0, the MIC- pin is connected to a resistor of approximately 30kΩ which is tied to VREF. The purpose of the tie to VREF is to reduce any pop or click sound by keeping the DC level of the MIC- pin close to VREF at all times. It is important for a system designer to know that the MIC-input impedance varies as a function of the selected PGA gain. This is normal and expected for a difference amplifier type topology. The above table gives the nominal resistive impedance values for this input over the possible gain range. Impedance for specific gain values not listed in this table can be estimated through interpolation between listed values.

#### **11.1.1.3. PGA Gain Control**

<span id="page-17-1"></span>The PGA amplification is common to both microphone input pins MIC-, MIC+, and enabled by PGAEN[2] address (0x02). It has a range of -12dB to +35.25dB in 0.75dB steps, controlled by PGAGAIN[5:0] address (0x2D). Input PGA gain will not be used when ALC is enabled using ALCEN[8] address (0x20).

<span id="page-18-2"></span>

## <span id="page-18-0"></span>**11.1.2. PGA Boost / Mixer Stage**

The boost stage has two inputs connected to the PGA Boost Mixer. Both inputs can be individually connected or disconnected from the PGA Boost Mixer. The boost stage can be enabled by setting BSTEN[4] address (0x02) to HIGH. The following figure shows the PGA Boost stage.



#### Figure 4: Boost Stage Block Diagram

<span id="page-18-1"></span>The signal from the PGA stage to the PGA Boost Mixer is disconnected or muted by setting PGAMT[6] address (0x2D) to HIGH. In this path, the PGA boost can be a fixed value of +20dB or 0dB, controlled by the PGABST[8] address (0x2F) bit.

The signal from MIC+ pin to the PGA Boost Mixer is disconnected by setting '000' binary value to PMICBSTGAIN[6:4] address (0x2F) and any other combination connects the path.



<span id="page-19-2"></span>

Table 6: Registers associated with PGA Boost Stage Control

## <span id="page-19-0"></span>**MICROPHONE BIASING**



Figure 5: Microphone Bias Schematic

<span id="page-19-1"></span>The MICBIAS pin is a low-noise microphone bias source for an external microphone, and it can provide a maximum of 3mA of bias current. This DC bias voltage is suitable for powering either traditional ECM (electret) type microphones, or for MEMS types microphones with an independent power supply pin. Seven different bias voltages are available for optimum system performance, depending on the specific application. The microphone bias pin normally requires an external filtering capacitor as shown on the schematic in the Application section.

The output bias can be enabled by setting MICBIASEN[4] address (0x01) to HIGH. It has various voltage values selected by a combination of bits MICBIASM[4] address (0x3A) and MICBIASV[8:7] address (0x2C).

The low-noise feature results in greatly reduced noise in the external MICBIAS voltage by placing an internal resistor of approximately 200-ohms in series with the output pin. This creates a low pass filter in conjunction with the external microphone-bias filter capacitor, but without any other additional external components.



### Table 7: Register associated with Microphone Bias

<span id="page-20-0"></span>Below are the unloaded values when MICBIASM[4] is set to 1 and 0. When loaded, the series resistor will cause the voltage to drop, depending on the load current.

| Microphone Bias Voltage Control |  |                               |                   |  |
|---------------------------------|--|-------------------------------|-------------------|--|
| MICBIASV[8:7]                   |  | $MICBIASM[4] = 0$             | $MICBIASM[4] = 1$ |  |
|                                 |  | $0.9*$ VDDA<br>$0.85*$ VDDA   |                   |  |
|                                 |  | $0.65*$ VDDA                  | $0.60*$ VDDA      |  |
|                                 |  | $0.75*$ VDDA                  | $0.70*$ VDDA      |  |
|                                 |  | $0.50*$ VDDA<br>$0.50^*$ VDDA |                   |  |

Table 8: Microphone Bias Voltage Control

## <span id="page-21-2"></span><span id="page-21-0"></span>**11.2. ADC DIGITAL FILTER BLOCK**



Figure 6: ADC Digital Filter Path Block Diagram

<span id="page-21-1"></span>The ADC digital filter block performs a 24-bit signal processing. The block consists of an oversampled analog sigmadelta modulator, digital decimator, digital filter, 5-band graphic equalizer, high pass filter, and a notch filter. For digital decimator and 5-band graphic equalizer details, refer to "Output Signal Path". The oversampled analog sigma-delta modulator provides a bit stream to the decimation stages and filter. The ADC coding scheme is in twos-complement format, and the full-scale input level is proportional to VDDA. With a 3.3V supply voltage, the full-scale level is  $1.0V<sub>RMS</sub>$ and any voltage greater than full scale may overload the ADC and cause distortion. The ADC is enabled by setting ADCEN[0] address (0x02) bit. Polarity and oversampling rate of the ADC output signal can be changed by ADCPL[0] address (0x0E) and ADCOS[3] address (0x0E) respectively.



Table 9: Register associated with ADC

## <span id="page-22-1"></span><span id="page-22-0"></span>**11.2.1. Programmable High Pass Filter (HPF)**

The high pass filter (HPF) has two different operational modes set by bit HPFAM[7] at address (0x0E). In Audio Mode (HPFAM=0), the filter is first order, with a cut-off frequency of 3.7kHz. In Application mode (HPFAM=1), the filter is second order, with a cut-off frequency selectable via the HPF[2:0] register bits. Cut-off frequency of the HPF depends on sample frequency selected by SMPLR[3:1] address (0x07). The HPF is enabled by setting HPFEN[8] address (0x0E) to HIGH. Table below shows the cut-off frequencies with different sampling rates.

|          | fs $(kHz)$        |        |     |                   |       |     |               |      |     |
|----------|-------------------|--------|-----|-------------------|-------|-----|---------------|------|-----|
| HPF[2:0] | $SMPLR = 101/100$ |        |     | $SMPLR = 011/010$ |       |     | SMPLR=001/000 |      |     |
|          | 8                 | 11.025 | 12  | 16                | 22.05 | 24  | 32            | 44.1 | 48  |
| 000      | 82                | 113    | 122 | 82                | 113   | 122 | 82            | 113  | 122 |
| 001      | 102               | 141    | 153 | 102               | 141   | 153 | 102           | 141  | 153 |
| 010      | 131               | 180    | 156 | 131               | 180   | 156 | 131           | 180  | 156 |
| 011      | 163               | 225    | 245 | 163               | 225   | 245 | 163           | 225  | 245 |
| 100      | 204               | 281    | 306 | 204               | 281   | 306 | 204           | 281  | 306 |
| 101      | 261               | 360    | 392 | 261               | 360   | 392 | 261           | 360  | 392 |
| 110      | 327               | 450    | 490 | 327               | 450   | 490 | 327           | 450  | 490 |
| 111      | 408               | 563    | 612 | 408               | 563   | 612 | 408           | 563  | 612 |

<span id="page-22-2"></span>Table 10: High Pass Filter Cut-off Frequencies (HPFAM=1)

### <span id="page-23-0"></span>**11.2.2. Programmable Notch Filter (NF)**

The NAU88C10 has a programmable notch filter which passes all frequencies except those in a stop band centered on a given center frequency. The filter gives lower distortion and flattens response. The notch filter is enabled by setting NFCEN[7] address (0x1B) to HIGH. The variable center frequency is programmed by setting two's complement values to NFCA0[6:0] address (0x1C), NFCA0[13:7] address (0x1B) and NFCA1[6:0] address (0x1E), NFCA1[13:7] address (0x1D) registers. The coefficients are updated in the circuit when the NFCU[8] bit is set HIGH in a write to any of the registers NF1-NF4 address (0x1B, 0x1C, 0x1D, 0x1E).



Table 11: Registers associated with Notch Filter Function

<span id="page-23-2"></span>

|                    | A٥                                                              | A <sub>1</sub>                                  | <b>Notation</b>                                                                                     | <b>Register Value (DEC)</b>                                                                          |
|--------------------|-----------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| <b>Coefficient</b> | 2 $\pi$ $f_b$<br>l — tan<br>2 $f_s$<br>2 $\pi$ $f_b$<br>1 + tan | 2 $\pi$ $f_c$<br>$(1 + A_0)$<br>cos<br>$\equiv$ | $f_c$ = center frequency (Hz)<br>$f_b = -3dB$ bandwidth ( $Hz$ )<br>$fs = sample frequency$<br>(Hz) | NFCA0 = $-A_0 \times 2^{13}$<br>NFCA1 = $-A_1 \times 2^{12}$<br>(then convert to 2's)<br>complement) |

Table 12: Equations to Calculate Notch Filter Coefficients

## <span id="page-23-3"></span><span id="page-23-1"></span>**11.2.3. Digital ADC Gain Control**

The digital ADC can be muted by setting "0000 0000" to ADCGAIN[7:0] address (0x0F). Any other combination digitally attenuates the ADC output signal in the range -127dB to 0dB in 0.5dB increments].

<span id="page-23-4"></span>

Table 13: Register associated with ADC Gain

### <span id="page-24-0"></span>**11.3. PROGRAMMABLE GAIN AMPLIFIER (PGA)**

NAU88C10 has a programmable gain amplifier (PGA) which controls the gain under program control, or automatically supporting either of these two features:

- **Automatic level control (ALC) or**
- Input peak limiter

The Automatic Level Control (ALC) seeks to control the PGA gain in response to the amplitude of the input signal such that the PGA output maintains a relatively constant level. The peak limiter simply prevents the output signal from exceeding a specified level.

## <span id="page-24-1"></span>**11.3.1. Automatic level control (ALC)**

The ALC seeks to control the PGA gain such that the PGA output maintains a constant envelope. This helps to prevent clipping at the input of the sigma delta ADC while maximizing the full dynamic range of the ADC. The ALC monitors the output of the ADC, and adjusts the PGA gain as required. The ADC output is fed into a peak detector, which updates the measured peak value whenever the absolute value of the input signal is higher than the current measured peak. The measured peak gradually decays to zero unless a new peak is detected, allowing for an accurate measurement of the signal envelope. Based on a comparison between the measured peak value and the target value, the ALC block adjusts the gain control, which is fed back to the PGA.



Figure 7: ALC Block Diagram

<span id="page-24-2"></span>The ALC is enabled by setting ALCEN[8] address (0x20) bit to HIGH. The ALC has two functional modes, which is set by ALCM[8] address (0x22).

- $\blacksquare$  Normal mode (ALCM = LOW)
- $\blacksquare$  Peak Limiter mode (ALCM = HIGH)

When the ALC is disabled, the input PGA remains at the last controlled value of the ALC. An input gain update must be made by writing to the PGAGAIN[5:0] address (0x2D). A digital peak detector monitors the input signal amplitude and compares it to a register defined threshold level ALCSL[3:0] address (0x21).

# nuvoTon



<span id="page-25-0"></span>The registers listed in the following section allow configuration of ALC operation with respect to:

- **ALC** target level
- Gain increment and decrement rates
- **Minimum and maximum PGA gain values for ALC operating range**
- $\blacksquare$  Hold time before gain increments in response to input signal
- **Inhibition of gain increment during noise inputs**
- **Limiter mode operation**

| Bit(s)               | Addr | Parameter           | Programmable Range                                                                                          |
|----------------------|------|---------------------|-------------------------------------------------------------------------------------------------------------|
| ALCMNGAIN[2:0]       |      | Minimum Gain of PGA | Range: -12dB to $+30$ dB @ 6dB increment                                                                    |
| ALCMXGAIN[2:0]       | 0x20 | Maximum Gain of PGA | Range: $-6.75dB$ to $+35.25dB$ @ 6dB increment                                                              |
| ALCEN <sub>[8]</sub> |      | Enable ALC function | $0 = Disable$<br>$1 =$ Enable                                                                               |
| ALCSL[3:0]           |      | ALC Target          | Range: -28.5dB to -6dB $@$ 1.5dB increment                                                                  |
| ALCHT[3:0]           | 0x21 | ALC Hold Time       | Range: 0 ms to 1s, time doubles with every step)                                                            |
| ALCZC[8]             |      | ALC Zero Crossing   | $0 = Disable$<br>$1 =$ Enable                                                                               |
| ALCATK[3:0]          |      | ALC Attack time     | ALCM=0 - Range: 125us to 128ms<br>ALCM=1 - Range: 31us to 32ms (time doubles with<br>every step)            |
| ALCDCY[3:0]          | 0x22 | ALC Decay time      | ALCM=0 - Range: 500us to 512ms<br>ALCM=1 - Range: 125us to 128ms<br>(Both ALC time doubles with every step) |
| ALCM[8]              |      | <b>ALC Select</b>   | $0 = ALC$ mode<br>$1 =$ Limiter mode                                                                        |

Table 14: Registers associated with ALC Control

<span id="page-26-0"></span>The operating range of the ALC is set by ALCMXGAIN[5:3] address (0x20) and ALCMNGAIN[2:0] address (0x20) bits such that the PGA gain generated by the ALC is between the programmed minimum and maximum levels. When the ALC is enabled, the PGA gain is disabled.

In Normal mode, the ALCMXGAIN bits set the maximum level for the PGA in the ALC mode but in the Limiter mode ALCMXGAIN has no effect because the maximum level is set by the initial PGA gain setting upon enabling of the ALC.

<span id="page-26-1"></span>

| <b>ALCMINGAIN</b>                                    | Minimum Gain (dB) |  |  |
|------------------------------------------------------|-------------------|--|--|
| 000                                                  | $-12$             |  |  |
| 001                                                  | -6                |  |  |
| ALC Min Gain Range -12dB to 30dB @<br>6dB increments |                   |  |  |
| 110                                                  | 24                |  |  |
| 111                                                  |                   |  |  |

Table 15: ALC Maximum and Minimum Gain Values

#### **11.3.1.1. Normal Mode**

<span id="page-27-0"></span>Normal mode is selected when ALCM[8] address (0x22) is set LOW and the ALC is enabled by setting ALCEN[8] address (0x20) HIGH. This block adjusts the PGA gain setting up and down in response to the input level. A peak detector circuit measures the envelope of the input signal and compares it to the target level set by ALCSL[3:0] address (0x21). The ALC decreases the gain when the measured envelope is greater than the target and increases the gain when the measured envelope is less than - 1.5dB. The following waveform illustrates the behavior of the ALC.



Figure 9: ALC Normal Mode Operation

## <span id="page-27-2"></span>**11.3.1.2.** ALC Hold Time (Normal mode Only)

<span id="page-27-1"></span>The hold parameter ALCHT[3:0] configures the time between detection of the input signal envelope being outside of the target range and the actual gain increase.

Input signals with different characteristics (e.g., voice vs. music) may require different settings for this parameter for optimal performance. Increasing the ALC hold time prevents the ALC from reacting too quickly to brief periods of silence such as those that may appear in music recordings; having a shorter hold time, on the other hand, may be useful in voice applications where a faster reaction time helps to adjust the volume setting for speakers with different volumes. The waveform below shows the operation of the ALCHT parameter.

<span id="page-28-1"></span><span id="page-28-0"></span>Figure 10: ALC Hold Time

### **11.3.2. Peak Limiter Mode**

Peak Limiter mode is selected when ALCM[8] address (0x22) is set to HIGH and the ALC is enabled by setting ALCEN[8] address (0x20). In limiter mode, the PGA gain is constrained to be less than or equal to the gain setting at the time the limiter mode is enabled. In addition, attack and decay times are faster in limiter mode than in normal mode as indicated by the different lookup tables for these parameters for limiter mode. The following waveform illustrates the behavior of the ALC in Limiter mode in response to changes in various ALC parameters.



Figure 11: ALC Limiter Mode Operations

<span id="page-28-2"></span>When the input signal exceeds 87.5% of full scale, the ALC block ramps down the PGA gain at the maximum attack rate (ALCATK=0000), regardless of the mode and attack rate settings until the ADC output level has been reduced below this threshold. This minimizes ADC clipping, if there is a sudden increase in the input signal level.

#### <span id="page-29-0"></span>**11.3.3. Attack Time**

When the absolute value of the ADC output exceeds the level set by the ALC threshold, ALCSL[3:0] address (0x21), attack mode is initiated at a rate controlled by the attack rate register ALCATK[3:0] address (0x22). The peak detector in the ALC block loads the ADC output value when the absolute value of the ADC output exceeds the current measured peak; otherwise, the peak decays towards zero, until a new peak has been identified. This sequence is continuously running. If the peak is ever below the target threshold, then there is no gain decrease at the next attack timer time; if it is ever above the target-1.5dB, then there is no gain increase at the next decay timer time.

## <span id="page-29-1"></span>**11.3.4. Decay Times**

The decay time ALCDCY[6:4] address (0x22) is the time constant used when the gain is increasing. In limiter mode, the time constants are faster than in ALC mode.

## <span id="page-29-2"></span>**11.3.5. Noise gate (normal mode only)**

A noise gate may be used to limit the ALC gain when there is no input signal, or a signal less than the noise gate threshold. This noise from excess input gain, when there is no useful signal to amplify. The noise gate is enabled by setting ALCNEN[3] address (0x23) to HIGH. It does not remove noise from the signal. The noise gate threshold ALCNTH[2:0] address (0x23) is set to a desired level so when there is no signal or a very quiet signal (pause), which is composed mostly of noise, the ALC holds the gain constant instead of amplifying the signal towards the target threshold. The noise gate only operates in conjunction with the ALC and ONLY in Normal mode. The noise gate flag is asserted when

(Signal at ADC – PGA gain – MIC Boost gain) < ALCNTH (ALC Noise Gate Threshold) (dB)

Levels at the extremes of the range may cause inappropriate operation, so care should be taken when setting up the function.



## **NAU88C10 Mono Audio Codec with 2-wire Control Interface**

### **1. GENERAL DESCRIPTION**

The NAU88C10 is a cost effective low power wideband Monophonic audio CODEC. It is suitable for a wide range of audio applications, including voice telephony. Supported functions include a 5-band Graphic Equalizer, Automatic Level Control (ALC) with noise gate, PGA, standard I2S or PCM audio interface, optional PCM time slot assignment, and a full fractional-N on-chip PLL. This device includes one differential microphone input, and multiple variable gain control stages in the audio paths. Both a Mono headset/line-level output and a high power differential BTL speaker driver output is provided.

The analog input path includes a PGA enabling dynamic range optimization of a wide range of input sources with programmable gain from -12dB to +35.25dB. In addition to a digital high pass filter to remove DC offset voltages, the ADC also features programmable voice band digital filtering. Audio data is communicated via the audio interface that supports multiple I2S and PCM data formats. The DAC converter path includes filtering, mixing, programmable-gain amplifiers, and soft muting. The 2-Wire digital control interface has an independent supply voltage to enable easy integration into multiple supply voltage systems.

The NAU88C10 operates at supply voltages from 2.5V to 3.6V, and the digital core can operate at a voltage as low as 1.71V to conserve power. The NAU88C10 is specified for operation from -40°C to +85°C.

#### **2. FEATURES**

#### **24-bit signal processing linear Audio CODEC**

- Audio DAC: 93dB SNR and -84dB THD
- Audio ADC: 91dB SNR and -79dB THD<br>■ Support variable sample rates from 8 4
- Support variable sample rates from 8 48kHz

#### **Analog I/O**

- Integrated programmable Microphone Amplifier
- Integrated BTL Speaker Driver 1 W (8Ω / 5V)
- **Earphone / Speaker / Line-Output Mixing /** Routing
- Integrated Headset Driver 40mW (16Ω / 3.3V)
- Low Noise bias supply voltage for microphone
- **Demonstractional-N PLL**

#### **Interfaces**

- I<sup>2</sup>S digital interface PCM time slot assignment
- <span id="page-30-0"></span>■ 2-Wire serial control Interface (I<sup>2</sup>C style; /Write capable)

#### **Low Power, Low Voltage**

- Analog Supply: 2.5V to 3.6V
- Digital Supply: 1.71V to 3.6V
- **Nominal Operating Voltage: 3.3V**

#### **Additional features**

- 5-band Graphic Equalizer
- **Programmable ALC**
- **ADC Notch Filter**
- **Programmable High Pass Filter**
- Digital ADC / DAC Passthrough
- **Mono data output on both channels**
- Industrial temperature range:  $-40^{\circ}$ C to  $+85^{\circ}$ C

#### **Applications**

- All types of wired/wireless telephony
- Security Systems
- **Mobile Telephone Hands-free Kits**
- Residential & Consumer Intercoms

Figure 12: ALC Operation with Noise Gate disabled



Figure 13: ALC Operation with Noise Gate Enabled

## <span id="page-31-1"></span><span id="page-31-0"></span>**11.3.6. Zero Crossing**

The PGA gain comes from either the ALC block when the ALC is enabled, or directly from the PGA gain register setting when the ALC is disabled. Zero crossing detection may be enabled to force PGA gain changes to occur only at an input zero crossing event. Enabling zero crossing detection limits clicks and pops that will occur if the gain changes while the input signal is at a voltage that is significantly higher or lower than zero.

There are two zero crossing detection enables:

- Register ALCZC[8] address  $(0x21)$  is only relevant when the ALC is enabled.
- Register PGAZC[7] address  $(0x2D)$  is only relevant when the ALC is disabled.

If the zero crossing function is enabled (using either register) and SCLKEN[0] address (0x07) is asserted, the zero cross timeout function may take effect. If the zero crossing flag does not change polarity within 0.25 seconds of a PGA gain update (either via ALC update or PGA gain register update), then the gain will update automatically. This backup system prevents the gain from locking up if the input signal has a small swing and/or a DC offset that prevents the zero crossing flag from triggering.

## <span id="page-32-0"></span>**11.4. DAC DIGITAL FILTER BLOCK**



#### Figure 14: DAC Digital Filter Path

<span id="page-32-1"></span>The DAC digital block uses 24-bit signal processing to generate analog audio using data from the audio data bus or from the ADC output. This block consists of a sigma-delta modulator, 5-band graphic equalizer, high pass filter, digital gain/filters, de-emphasis, and analog mixers. The DAC coding scheme is in twos complement format and the full-scale output level is proportional to VDDA. With a 3.3V supply voltage, the full-scale output level is 1.0VRMS. The DAC is enabled by setting DACEN[0] address (0x03) bit HIGH.



<span id="page-32-2"></span>Table 16: Registers associated with DAC Gain Control

### **11.4.1. DAC Soft Mute**

The NAU88C10 also has a Soft Mute function, which smoothly attenuates the volume of the digital signal to zero. When un-muted, the gain will ramp back up to the register determined digital gain setting. This feature provides a tool that is useful to enable/disable DAC output without introducing pop and click sounds. To output any DAC signal, Soft Mute must be disabled by setting the DACMT[6] address (0x0A) bit to LOW.

## **11.4.2. DAC Auto Mute**

The output of the DAC can also be muted by the analog Auto Mute function. The Auto Mute function is enabled by setting AUTOMT[2] address (0x0A) to HIGH and applied to the DAC output when there are 1024 or more consecutive zeros at its input. If at any time there is a non-zero DAC input sample value, the DAC will be un-muted, and the 1024 count will be reinitialized to zero.

## **11.4.3. DAC Sampling / Oversampling rate, Polarity, DAC Volume control and Digital Pass-through**

The sampling rate of the DAC is determined entirely by the frequency of its input clock and the oversampling rate setting. The oversampling rate of the DAC can be changed to 64x or 128x. In the 128x oversampling mode, audio performance is improved at slightly higher power consumption. Because the additional supply current is only 1mA, in most applications, the 128x oversampling is preferred for maximum audio performance.

The polarity of the DAC output signal can be changed as a feature, and this can useful in management of the audio phase. This feature can help minimize audio processing that may be otherwise required as the data are passed to other stages in the system.

The effective output audio volume of the DAC can be changed using the digital volume control feature. This processes the output of the DAC to scale the output by the amount indicated in the volume register setting. Included is a "digital mute" value which will completely mute the signal output of the DAC. The digital volume setting can range from 0dB through -127dB in 0.5dB steps.

Digital audio pass-through allows the output of the ADC to be directly sent to the DAC as the input signal to the DAC for DAC output. In this mode of operation, the external digital audio signal for the DAC will be ignored. The passthrough function is useful for many test and application purposes, and the DAC output may be utilized in any way that is normally supported for the DAC analog output signals.

#### <span id="page-34-0"></span>**11.4.4. Hi-Fi DAC De-Emphasis and Gain Control**

The NAU88C10 has Hi-Fi DAC gain control for signal conditioning. The level of attenuation for an eight-bit code X is given by: 0.5 × (X-255) dB for  $1 \le X \le 255$ ; MUTE for  $X = 0$ 

It includes on-chip digital de-emphasis and is available for sample rates of 32 kHz, 44.1 kHz, and 48 kHz. The digital de-emphasis can be enabled by setting DEEMP[5:4] address (0x0A) bits depending on the input sample rate. The deemphasis feature is included to accommodate audio recordings that utilize 50/15 µs pre-emphasis equalization as a means of noise reduction.

#### <span id="page-34-1"></span>**11.4.5. Digital DAC Output Peak Limiter**

Output Peak-Limiters optimize the dynamic range by ensuring the signal will not exceed a certain threshold, while maximizing the RMS of the resulted audio signal, and minimizing audible distortions. NAU88C10 has a digital output limiter function. The operation of this is shown in figure below. In this diagram, the upper graph shows the envelope of the input/output signals and the lower graph shows the gain characteristic. The limiter has a programmable threshold, DACLIMTHL[6:4] address (0x19), which ranges from -1dB to -6dB in 1dB increments. The digital peak limiter seeks to keep the envelope of the output signal within the target threshold +/- 0.5dB. The attack and decay rates programmed in registers DACLIMATK[3:0] address (0x18) and DACLIMDCY[7:4] address (0x18) specify how fast the digital peak limiter decrease and increase the gain, respectively, in response to the envelope of the output signal falling outside of this range. In normal operation LIMBST=000 signals below this threshold are unaffected by the limiter.



#### <span id="page-34-3"></span><span id="page-34-2"></span>**11.4.6. Volume Boost**

The limiter has programmable upper gain, which boosts signals below the threshold to compress the dynamic range of the signal and increase its perceived loudness. This operates as an ALC function with limited boost capability. The volume boost is from 0dB to +12dB in 1dB steps, controlled by the DACLIMBST[3:0] register bits. The output limiter volume boost can also be used as a stand-alone digital gain boost when the limiter is disabled.

## <span id="page-35-0"></span>**11.4.7. 5-Band Equalizer**

NAU88C10 features 5-band graphic equalizer with low distortion, low noise, and wide dynamic range, and is an ideal choice for Hi-Fi applications. All five bands are fully parametric with independently adjustable bandwidth that displays exceptional tonal qualities. Each of the five bands offers +/-12dB of boost and cut with 1dB resolution. The five bands are divided in to three sections Low, Mid and High bands. The High and the Low bands are shelving filters and the mid three are peak filters. The equalizer can be applied to the ADC or DAC path under control of the EQM[8] address (0x12) register bit.



<span id="page-35-1"></span>Table 17: Registers associated with Equalizer Control
#### **11.5. ANALOG OUTPUTS**

The NAU88C10 features two different types of outputs, a single-ended Mono output (MOUT) and a differential speaker outputs (SPKOUT+ and SPKOUT-). The speaker amplifiers designed to drive a load differentially; a configuration referred to as Bridge-Tied Load (BTL).



Figure 16: Speaker and MONO Analogue Outputs [To Update ? output from Auxilliary Amplifier]

#### **11.5.1. Speaker Mixer Outputs**

The speaker amplifiers are designed to drive a load differentially; a configuration referred to as Bridge-Tied Load (BTL). The differential speaker outputs can drive a single 8Ω speaker or two headphone loads of 16Ω or higher, including differential line output applications. Driving the load differentially doubles the output voltage. The output of the speaker can be manipulated by changing attenuation and the volume (loudness of the output signal).

The output stage is powered by the speaker supply, VDDSPK, which are capable of driving up to 1.5VRMS signals (equivalent to 3VRMS into a BTL speaker). The speaker outputs can be controlled and can be muted individually. The output pins are at reference DC level when the output is muted.



Table 18: Speaker Output Controls

## **11.5.2. Mono Mixer Output**

The single ended output can drive headphone loads of 16Ω or 32Ω or a line output. The MOUT can be manipulated by changing attenuation and the volume (loudness of the output signal).

The output stage is powered by the speaker supply, VDDSPK, which are capable of driving up to 1.5VRMS signals. The Mono output can be enabled for signal output or muted. The output pins are at reference DC level when the output is muted.



Table 19: MONO Output Controls

#### **11.5.3. Differential Output Configuration**

The NAU88C10 features two different types of outputs, a single-ended or differential Mono output (MOUT) and a differential speaker output (SPKOUT+ and SPKOUT-). The speaker amplifiers are designed to drive a load differentially as Bridge-Tied Load (BTL).

Three differential output options can be configured from the three output pins: MOUT, SPKOUT+ and SPKOUT-. To enable differential outputs, three registers need to be configured accordingly: SPK2MOUT=1 (0x45[5]), AOUTMP=1 (0x31[0]) and 0x4F=0x100.

- Option 1: Two differential outputs by using pair of MOUT and SPKOUT-, SPKOUT+ and SPKOUT- for driving both headphone/earpiece and Speaker. Register setting: MOUTEN=1, NSPKEN=1, and PSPKEN =1
- Option 2: One differential output by using MOUT and SPKOUT- for driving headphone/earpiece. Register setting: MOUTEN=1, NSPKEN=1, and PSPKEN =0
- Option 3: One differential output by using SPKOUT+ and SPKOUT- for driving speaker. Register setting: MOUTEN=0, NSPKEN=1 and PSPKEN =1



#### **12.6.4 Unused Analog I/O**



#### Figure 17: Tie-off Options for the Speaker and MONO output Pins

In audio and voice systems, any time there is a sudden change in voltage to an audio signal, an audible pop or click sound may be the result. Systems that change inputs and output configurations dynamically, or which are required to manage low power operation, need special attention to possible pop and click situations. The NAU88C10 includes many features, which may be used to greatly reduce or eliminate pop and click sounds. The most common cause of a pop or click signal is a sudden change to an input or output voltage. This may happen either in a DC coupled system, or in an AC coupled system.

The strategy to control pops and clicks is similar for both a DC coupled system and an AC coupled system. The case of the AC coupled system is the most common and the more difficult situation, and therefore, the AC coupled case will be the focus for this information section. When an input or output pin is being used, the DC level of that pin will be very close to half of the VDDA voltage that is present on the VREF pin. The only exception is that when outputs are operated in the 5-Volt mode known as the 1.5x boost condition, then the DC level for those outputs will be equal to 1.5xVREF. In all cases, any input or output capacitors will become charged to the operating voltage of the used input or output pin.

# **NUVOTON**

The goal to reduce pops and clicks is to insure that the charge voltage on these capacitors does not change suddenly at any time.

When an input or output is in a not-used operating condition, it is desirable to keep the DC voltage on that pin at the same voltage level as the DC level of the used operating condition. This is accomplished using special internal DC voltage sources that are at the required DC values. When an input or output is in the not-used condition, it is connected to the correct internal DC voltage as not to have a pop or click. This type of connection is known as a "tie-off" condition.

Two internal DC voltage sources are provided for making tie-off connections. One DC level is equal to the VREF voltage value, and the other DC level is equal to 1.5x the VREF value. All inputs are always tied off to the VREF voltage value. Outputs will automatically be tied to either the VREF voltage value or to the 1.5xVREF value, depending on the value of the "boost" control bit for that output. That is to say, when an output is set to the 1.5x gain condition, then that same output will automatically use the 1.5xVREF value for tie-off in the not-used condition. The input pull-ups are connected to IOBUFEN[2] address (0x01) buffer with a voltage source (VREF). The output pull-ups can be connected two different buffers depending on the voltage source. IOBUFEN[2] address (0x01) buffer is enabled if the voltage source is (VREF) and DCBUFEN[8] address (0x01) buffer is enabled if the voltage source is (1.5 x VREF). IOBUFEN[2] address (0x01) buffer is shared between input and output pins.

To conserve power, these internal voltage buffers may be enabled/disabled using control register settings. To better manage pops and clicks, there is a choice of impedance of the tie-off connection for unused outputs. The nominal values for this choice are 1kΩ and 30kΩ. The low impedance value will better maintain the desired DC level in the case when there is some leakage on the output capacitor or some DC resistance to ground at the NAU88C10 output pin. A tradeoff in using the low-impedance value is primarily that output capacitors could change more suddenly during power-on and power-off changes.

Automatic internal logic determines whether an input or output pin is in the used or un-used condition. This logic function is always active. An output is determined to be in the un-used condition when it is in the disabled unpowered condition, as determined by the power management registers. An input is determined to be in the un-used condition when all internal switches connected to that input are in the "open" condition.

#### **11.6. GENERAL PURPOSE CONTROL**

#### **11.6.1. Slow Timer Clock**



#### Table 20: General Purpose Control

An internal Slow Timer Clock is supplied to automatically control features that happen over a relatively long period of time, or time-spans. This enables the NAU88C10 to implement long time-span features without any host/processor management or intervention.

The Slow Timer Clock supports automatic time out for the zero-crossing holdoff of PGA volume changes. If this feature is required, the Slow Timer Clock must be enabled. The Slow Timer Clock is initialized in the disabled state.

The Slow Timer Clock rate is derived from MCLK using an integer divider that is compensated for the sample rate as indicated by the register address (0x07). If the sample rate register value precisely matches the actual sample rate, then the internal Slow Timer Clock rate will be a constant value of 128ms. If the actual sample rate is, for example, 44.1kHz and the sample rate selected in register 0x07 is 48kHz, the rate of the Slow Timer Clock will be approximately 10% slower in direct proportion of the actual vs. indicated sample rate. This scale of difference should not be important in relation to the dedicated end uses of the Slow Timer Clock.



# **11.7. CLOCK GENERATION BLOCK**

Figure 18: PLL and Clock Select Circuit

The NAU88C10 has two basic clock modes that support the ADC and DAC data converters. It can accept external clocks in the slave mode, or in the master mode, it can generate the required clocks from an external reference frequency using an internal PLL (Phase Locked Loop). The internal PLL is a fractional type scaling PLL, and therefore, a very wide range of external reference frequencies can be used to create accurate audio sample rates.

Separate from this ADC and DAC clock subsystem, audio data are clocked to and from the NAU88C10 by means of the control logic described in the Digital Audio Interfaces section. The Frame Sync (FS) and Bit Clock (BCLK) pins in the Digital Audio Interface manage the audio bit rate and audio sample rate for this data flow.

It is important to understand that the Digital Audio Interface does not determine the sampling rate for the ADC and DAC data converters, and instead, this rate is derived exclusively from the Internal Master Clock (IMCLK). It is therefore a requirement that the Digital Audio Interface and data converters be operated synchronously, and that the FS, BCLK, and IMCLK signals are all derived from a common reference frequency. If these three clocks signals are not synchronous, audio quality will be reduced.

The IMCLK is always exactly 256 times the sampling rate of the data converters. IMCLK is output from the Master Clock Prescaler. The prescaler reduces by an integer division factor the input frequency input clock. The source of this input frequency clock is either the external MCLK pin, or the output from the internal PLL Block.



Table 21: Registers associated with PLL

In Master Mode, the IMCLK signal is used to generate FS and BCLK signals that are driven onto the FS and BCLK pins and input to the Digital Audio Interface. FS is always IMCLK/256 and the duty cycle of FS is automatically adjusted to be correct for the mode selected in the Digital Audio Interface. The frequency of BCLK may optionally be divided to optimize the bit clock rate for the application scenario.

In Slave Mode, there is no connection between IMCLK and the FS and BCLK pins. In this mode, FS and BLCK are strictly input pins, and it is the responsibility of the system designer to insure that FS, BCLK, and IMCLK are synchronous and scaled appropriately for the application.

#### **11.7.1. Phase Locked Loop (PLL) General description**

The PLL may be optionally used to multiply an external input clock reference frequency by a high resolution fractional number. To enable the use of the widest possible range of external reference clocks, the PLL block includes an optional divide-by-two prescaler for the input clock, a fixed divide-by-four scaler on the PLL output, and an additional programmable integer divider that is the Master Clock Prescaler.

The high resolution fraction for the PLL is the ratio of the desired PLL oscillator frequency  $(f_2)$ , and the reference frequency at the PLL input (f<sub>1</sub>). This can be represented as  $R = f_2/f_1$ , with R in the form of a decimal number: xy.abcdefgh. To program the NAU88C10, this value is separated into an integer portion ("xy"), and a fractional portion, "abcdefgh". The fractional portion of the multiplier is a value that when represented as a 24-bit binary number (stored in three 9-bit registers on the NAU88C10), very closely matches the exact desired multiplier factor.

To keep the PLL within its optimal operating range, the integer portion of the decimal number ("xy"), must be any of the following decimal values: 5, 6, 7, 8, 9, 10, 11, 12, or 13. The input and output dividers outside of the PLL are often helpful to scale frequencies as needed to keep the "xy" value within the required range. Also, the optimum PLL oscillator frequency is in the range between 90MHz and 100MHz, and thus, it is best to keep f<sub>2</sub> within this range. In summary, for any given design, choose:



Table 22: Registers associated with PLL

#### **11.7.2. Phase Locked Loop (PLL) Design Example**

In an example application, a desired sample rate for the DAC is known to be 48.000kHz. Therefore, it is also known that the IMCLK rate will be 256fs, or 12.288MHz. Because there is a fixed divide-by-four scaler on the PLL output, then the desired PLL oscillator output frequency will be 49.152MHz.

In this example system design, there is any an available 12.000MHz clock from the USB subystem. To reduce system cost, this clock will also be used for audio. Therefore, to use the 12MHz clock for audio, the desired fractional multiplier ratio would be  $R = 49.152/12.000 = 4.096$ . This value, however, does not meet the requirement that the "xy" whole number portion of the multiplier be in the inclusive range between 5 and 13. To meet the requirement, the Master Clock Prescaler can be set for an additional divide-by-two factor. This now makes the PLL required oscillator frequency 98.304 MHz, and the improved multiplier value is now  $R = 98.304/12.000 = 8.192$ .

To complete this portion of the design example, the integer portion of the multiplier is truncated to the value, 8 and the fractional portion is multiplied by  $2^{24}$ , as to create the needed 24-bit binary fractional value. The calculation for this is:  $(2^{24})(0.192) = 3221225.472.$ 

It is best to round this value to the nearest whole value of 3221225, or hexadecimal 0x3126E9.

Below are additional examples of results for this calculation applied to commonly available clock frequencies and desired IMCLK 256fs sample rates.

| <b>MCLK</b> | <b>Desired</b>  | Input                | f <sub>2</sub> | <b>MCLK</b>            |              | N              |         | <b>Actual Register Setting</b> |                 |                  |
|-------------|-----------------|----------------------|----------------|------------------------|--------------|----------------|---------|--------------------------------|-----------------|------------------|
| (MHz)       | Output<br>(MHz) | Frequency<br>$(f_1)$ | (MHz)          | <b>Divider</b><br>bits | $\mathsf{R}$ | (Hex)          | K (Hex) | PLLK[23:18]                    | PLLK[17:9]      | <b>PLLK[8:0]</b> |
| 12.0        | 11.28960        | MCLK/1               | 90.3168        | $f_{\text{PLL}}/2$     | 7.526400     | 7              | 86C226  | 21                             | 161             | 26               |
| 12.0        | 12.28800        | MCLK/1               | 98.3040        | $f_{\text{PLL}}/2$     | 8.192000     | 8              | 3126E9  | OC                             | 93              | E <sub>9</sub>   |
| 14.4        | 11.28960        | MCLK/1               | 90.3168        | $f_{\text{PLL}}/2$     | 6.272000     | 6              | 45A1CA  | 11                             | D <sub>0</sub>  | 1CA              |
| 14.4        | 12.28800        | MCLK/1               | 98.3040        | $f_{\text{PLL}}/2$     | 6.826667     | 6              | D3A06D  | 34                             | 1D <sub>0</sub> | 6 <sub>D</sub>   |
| 19.2        | 11.28960        | MCLK/2               | 90.3168        | $f_{\text{PLL}}/2$     | 9.408000     | 9              | 6872B0  | 1 A                            | 39              | B <sub>0</sub>   |
| 19.2        | 12.28800        | MCLK/2               | 98.3040        | $f_{\text{PLL}}/2$     | 10.240000    | 10             | 3D70A3  | 0F                             | B <sub>8</sub>  | A <sub>3</sub>   |
| 19.8        | 11.28960        | MCLK/2               | 90.3168        | $f_{\text{PLL}}/2$     | 9.122909     | 9              | 1F76F8  | 07                             | 1BB             | F <sub>8</sub>   |
| 19.8        | 12.28800        | MCLK/2               | 98.3040        | $f_{\text{PLL}}/2$     | 9.929697     | 9              | EE009E  | 3B                             | 100             | 9E               |
| 24.0        | 11.28960        | MCLK/2               | 90.3168        | $f_{\text{PLL}}/2$     | 7.526400     | $\overline{7}$ | 86C226  | 21                             | 161             | 26               |
| 24.0        | 12.28800        | MCLK/2               | 98.3040        | $f_{\text{PLL}}/2$     | 8.192000     | 8              | 3126E9  | 0C                             | 93              | E <sub>9</sub>   |
| 26.0        | 11.28960        | MCLK/2               | 90.3168        | $f_{\text{PLL}}/2$     | 6.947446     | 6              | F28BD4  | 3C                             | 145             | 1D4              |
| 26.0        | 12.28800        | MCLK/2               | 98.3040        | $f_{\text{PLL}}/2$     | 7.561846     | $\overline{7}$ | 8FD526  | 23                             | 1EA             | 126              |

Table 23: PLL Frequency Examples

#### **11.8. CONTROL INTERFACE**

The NAU88C10 features a 2-Wire control interface compatible with industry <sup>12</sup>C serial bus protocol using a bidirectional data signal (SDIO) and a clock signal (SCLK).

### **11.8.1. 2-WIRE Serial Control (I<sup>2</sup>C Style Interface)**

The NAU88C10 supports a bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. Therefore, the 2-Wire operates as slave interface. All communication over the 2-Wire interface is conducted by sending the MSB of each byte of data first.

#### **11.8.1.1. 2-WIRE Protocol Convention**

All 2-Wire interface operations must begin with a START condition, which is a HIGH to LOW transition of SDIO while SCLK is HIGH. All 2-Wire and all interface operations are terminated by a STOP condition, which is a LOW to HIGH transition of SDIO while SCLK is HIGH. A STOP condition at the end of a write operation places the device in standby mode. An acknowledge (ACK), is a software convention used to indicate a successful data transfer. The transmitting device, either master or slave, releases the SDIO bus after transmitting eight bits. During the ninth clock cycle, the receiver pulls the SDIO line LOW to acknowledge the reception of the eight bits of data.

Following a START condition, the master must output a device address byte. The 7-MSB bits "0011010" are the device address. The LSB of the device address byte is the R/W bit and defines a  $(R/W = 0)$  or write  $(R/W = 1)$  operation. When this, R/W, bit is a "1", then a operation is selected and when "0" the device selects a write operation. The device outputs an acknowledge LOW for a correct device address and HIGH for an incorrect device address on the SDIO pin.







#### **11.8.1.2. 2-WIRE Write Operation**

A Write operation consists of a two-byte instruction followed by one or more Data Bytes. A Write operation requires a START condition, followed by a valid device address byte, a valid control address byte, data byte(s), and a STOP condition. After each three bytes sequence, the NAU88C10 responds with an ACK and the 2-Wire interface enters a standby state.



#### **11.8.1.3. 2-WIRE Operation**

A 2-wire read operation consists of a three-byte instruction followed by one or more Data Bytes. The master initiates the operation issuing the following sequence: a START condition, device address byte with the R/W bit set to "0", a control address byte, a second START condition, and a second device address byte with the R/W bit set to "1".

After each of the three bytes, the NAU88C10 responds with an ACK. Then the NAU88C10 transmits Data Bytes as long as the master responds with an ACK during the SCLK cycle following the ninth bit of each byte. The master terminates the operation (issuing a STOP condition) following the last bit of the last Data Byte.

After reaching the memory location 7Fh the pointer "rolls over" to 00h, and the device continues to output data for each ACK received.



Figure 24: 2-Wire Read Sequence

## **11.9. DIGITAL AUDIO INTERFACES**

NAU88C10 only uses the Left channel to transfer data in normal mode. It supports an independent digital interface for voice and audio. The digital interface is used to input digital data to the DAC, or output digital data from the ADC. The digital interface can be configured to Master mode or Slave mode.

Master mode is configured by setting CLKIOEN[0] address (0x06) bit to HIGH. The main clock (MCLK) of the digital interface is provided from an external clock either from a crystal oscillator or from a microcontroller. With an appropriate MCLK, the device generates bit clock (BCLK) and frame sync (FS) internally in the master mode. By generating the bit clock and frame sync internally, the NAU88C10 has full control of the data transfer.

Slave mode is configured by setting CLKIOEN[0] address (0x06) bit to LOW. In this mode, an external controller has to supply the bit clock and the frame sync. The NAU88C10 uses ADCOUT, DACIN, FS, and BCLK pins to control the digital interface. Care needs to be exercised when designing a system to operate the NAU88C10 in this mode as the relationship between the sample rate, bit clock, and frame sync needs to be controlled by other controller. In both modes of operation, the internal MCLK and MCLK prescalers determine the sample rate for the DAC and ADC.

The output state of the ADCOUT pin by default is pulled-low. Depending on the application, the output can be configured to be Hi-Z, pull-low, pull-high, Low or High. To configure the output, three different bits have to be set. First the output switched to the mask by setting PUDOEN[5] address (0x3C), then the mask has to be enabled be setting PUDPE[4] address (0x3C) and finally output state select pulled up or down by PUDPS[3] address (0x3C). Six different audio formats are supported by NAU88C10 with MSB first and they are as follows.



Table 24: Standard Interface modes



Table 25: Audio Interface Control Registers

## **11.9.1. Right Justified audio data**

In right justified interface (normal mode), the left channel serial audio data is synchronized with the frame sync. Left channel data is transferred during the HIGH frame sync. The MSB data is sampled first. The data is latched on the last rising edge of BCLK before frame sync transition (FS). The LSB is aligned with the falling edge of the frame sync signal (FS). Right justified format is selected by setting AIFMT[1:0] address (0x04) to "00" binary in conjunction with PCMTSEN[8] address (0x3C) set to LOW.



Figure 25: Right Justified Audio Interface (Normal Mode)



## **11.9.2. Left Justified audio data**

In Left justified interface (normal mode), the left channel serial audio data is synchronized with the frame sync. Left channel data is transferred during the HIGH frame sync. The MSB data is sampled first and is available on the first rising edge of BCLK following a frame sync transition (FS). Left justified format is selected by setting AIFMT[1:0] address (0x04) to "01" binary in conjunction with PCMTSEN[8] address (0x3C) set to LOW.



Figure 27: Left Justified Audio Interface (Normal Mode)



Figure 28: Left Justified Audio Interface (Special mode)

## **11.9.3. I<sup>2</sup>S audio data**

In I<sup>2</sup>S interface (normal mode), the left channel serial audio data is synchronized with the frame sync. Left channel data is transferred during the LOW frame sync. The MSB data is sampled first. The data is latched on the second rising edge of BCLK following a frame sync transition (FS). I<sup>2</sup>S format is selected by setting AIFMT[1:0] address (0x04) to "10" binary in conjunction with PCMTSEN[8] address (0x3C) set to LOW.



Figure 29: I2S Audio Interface (Normal Mode)



## **11.9.4. PCM audio data**

In PCM interface (normal mode), the left channel serial audio data is synchronized with the frame sync. Left channel data is transferred during the LOW frame sync. The MSB data is sampled first. The data is latched on the second rising edge of BCLK following a frame sync transition (FS). PCM format is selected by setting AIFMT[4:3] address (0x04) to "11" binary in conjunction with PCMTSEN[8] address (0x3C) set to LOW.

The digital data can be forced to appear on the right phase of the FS by setting ADCPHS[0] and DACPHS[1] address (0x04) bits to HIGH respectively. The starting point of the right phase data depends on the word length WLEN[6:5] address (0x04) after the frame sync transition (FS).



Figure 31: PCM Mode Audio Interface (Normal Mode)



## **11.9.5. PCM Time Slot audio data**

In PCM Time-Slot interface (normal mode), the left channel serial audio data is synchronized with the frame sync. Left channel data is transferred during the LOW frame sync. The MSB data is sampled first. The starting point of the timeslot is controlled by a 10-bit byte TSLOT[9:0] address (0x3B and 0x3C). The data is latched on the first rising edge of BCLK following a frame sync transition (FS) providing PCM is in timeslot zero (TSLOT[9:0] = 000). PCM Time-Slot format is selected by setting AIFMT[4:3] address (0x04) to "11" binary in conjunction with PCMTSEN[8] address (0x3C) set to HIGH. The digital data can be forced to appear on the right phase of the FS by setting ADCPHS[0] and DACPHS[1] address (0x04) bits to HIGH respectively. The starting point of the right phase data depends on the word length WLEN[6:5] address (0x04) and timeslot assignment TSLOT[9:0] address (0x3B and 0x3C) after the frame sync transition (FS). DACIN will return to the bus condition either on the negative edge of BCLK during the LSB, or on the positive edge of BCLK following the LSB depending on the setting of TRI[7] address (0x3C). Tri-stating on the negative edge allows the transmission of data by multiple sources in adjacent timeslots without the risk of driver contention.



Figure 33: PCM Time Slot Mode (Time slot = 0) (Normal Mode)



Figure 34: PCM Time Slot Mode (Time slot = 0) (Special mode)

#### **11.9.6. Companding**

Companding is used in digital communication systems to optimize signal-to-noise ratios with reduced data bit rates, and make use of non-linear algorithms. NAU88C10 supports two different types of companding A-law and  $\mu$ -law on both transmit and receive sides. A-law algorithm is used in European communication systems and µ-law algorithm is used by North America, Japan, and Australia. This feature is enabled by setting DACCM[4:3] address (0x05) or ADCCM[2:1] address (0x05) register bits. Companding converts 13 bits (µ-law) or 12 bits (A-law) to 8 bits using nonlinear quantization. The companded signal is an 8-bit word containing sign (1-bit), exponent (3-bits) and mantissa (4 bits). As recommended by the G.711 standard (all 8-bits are inverted for  $\mu$ -law, all even data bits are inverted for Alaw).

Setting CMB8[5] address 0x05 to 1 will cause the PCM interface to use 8-bit word length for data transfer, overriding the word length configuration setting in WLEN[6:5] address 0x04.



Table 26: Companding Control

The following equations for data compression (as set out by ITU-T G.711 standard):

#### **µ-law (where µ=255 for the U.S. and Japan):**

 $F(x) = \ln(1 + \mu|x|) / \ln(1 + \mu)$  -1  $\le x \le 1$ 

#### **A-law (where A=87.6 for Europe):**

 $F(x) = A|x| / (1 + \ln A)$  **For**  $x \le 1/A$  $F(x) = (1 + \ln A|x|) / (1 + \ln A)$  **THE For**  $1/A \le x \le 1$ 

#### **11.10. POWER SUPPLY**

This device has been designed to operate reliably using a wide range of power supply conditions and power-on/poweroff sequences. There are no special requirements for the sequence or rate at which the various power supply pins change. Any supply can rise or fall at any time without harm to the device. However, pops and clicks may result from some sequences. Optimum handling of hardware and software power-on and power-off sequencing is described in more detail in the Power Up/Down Sequencing section of this document.

#### **11.10.1. Power-On Reset**

The NAU88C10 does not have an external reset pin. The device reset function is automatically generated internally when power supplies are too low for reliable operation. The internal reset is generated any time that either VDDA or VDDD is lower than is required for reliable maintenance of internal logic conditions. The threshold voltage for VDDA is approximately ~1.52Vdc and the threshold voltage for VDDD is approximately ~0.67Vdc. Note that these are much lower voltages than are required for normal operation of the chip. These values are mentioned here as general guidance as to overall system design.

If either VDDA or VDDD is below its respective threshold voltage, an internal reset condition may be asserted. During this time, all registers and controls are set to the hardware determined initial conditions. Software access during this time will be ignored, and any expected actions from software activity will be invalid.

When both VDDA and VDDD reach a value above their respective thresholds, an internal reset pulse is generated which extends the reset condition for an additional time. The duration of this extended reset time is approximately 50 microseconds, but not longer than 100 microseconds. The reset condition remains asserted during this time. If either VDDA or VDDD at any time becomes lower than its respective threshold voltage, a new reset condition will result. The reset condition will continue until both VDDA and VDDD again higher than their respective thresholds. After VDDA and VDDD are again both greater than their respective threshold voltage, a new reset pulse will be generated, which again will extend the reset condition for not longer than an additional 100 microseconds.

#### **11.10.2. Power Related Software Considerations**

There is no direct way for software to determine that the device is actively held in a reset condition. If there is a possibility that software could be accessing the device sooner than 100 microseconds after the VDDA and VDDD supplies are valid, the reset condition can be determined indirectly. This is accomplished by writing a value to any register other than register 0x00, with that value being different than the power-on reset initial values. The optimum choice of register for this purpose may be dependent on the system design, and it is recommended the system engineer choose the register and register test bit for this purpose. After writing the value, software will then back the same register. When the register test bit s back as the new value, instead of the power-on reset initial value, software can reliably determine that the reset condition has ended.

Although it is not required, it is strongly recommended that a Software Reset command should be issued after poweron and after the power-on-reset condition is ended. This will help insure reliable operation under every power sequencing condition that could occur.

#### **11.10.3. Software Reset**

The control registers can be reset to default conditions by writing any value to RST address (0x00), using any of the control interface modes. Writing valid data to any other register disables the reset, but all registers will need to be initiated again appropriate to the operation. See the applications section on powering NAU88C10 up for information on avoiding pops and clicks after a software reset.

## **11.10.4. Power Up/Down Sequencing**

Most audio products have issues during power up and power down in the form of pop and click noise. To avoid cuch issues the NAU88C10 provides four different power supplies VDDA, VDDD and VDDSPK with separated grounds VSSA, VSSD and VSSSPK. The audio CODEC circuitry, the input amplifiers, output amplifiers and drivers, the audio ADC and DAC converters, the PLL, and so on, can be powered up and down individually by software control via 2-Wire interface. The zero cross function should be used when changing the volume in the PGAs to avoid any audible pops or clicks. There are two different modes of operation 5.0V and 3.3V mode. The recommended power-up and powerdown sequences for both the modes are outlined as following.



Table 27: Power up sequence



Table 28: Power down Sequence

#### **11.10.5. Reference Impedance (REFIMP) and Analog Bias**

Before the device is functional or any of the individual analog blocks are enabled REFIMP[1:0] address (0x01) and ABIASEN[3] address (0x01) must be set. The REFIMP[1:0] bits control the resistor values ("R" in Figure3) that generates the mid supply reference, VREF. REFIMP[1:0] bits control the power up ramp rate in conjunction with the external decoupling capacitor. A small value of "R" allows fast ramp up of the mid supply reference and a large value of "R" provides higher PSRR of the mid supply reference.

The master analog biasing of the device is enabled by setting ABIASEN[3] address (0x01). This bit has to be set before for the device to function.

#### **11.10.6. Power Saving**

Saving power is one of the critical features in a semiconductor device specially ones used in the Bluetooth headsets and handheld device. NAU88C10 has two oversampling rates 64x and 128x. The default mode of operation for the DAC and ADC is in 64x oversampling mode which is set by programming DACOS[3] address (0x0A) and ADCOS[3] address (0x0E) respectively to LOW. Power is saved by choosing 64x oversampling rate compared to 128x oversampling rate but slightly degrades the noise performance. To each lowest power possible after the device is functioning set ABIASEN[3] address (0x01) bit to LOW.

| Addr | D8                            | D7           | D6           | D5                | D4                                | D3           | D2            |            | D0            | Default |
|------|-------------------------------|--------------|--------------|-------------------|-----------------------------------|--------------|---------------|------------|---------------|---------|
| 0x01 | <b>I DCBUFEN</b>              |              |              | PIIFN             | I MICBIASEN I ABIASEN I IOBUFEN I |              |               |            | <b>RFFIMP</b> | 0x000   |
| 0x0A |                               |              | <b>DACMT</b> | DEEMP[1:0]        |                                   | <b>DACOS</b> | <b>AUTOMT</b> |            | <b>DACPL</b>  | 0x000   |
|      | <b>OXOE IMOUTFENIMOUTFAMI</b> |              |              | MOUTFI2:01        |                                   | ADCOS        |               |            | ADCPL         | 0x100   |
| 0x3A | ∟PIPBST                       | <b>LPADC</b> | _PSPKDI      | LPDAC<br>MICBIASM |                                   | TRIMREGI3:21 |               | IBADJ[1:0] |               | 0x000   |

Table 29: Registers associated with Power Saving

#### **11.10.7. Estimated Supply Currents**

NAU88C10 can be programmed to enable or disable various analog blocks individually. The table below shows the amount of current consumed by certain analog blocks. Sample rate settings will vary current consumption of the VDDD supply. VDDD consumes approximately 4mA with VDDD = 1.8V and fs = 48kHz. Lower sampling rates will draw lower current.

| <b>BIT</b>           | <b>Address</b> | <b>VDDA CURRENT</b>                                                           |  |  |
|----------------------|----------------|-------------------------------------------------------------------------------|--|--|
| REFIMP[1:0]          | 0x01           | $10K \approx 300 \text{ uA}$<br>161k/595k < 100 uA                            |  |  |
| IOBUFEN[2]           |                | 40uA                                                                          |  |  |
| ABIASEN[3]           |                | 600uA                                                                         |  |  |
| MICBIASEN[4]         |                | 500 uA                                                                        |  |  |
| PLLEN[5]             |                | 2.5mA Clocks Applied                                                          |  |  |
| DCBUFEN[8]           |                | 80uA                                                                          |  |  |
| ADCEN <sub>[0]</sub> | 0x02           | $x64 - ADCOS = 0 \implies 2.0 \text{mA}$<br>$x128 - ADCOS = 1 \implies 3.0mA$ |  |  |
| PGAEN[2]             |                | 400uA                                                                         |  |  |
| BSTEN[4]             |                | 200 uA                                                                        |  |  |
| DACEN <sub>[0]</sub> | 0x03           | $X64$ (DACOS=0)=>1.6mA<br>x128(DACOS=1)=>1.7mA                                |  |  |
| SPKMXEN[2]           |                | 400 <sub>u</sub> A                                                            |  |  |
| MOUTMXEN[3]          |                | 200uA                                                                         |  |  |
| NSPKEN[6]            |                | 1mA from $VDDSPK + 100uA (VDDA = 5V mode)$                                    |  |  |
| PSPKEN[5]            |                | 1mA from VDDSPK + 100uA (VDDA = 5V mode)                                      |  |  |
| MOUTEN[7]            |                | 100uA                                                                         |  |  |

Table 30: VDDA 3.3V Supply Current

# **12. REGISTER DESCRIPTION**





#### **12.1.SOFTWARE RESET**



This is device Reset register. Performing a write instruction to this register with any data will reset all the bits in the register map to default.

#### **12.2.POWER MANAGEMENT REGISTERS**

## **12.2.1. Power Management 1**





The DCBUFEN[8] address (0x01) is a dedicated buffer for DC level shifting output stages when in 1.5x gain boost configuration. There are three different reference impedance selections to choose from as follows:



## **12.2.2. Power Management 2**





## **12.2.3. Power Management 3**





### **12.3. AUDIO CONTROL REGISTERS**

# **12.3.1. Audio Interface Control**



The following table explains the PCM control register bits.



There are three different CODEC modes to choose from as follows:





# **12.3.2. Audio Interface Companding Control**



The NAU88C10 provides a Digital Loopback ADDAP[0] address (0x05) bit. Setting ADDAP[0] bit to HIGH enables the loopback so that the ADC data can be fed directly into the DAC input.





# **12.3.3. Clock Control Register**









#### **12.3.4. Audio Sample Rate Control Register**



The Audio sample rate configures only the coefficients for the internal digital filters to match the actual sample rate. It does not in any way actually set or change the ADC or DAC audio sample rate.



NAU88C10 provides a slow clock to be used for the zero cross timeout.



## **12.3.5. DAC Control Register**







# **12.3.6. DAC Gain Control Register**





# **12.3.7. ADC Control Register**







# **12.3.8. ADC Gain Control Register**





# **12.4. 5-BAND EQUALIZER CONTROL REGISTERS**











# **12.5. DIGITAL TO ANALOG CONVERTER (DAC) LIMITER REGISTERS**













# **12.6. NOTCH FILTER REGISTERS**



The Notch Filter is enabled by setting NFCEN[7] address (0x1B) bit to HIGH. The coefficients, A<sub>0</sub> and A<sub>1</sub>, should be converted to 2's complement numbers to determine the register values. Ao and A<sub>1</sub> are represented by the register bits NFCA0[13:0] and NFCA1[13:0]. Since there are four register of coefficients, a Notch Filter Update bit is provided so that the coefficients can be updated simultaneously. NFCU[8] is provided in all registers of the Notch Filter coefficients but only one bit needs to be toggled for LOW – HIGH – LOW for an update. If any of the NFCU[8] bits are left HIGH then the Notch Filter coefficients will continuously update. An example of how to calculate is provided in the Notch Filter section.



# **12.7. AUTOMATIC LEVEL CONTROL REGISTER**

**12.7.1. ALC1 REGISTER** 








## **12.7.2. ALC2 REGISTER**







#### **ALC Target Level Range -28.5dB to -6dB @ 1.5dB increments**





It is recommended that zero crossing should not be used in conjunction with the ALC or Limiter functions

## **12.7.3. ALC3 REGISTER**







#### **12.8. NOISE GAIN CONTROL REGISTER**







## **12.9.PHASE LOCK LOOP (PLL) REGISTERS**

**12.9.1. PLL Control Registers**







**12.9.2. Phase Lock Loop Control (PLL) Registers**

| Addr | D8         | D7 | D <sub>6</sub> | D5          | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | <b>Default</b> |
|------|------------|----|----------------|-------------|----------------|----------------|----------------|----------------|----------------|----------------|
| 0x25 |            |    |                | PLLK[23:18] |                |                |                |                |                | 0x00C          |
| 0x26 | PLLK[17:9] |    |                |             |                |                |                |                |                | 0x093          |
| 0x27 | PLLK[8:0]  |    |                |             |                |                |                |                | 0x0E9          |                |

Fractional (K) part of PLLK1 – PLLK3 input/output frequency ratio

## **12.10. INPUT, OUTPUT, AND MIXERS CONTROL REGISTER**

**12.10.1. Attenuation Control Register**





## **12.10.2. Input Signal Control Register**









## **12.10.3. PGA Gain Control Register**









## **12.10.4. ADC Boost Control Registers**







## **12.10.5. Output Register**





## **12.10.6. Speaker Mixer Control Register**



## **12.10.7. Speaker Gain Control Register**







#### **12.10.8. MONO Mixer Control Register**





During mute, the MONO output will output VREF that can be used as a DC reference for a headphone out.

#### **12.10.9. Power Management 4**





Trim regulator bits can be used only when VDDD <2.7V.



Note cutting the power in half will directly affect the audio performances.

## **12.11. PCM TIME SLOT CONTROL & ADCOUT IMPEDANCE OPTION CONTROL**

## **12.11.1. PCM1 TIMESLOT CONTROL REGISTER**



Transmit and receive timeslot are expressed in number of BCLK cycles in a 10-bit word. The most significant bit TSLOT[9] is located in register PCMTS2[0] address (0x3C). Timeslot, TSLOT[9:0], determines the start point for the timeslot on the PCM interface for data in the transmit direction.

#### **12.11.2. PCM2 TIMESLOT CONTROL REGISTER**







If TRI = 1 and PUDOEN = 0, the device will drive the LSB bit  $1<sup>st</sup>$  half of BCLK out of the ADCOUT pin (stop driving after LSB BCLK Rising edge) but if TRI = 0 or PUDOEN = 1 this feature is disabled, full BCLK of LSB will be driven the LSB value.

#### Figure 35: The Programmable ADCOUT Pin



#### **12.12. REGISTER ID**

#### **12.12.1. Device revision register**



Device revision ID

#### **12.12.2. 2-WIRE ID Register**



First 7 bits (D0 – D6) of the 2-Wire device ID excluding the LSB /write bit.

#### **12.12.3. Additional ID**



READ ONLY

## **12.13. Reserved**



## **12.14. OUTPUT Driver Control Register**





During mute, the MONO output will output VREF that can be used as a DC reference for a headphone out.

### **12.15. AUTOMATIC LEVEL CONTROL ENHANCED REGISTER**

#### **12.15.1. ALC1 Enhanced Register**





#### **12.15.2. ALC Enhanced 2 Register**





## **12.16. MISC CONTROL REGISTER**







## **12.17. Output Tie-Off REGISTER**





## **12.18. AGC PEAK-TO-PEAK OUT REGISTER**





#### **12.19. AGC PEAK OUT REGISTER**





### **12.20. AUTOMUTE CONTROL AND STATUS REGISTER**





#### **12.21. Output Tie-off Direct Manual Control REGISTER**





## **13. CONTROL INTERFACE TIMING DIAGRAM**

**13.1.** 2-WIRE TIMING DIAGRAM







Table 31: 2-WireTiming Parameters

## **14. AUDIO INTERFACE TIMING DIAGRAM**

**14.1.**AUDIO INTERFACE IN SLAVE MODE



Figure 37a: Audio Interface Slave Mode Timing Diagram

## **14.2.**AUDIO INTERFACE IN MASTER MODEBCLKP



Figure 38: Audio Interface in Master Mode Timing Diagram



#### **14.3.**PCM AUDIO INTERFACE IN SLAVE MODE (PCM Audo Data)

Figure 39: PCM Audio Interface Slave Mode Timing Diagram

#### **14.4.**PCM AUDIO INTERFACE IN MASTER MODE (PCM Audo Data)



Figure 40: PCM Audio Interface Slave Mode Timing Diagram



#### **14.5.**PCM AUDIO INTERFACE IN SLAVE MODE (PCM Time Slot Mode )

Figure 41: PCM Audio Interface Slave Mode (PCM Time Slot Mode )Timing Diagram

## **14.6.**PCM AUDIO INTERFACE IN MASTER MODE (PCM Time Slot Mode )



Figure 42: PCM Audio Interface Master Mode (PCM Time Slot Mode )Timing Diagram

| <b>SYMBOL</b>           | <b>DESCRIPTION</b>                               | <b>MIN</b> | <b>TYP</b> | <b>MAX</b>            | <b>UNIT</b> |
|-------------------------|--------------------------------------------------|------------|------------|-----------------------|-------------|
| <b>T</b> <sub>BCK</sub> | <b>BSCK Cycle Time (Slave Mode)</b>              | 50         |            |                       | ns          |
| Твскн                   | BSCK High Pulse Width (Slave Mode)               | 20         | ---        |                       | ns          |
| T <sub>BCKL</sub>       | <b>BSCK Low Pulse Width (Slave Mode)</b>         | 20         |            |                       | ns          |
| <b>T</b> <sub>FSS</sub> | fs to SCK Rising Edge Setup Time (Slave Mode)    | 20         |            |                       | ns          |
| $T_{\sf FSH}$           | SCK Rising Edge to fs Hold Time (Slave Mode)     | 20         |            |                       | ns          |
| T <sub>FSD</sub>        | fs to SCK falling to fs transition (Master Mode) | ---        |            | 10                    | ns          |
| T <sub>RISE</sub>       | Rise Time for All Audio Interface Signals        | ---        | ---        | $0.135T_{\text{BCK}}$ | ns          |
| TFALL                   | Fall Time for All Audio Interface Signals        | ---        |            | $0.135T_{\rm BCK}$    | ns          |
| T <sub>DIS</sub>        | ADCIN to SCK Rising Edge Setup Time              | 15         |            |                       | ns          |
| Трін                    | SCK Rising Edge to ADCIN Hold Time               | 15         |            |                       | ns          |
| <b>T</b> <sub>DOD</sub> | Delay Time from SCLK falling Edge to DACOUT      | ---        |            | 10                    | ns          |

Table 32: Audio Interface Timing Parameters

## **14.7.**System Clock (MCLK) Timing Diagram



## Figure 43: MCLK Timing Diagram



Table 33: MCLK Timing Parameter

## **14.8. µ-LAW ENCODE DECODE CHARACTERISTICS**



Notes:

Sign bit =  $0$  for negative values, sign bit =  $1$  for positive values



## **14.9. A-LAW ENCODE DECODE CHARACTERISTICS**

Notes:

1. Sign bit  $= 0$  for negative values, sign bit  $= 1$  for positive values

2. Digital code includes inversion of all even number bits

## **14.10. µ-LAW / A-LAW CODES FOR ZERO AND FULL SCALE**



## **14.11. µ-LAW / A-LAW OUTPUT CODES (DIGITAL MW)**



#### **15. DIGITAL FILTER CHARACTERISTICS**







Table 57 Digital Filter Characteristics

#### **TERMINOLOGY**

1. Stop Band Attenuation (dB) – the degree to which the frequency spectrum is attenuated (outside audio band)

- 2. Pass-band Ripple any variation of the frequency response in the pass-band region
- 3. Note that this delay applies only to the filters and does not include













#### **16. TYPICAL APPLICATION**



Figure 48: Application Diagram For 20-Pin QFN

- Note 1: All non-polar capacitors are assumed to be low ESR type parts, such as with MLC construction or similar. If capacitors are not low ESR, additional 0.1uF and/or 0.01uF capacitors may be necessary in parallel with the bulk 4.7uF capacitors on the supply rails.
- Note 2: Load resistors to ground on outputs may be helpful in some applications to insure a DC path for the output capacitors to charge/discharge to the desired levels. If the output load is always present and the output load provides a suitable DC path to ground, then the additional load resistors may not be necessary. If needed, such load resistors are typically a high value, but a value dependent upon the application requirements.
- Note 3: To minimize pops and clicks, large polarized output capacitors should be a low leakage type.
- Note 4: Depending on the microphone device and PGA gain settings, common mode rejection can be improved by choosing the resistors on each node of the microphone such that the impedance presented to any noise on either microphone wire is equal.
- Note 5: Adding damping resistor R3-R10, the resistance may vary by different PCB; I2C low pass filter cut-off frequency is 8MHz to 33MHz

## **17. PACKAGE SPECIFICATION**



Controlling Dimension : Millimeters



Note:D2,E2 by die size difference,

#### **18. ORDERING INFORMATION**





## **19. REVISION HISTORY**



## **IMPORTANT NOTICE**

**Nuvoton Products are neither intended nor warranted for usage in systems or equipment, any malfunction or failure of which may cause loss of human life, bodily injury or severe property damage. Such applications are deemed, "Insecure Usage".**

**Insecure usage includes, but is not limited to: equipment for surgical implementation, atomic energy control instruments, airplane or spaceship instruments, the control or operation of dynamic, brake or safety systems designed for vehicular use, traffic signal instruments, all types of safety devices, and other applications intended to support or sustain life.** 

**All Insecure Usage shall be made at customer's risk, and in the event that third parties lay claims to Nuvoton as a result of customer's Insecure Usage, customer shall indemnify the damages and liabilities thus incurred by Nuvoton.**

> Please note that all data and specifications are subject to change without notice. All the trademarks of products and companies mentioned in this datasheet belong to their respective owners.