# INVERSE MULTIPLEXING FOR ATM IDT82V2604 Version - 4 December 4, 2006 6024 Silver Creek Valley Road, San Jose, CA 95138 Telephone: (800) 345-7015 • TWX: 910-338-2070 • FAX: (408) 284-2775 Printed in U.S.A. © 2006 Integrated Device Technology, Inc. #### DISCLAIMER Integrated Device Technology, Inc. reserves the right to make changes to its products or specifications at any time, without notice, in order to improve design or performance and to supply the best possible product. IDT does not assume any responsibility for use of any circuitry described other than the circuitry embodied in an IDT product. The Company makes no representations that circuitry described herein is free from patent infringement or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent, patent rights or other rights, of Integrated Device Technology, Inc. #### LIFE SUPPORT POLICY Integrated Device Technology's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is executed between the manufacturer and an officer of IDT. - 1. Life support devices or systems are devices or systems which (a) are intended for surgical implant into the body or (b) support or sustain life and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any components of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. # Table of Contents | TAE | BLE OF | CONTE | NTS | | |-----|---------|---------------------|----------------------------------------------------|----| | LIS | T OF TA | ABLES | | 6 | | LIS | T OF FI | GURES . | | 8 | | FEA | TURES | S | | Ç | | APF | PLICAT | IONS | | | | | | | PLIANT | | | | | | | | | | | | CK DIAGRAM | | | | | | | | | 1 | PIN A | SSIGNM | ENT | 11 | | 2 | PIN D | ESCRIP <sup>*</sup> | TION | 12 | | 3 | INTER | REACE | | 17 | | J | 3.1 | | IA INTERFACE | | | | 0.1 | 3.1.1 | Utopia Loopback Function | | | | 3.2 | | NTERFACE | | | | | 3.2.1 | Line Interface Work Modes | 18 | | | | | 3.2.1.1 Mode0 | 19 | | | | | 3.2.1.2 Mode1~Mode4 | 19 | | | | | 3.2.1.3 Mode5~Mode6 | 21 | | | | | 3.2.1.4 Mode7~Mode10 | 21 | | | | | 3.2.1.5 Mode11 | 21 | | | | | 3.2.1.6 Mode12~Mode13 | | | | | | 3.2.1.7 Mode14~Mode15 | | | | | 3.2.2 | Line Interface Timing Clock Modes | | | | | 3.2.3 | Line Interface Loopback Function | | | | 3.3 | EXTER | RNAL MICROPROCESSOR INTERFACE | | | | | 3.3.1 | External Microprocessor Interface Selection | | | | | 3.3.2 | Command FIFOs | | | | | 3.3.3 | Registers | | | | | 3.3.4 | Register Map | | | | | 3.3.5 | Register Description | | | | | 3.3.6 | Procedure of Loading Software and Sending Commands | | | | 3.4 | SRAM | INTERFACE | 28 | | 4 | IMA A | ND UNI | FUNCTIONS | 29 | | | 4.1 | IMA M | ODE | 29 | | | | 4.1.1 | IMA Frame | 29 | | | | 4.1.2 | TRL (Timing Reference Link) | 29 | | | | 4.1.3 | Stuffing Mode | 29 | | 10 | T82V26 | 04 | Inverse Multiplexing for ATM | |----|----------|---------------------------------------------------|------------------------------| | | | 4.1.4 Link Backup | 29 | | | 4.2 | UNI MODE | 29 | | 5 | PROC | BRAMMING INFORMATION FOR IMAOS04 | 30 | | | 5.1 | COMMAND TYPES | | | | <b>.</b> | 5.1.1 Command Message | | | | | 5.1.2 Command Reply Message | | | | | 5.1.3 Alarm Message | | | | 5.2 | COMMAND ENCODING | 31 | | | 5.3 | COMMAND DESCRIPTION | 32 | | 6 | IMA C | PERATION | 68 | | | 6.1 | IMA INITIALIZATION | | | | 6.2 | CONFIGURE A GROUP | | | | 6.3 | START UP A GROUP | | | | 6.4 | INHIBIT A GROUP/NOT INHIBIT A GROUP | | | | 6.5 | ADD LINKS TO A GROUP THAT IS IN OPERATIONAL STATE | | | | 6.6 | DELETE LINKS | | | | 6.7 | DEACTIVATE AND RECOVER LINKS | | | | 6.8 | RESTART A GROUP | | | | 6.9 | DELETE A GROUP | 69 | | 7 | PMO | N (PERFORMANCE MONITORING) | 70 | | 8 | IMAC | S04 SLAVE | 72 | | | 8.1 | GROUP AUTO DETECT | | | | • • • | 8.1.1 Master Side | | | | | 8.1.2 Slave Side | 72 | | | 8.2 | PROGRAMMING INFORMATION FOR IMAOS04_SLAVE | 72 | | | | 8.2.1 Command types | 72 | | | | 8.2.2 Command Encoding | | | | | 8.2.3 Command Description | 72 | | 9 | JTAG | TEST ACCESS PORT | 79 | | | 9.1 | TAP BUS SIGNALS | 79 | | | 9.2 | INSTRUCTIONS | 79 | | 10 | PHYS | ICAL AND ELECTRICAL CHARACTERISTICS | 80 | | | 10.1 | ABSOLUTE MAXIMUM RATINGS | | | | 10.2 | D.C. CHARACTERISTICS | | | | 10.3 | A.C. CHARACTERISTICS | 81 | | | | 10.3.1 Output Loading | 81 | | | | 10.3.2 System Clock and RST Signal Timing | 81 | | | | 10.3.3 Utopia Interface Timing | 82 | | | | 10.3.4 Line Interface Timing | | | | | 10.3.5 Microprocessor Interface Timing | | | | | 10.3.5.1 Interface with Motorola CPU (MPM =0) | | | | | 10.3.5.2 Interface with Intel CPU (MPM =1) | 86 | | IDT82V2604 | | Inverse Multiplexing for ATM | |------------|------------------------------------|------------------------------| | 10.3.6 | SRAM Interface Timing | 88 | | | 10.3.6.1 Write Cycle Specification | | | | 10.3.6.2 Read Cycle Specification | 89 | | GLOSSARY | | 90 | | INDEX | | 94 | | | ATION | | # List of Tables | Table-1 | Pin Description | 12 | |----------|--------------------------------------------------------------------------------|----| | Table-2 | Data Rates of Different Modes | | | Table-3 | Pins Used in Multi-Rate Multiplex Mode | 21 | | Table-4 | Register Map | | | Table-5 | Input FIFO Data Length Register (INPUT_FIFO_LENGTH_REG) | | | Table-6 | Output FIFO Data Length Register (OUTPUT_FIFO_LENGTH_REG) | | | Table-7 | Output FIFO Data Register (OUTPUT_FIFO_DATA_REG) | | | Table-8 | Input FIFO Data Register (INPUT_FIFO_DATA_REG) | | | Table-9 | FIFO Interrupt Enable Register (FIFO_INT_ENABLE_REG) | | | Table-10 | FIFO Interrupt Status Register (FIFO_STATE_REG) | | | Table-11 | FIFO Interrupt Reset Register (FIFO_INT_RESET_REG) | 25 | | Table-12 | Output FIFO Internal State Register (OUTPUT_FIFO_INTERNAL_STATE_REG) | | | Table-13 | Input FIFO Internal State Register (INPUT_FIFO_INTERNAL_STATE_REG) | | | Table-14 | Maximum Delay Tolerance Value for Different SRAM Size in T1 Unchannelized Mode | 28 | | Table-15 | Maximum Delay Tolerance Value for Different SRAM Size in E1 Unchannelized Mode | 28 | | Table-16 | Command Encoding | 31 | | Table-17 | ConfigDev Command (Encoding: 01H) | 32 | | Table-18 | ConfigUtopiaIF Command (Encoding: 03H) | 34 | | Table-19 | ConfigLoopMode Command (Encoding: 04H) | 35 | | Table-20 | ConfigGroupPara Command (Encoding: 05H) | 36 | | Table-21 | ConfigGroupInterFace Command (Encoding: 06H) | 38 | | Table-22 | ConfigGroupWorkMode Command (Encoding: 07H) | 39 | | Table-23 | ConfigGSMTimers Command (Encoding: 08H) | 40 | | Table-24 | ConfigTRLLink Command (Encoding: 09H) | 41 | | Table-25 | ConfigIFSMPara Command (Encoding: 0AH) | 42 | | Table-26 | AddTxLink Command (Encoding: 0BH) | 43 | | Table-27 | AddRxLink Command (Encoding: 0CH) | 45 | | Table-28 | ConfigUNILink Command (Encoding: 0DH) | 46 | | Table-29 | StartGroup Command (Encoding: 0EH) | 47 | | Table-30 | StartLASR Command (Encoding: 0FH) | 48 | | Table-31 | InhibitGrp Command (Encoding: 10H) | 49 | | Table-32 | NotInhibitGrp Command (Encoding: 11H) | 50 | | Table-33 | RestartGrp Command (Encoding: 12H) | 51 | | Table-34 | DeleteGrp Command (Encoding: 13H) | 52 | | Table-35 | RecoverLink Command (Encoding: 14H) | 53 | | Table-36 | DeleteLink Command (Encoding: 15H) | 54 | | Table-37 | DeactLink Command (Encoding: 16H) | 55 | | Table-38 | GetGroupState Command (Encoding: 17H) | | | Table-39 | GetGroupDelayInfo Command (Encoding: 18H) | | | Table-40 | GetLinkState Command (Encoding: 19H) | | | Table-41 | GetGrpPerf Command (Encoding: 1AH) | 59 | | IDT82V2604 | | Inverse Multiplexing for ATM | |------------|-------------------------------------------------------------------------|------------------------------| | | | | | Table-42 | GetLinkPerf Command (Encoding: 1BH) | | | Table-43 | GetConfigPara Command (Encoding: 1CH) | | | Table-44 | GetGrpWorkingPara Command (Encoding: 1DH) | 63 | | Table-45 | GetLinkWorkingPara Command (Encoding: 1EH) | 64 | | Table-46 | StartTestPattern Command (Encoding: 1FH) | | | Table-47 | GetLoopedTestPattern Command (Encoding: 20H) | 66 | | Table-48 | StopTestPattern Command (Encoding: 21H) | 67 | | Table-49 | GetVersionInfo Command (Encoding: 22H) | 67 | | Table-50 | Parameters for IMA Group Configuration | 68 | | Table-51 | The PMON Parameters | 70 | | Table-52 | Definitions of Different ICP Cells | 70 | | Table-53 | Failure/Alarm Signals | 71 | | Table-54 | Command Encoding | 72 | | Table-55 | DeviceInitial Command (Encoding: 01H) | | | Table-56 | ConfigSlaveFrame Command (Encoding: 02H) | 75 | | Table-57 | ConfigUtopialF Command (Encoding: 03H) | 76 | | Table-58 | GetVersionInfo Command (Encoding: 22H) | 77 | | Table-59 | GroupInitial Command (Encoding: 23H) | 78 | | Table-60 | Absolute Maximum Ratings | 80 | | Table-61 | D.C. Characteristics | 80 | | Table-62 | System Clock and Reset Timing Parameters | 81 | | Table-63 | Utopia Interface Timing Parameters | 82 | | Table-64 | Line Interface Timing Parameters | 83 | | Table-65 | Microprocessor Interface Timing Parameter for Motorola CPU Read Cycle . | 84 | | Table-66 | Microprocessor Interface Timing Parameters for Motorola CPU Write Cycle | 85 | | Table-67 | Microprocessor Interface Timing Parameter for Intel CPU Read Cycle | 86 | | Table-68 | Microprocessor Interface Timing Parameters for Intel CPU Write Cycle | | | Table-69 | SRAM Interface Write Cycle Parameters | | | Table-70 | SRAM Interface Read Cycle Parameters | | # List of Figures | Figure-1 | Functional Diagram | 10 | |-----------|----------------------------------------------------------------------|----| | Figure-2 | IDT82V2604 PBGA208 Package Pin Assignment | 11 | | Figure-3 | Utopia Loopback | 17 | | Figure-4 | Line Interface Work Modes | 18 | | Figure-5 | G.802 Mapping Mode | 20 | | Figure-6 | Spaced Mapping Mode | 20 | | Figure-7 | Multiplexing Four 2 MHz Streams into One 8 MHz Stream | 21 | | Figure-8 | Input FIFO Write Process | | | Figure-9 | Output FIFO Read Process | 27 | | Figure-10 | Command Message Format | 30 | | Figure-11 | Command Reply Message Format | 30 | | Figure-12 | Alarm Message Format | 30 | | Figure-13 | Reset Signal Timing Diagram | 81 | | Figure-14 | Tx Utopia Interface Timing Diagram | | | Figure-15 | Rx Utopia Interface Timing Diagram | 82 | | Figure-16 | Line Interface Transmit Timing Diagram | 83 | | Figure-17 | Line Interface Receive Timing Diagram | 83 | | Figure-18 | Microprocessor Interface Timing Diagram for Motorola CPU Read Cycle | 84 | | Figure-19 | Microprocessor Interface Timing Diagram for Motorola CPU Write Cycle | 85 | | Figure-20 | Microprocessor Interface Timing Diagram for Intel CPU Read Cycle | 86 | | Figure-21 | Microprocessor Interface Timing Diagram for Intel CPU Write Cycle | 87 | | Figure-22 | SRAM Interface Timing Diagram for Write Cycle | | | Figure-23 | SRAM Interface Timing Diagram for Read Cycle | | # **Inverse Multiplexing for ATM** IDT82V2604 #### **FEATURES** #### Highlights - Provides API command set for convenient configuration and operation. An embedded controller and a downloaded software are used to interpret the commands. Functions can be added by software upgrading. - Supports IMA group auto detect. - Supports link backup so that a backup link can be automatically added when a previously configured link fails. - All the state machines are implemented in hardware. - Advanced cell buffer management algorithm to support ATM QoS requirements. #### Other Features - Accommodates up to 4 IMA logical groups. - Supports 4 T1/E1 channelized or unchannelized links. - Supports T1 ISDN links. - Supports MIXED mode: links not assigned to an IMA group can be used in UNI mode. - Supports symmetrical and asymmetrical operation. - Supports Common Transmit Clock (CTC) and Independent Transmit Clock (ITC) timing modes. - Provides 4 Utopia Level 2 8 bit cell level handshake MPHY interface to ATM device. - Supports maximum link delay tolerance of up to 212 ms for E1 or 281 ms for T1 (when 512 KB external memory is used). - Provides parameters for MIB (Management Information Base). - Supports dynamic addition/deletion of links to/from a working IMA group. - Supports non-multiplexed Intel or Motorola microprocessor interface. - Loopback capability at both TDM and Utopia ports. - Supports MVIP. - JTAG boundary scan meets IEEE 1149.1. #### Package: 208 pin PBGA. 3.3V operation / 5V tolerant input. #### **APPLICATIONS** - DSLAM concentrator - 3G Wireless base station controller (NodeB) and Radio Network Controller (RNC) - Integrated Access Devices (IAD) #### STANDARDS COMPLIANT #### ◆ ATM-Forum - Utopia Level 2 Version 1.0, af-phy-0039.000, June 1995. - Inverse Multiplexing for ATM Specification version 1.1, af-phy-0086.001, March 1999. - Backward compatible with Inverse Multiplexing for ATM Specification version 1.0, af-phy-0086.000, September 1994. - DS1 Physical Layer Specification, af-phy-0016.000, September 1994. - E1 Physical Interface Specification, af-phy-0064.000, September 1996. #### ♦ ITU-T - I.432 B-ISDN User Network Interface PHY specification. - G.804 ATM Cell Mapping into Plesiochronous Digital Hierarchy (PDH). - G.802 Inter-working between networks based on different digital hierarchies and speech encoding laws. - I.610 B-ISDN operation and maintenance principles and functions. #### ANSI ANSI T1.646-1995, Broadband-ISDN-Physical Layer Specification for User-Network Interface Including DS1/ATM, 1995. #### MVIP ### **DESCRIPTION** The 4-port IDT82V2604 is a feature-rich device that provides the solution to implement IMA and UNI logical channels over T1 or E1 links in all public or private UNI, NNI and B-ICI applications. The chip is compliant with the ATM Forum IMA specification v1.1 and backward compatible with IMA specification v1.0. In the chip architecture, up to 4 physically independent T1/E1 streams can be terminated through the utilization of most T1/E1 framers and LIUs in the market, and up to 4 logical IMA groups (i.e., 4 data chan- nels) can be supported at the same time. To interface with most popular ATM layer chips in the market, IDT82V2604 supports Utopia Level 2 MPHY cell level handshake 8-bit bus interface. Through a well-defined API command set, IMA function can be easily designed into various IMA systems and there is little necessity to access a large amount of registers. A downloaded software is used to interpret the command set and can be easily upgraded to meet specific requirement. # **FUNCTIONAL BLOCK DIAGRAM** LP1: Utopia loopback **LP2:** Line interface internal loopback **LP3:** Line interface external loopback Figure-1 Functional Diagram # 1 PIN ASSIGNMENT | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | |---|-------|-------|-------|--------|------|---------------------------------------------|-------|-------|-------|-------|------|---------|----------------|---------|---------|------------|---| | A | GND | IC | IC | EMD4 | EMD0 | EMA18 | EMA15 | EMA12 | EMA11 | EMA8 | EMA5 | EMA1 | RxData2 | RxData5 | RxData7 | GND | Α | | В | TMS | TDI | IC | EMD5 | EMD1 | EM_OE | EMA16 | EMA13 | EMA10 | EMA7 | EMA4 | EMA0 | RxData3 | RxData6 | RxSOC | RxClav | В | | С | TRST | TCK | IC | EMD6 | EMD2 | EM_CS | EMA17 | EMA14 | EMA9 | EMA6 | EMA3 | RxData0 | RxData4 | RxAddr4 | RxAddr3 | RxAddr2 | С | | D | NC | TDO | IC | EMD7 | EMD3 | EM_WE | VDD | GND | GND | VDD | EMA2 | RxData1 | RxAddr1 | RxAddr0 | RxENB | RxCLK | D | | E | RSCK1 | RSD1 | VDD | SYSCLK | | | | | | | | | TxClav | TxCLK | TxAddr0 | TxAddr1 | E | | F | RSCK2 | RSD2 | RSF1 | VDD | | | | | | | _ | | TxAddr2 | TxAddr3 | TxAddr4 | TxSOC | F | | G | RSCK3 | RSD3 | RSF2 | VDD | | GND GND GND GND VDD TXENB TXData7 TXData6 G | | | | | | | G | | | | | | н | RSCK4 | RSD4 | RSF3 | GND | | GND GND GND GND TxData5 TxData4 TxData3 | | | | | | | н | | | | | | J | RSF4 | IC | IC | GND | | | GND | GND | GND | GND | | | GND | TxData0 | TxData1 | TxData2 | J | | K | IC | IC | IC | VDD | | | GND | GND | GND | GND | | | VDD | IC | IC | IC | ĸ | | L | IC | IC | C | VDD | | | | | • | • | | | <del>C</del> S | IC | IC | IC | L | | М | IC | IC | IC | VDD | | | | | | | | | A6 | A7 | RD/DS | WR/RW | М | | N | IC | RSCFS | RSCCK | VDD | VDD | VDD | VDD | GND | GND | VDD | VDD | A1 | A2 | А3 | A4 | <b>A</b> 5 | N | | P | TSCCK | TSCFS | VDD | IC | IC | IC | IC | TSF4 | TSCK2 | TSCK1 | IC | VDD | D6 | D7 | MPM | A0 | Р | | R | VDD | NC | IC | IC | IC | IC | TSD4 | TSD3 | TSD2 | TSD1 | RST | ĪNT | D2 | D3 | D4 | D5 | R | | т | GND | VDD | IC | IC | IC | IC | TSCK4 | TSCK3 | TSF3 | TSF2 | TSF1 | IC | NC | D0 | D1 | GND | т | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | Figure-2 IDT82V2604 PBGA208 Package Pin Assignment (Top View) # 2 PIN DESCRIPTION Table-1 Pin Description | Name | Pin Number | Input/Output | Description | | | | | |-----------------------------------------------------------------|-----------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Global Signals | | | | | | | | | SYSCLK | E4 | I | SYSCLK: System Clock System clock for the IDT82V2604. Default is 20 MHz. | | | | | | RST | R11 | I | RST: System Reset System reset signal, low active. After reset, all registers are reset to default values, and both the contents in SRAM and the downloaded software are cleared. | | | | | | <u>'</u> | | <b>-</b> | ATM Utopia Interface | | | | | | TxClk | E14 | I | TxClk: Utopia Transmit Clock Utopia transmit clock used to transfer data from the ATM layer to the IDT82V2604. The frequency of the TxClk should be less than or equal to that of the system clock. Data is sampled on the rising edge of this signal. | | | | | | TxEnb | G14 | I | TxEnb: Utopia Transmit Enable Utopia low active signal asserted by the ATM layer device during cycles when TxData contains valid cell data. The TxEnb input is sampled on the rising edge of TxClk. | | | | | | TxAddr4<br>TxAddr3<br>TxAddr2<br>TxAddr1<br>TxAddr0 | F15<br>F14<br>F13<br>E16<br>E15 | I | TxAddr[4:0]: Utopia Transmit Address Utopia transmit port address driven from the ATM layer to poll and select an appropriate port. The TxAddr[4:0] input bus are sampled on the rising edge of TxClk. | | | | | | TxData7 TxData6 TxData5 TxData4 TxData3 TxData2 TxData1 TxData0 | G15<br>G16<br>H14<br>H15<br>H16<br>J16<br>J15 | I | TxData[7:0]: Utopia Transmit Data Utopia 8-bit data bus driven from the ATM layer to the IDT82V2604. The TxData[7:0] input bus are sampled on the rising edge of TxClk. | | | | | | TxClav | E13 | High-Z<br>O | TxClav: Utopia Transmit Cell Available Utopia transmit cell available signal from the IDT82V2604 to the ATM layer. A polled port drives TxClav only during each cycle following one with its address on the TxAddr lines. The polled port asserts TxClav high to indicate its corresponding FIFO can accept the transfer of a complete cell, otherwise i deasserts the signal. The TxClav output is updated on the rising edge of TxClk. Note: This pin requires a pull-down resistor. | | | | | | TxSOC | F16 | I | TxSOC: Utopia Transmit Start of Cell Utopia start of cell signal. It will be driven high by the ATM layer when TxData[7:0] contain the first valid byte of a cell. The TxSOC input is sampled on the rising edge of TxClk. | | | | | | RxClk | D16 | I | RxClk: Utopia Receive Clock Utopia receive clock. The frequency of RxClk should be less than or equal to the frequency of the system clock. Data is sampled on the rising edge of this signal. | | | | | | RxEnb | D15 | I | RXEnb: Utopia Receive Enable When this pin is low, the received data will be transferred on RxData[7:0] in the following cycles. The RXEnb input is sampled on the rising edge of RxClk. | | | | | | Name | Pin Number | Input/Output | Description | |--------------------------------------------------------------------------------------|------------------------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RxAddr4<br>RxAddr3<br>RxAddr2<br>RxAddr1<br>RxAddr0 | C14<br>C15<br>C16<br>D13<br>D14 | ı | RxAddr[4:0]: Utopia Receive Address Utopia receive port address driven from the ATM layer to poll and select an appropriate port. The RxAddr[4:0] input bus are sampled on the rising edge of RxClk. | | RxData7<br>RxData6<br>RxData5<br>RxData4<br>RxData3<br>RxData2<br>RxData1<br>RxData0 | A15<br>B14<br>A14<br>C13<br>B13<br>A13<br>D12<br>C12 | High-Z<br>O | RxData[7:0]: Utopia Receive Data Utopia 8-bit data bus driven from the IDT82V2604 to the ATM layer. The RxData[7:0] output bus are updated on the rising edge of RxClk. | | RxClav | B16 | High-Z<br>O | RxClav: Utopia Receive Cell Available Utopia cell available signal. A polled port drives RxClav only during each cycle following one with its address on the RxAddr lines. The polled port asserts RxClav high to indicate its corresponding FIFO has a complete cell available for transfer to the ATM layer, otherwise it deasserts the signal. The RxClav output is updated on the rising edge of RxClk. Note: This pin requires a pull-down resistor. | | RxSOC | B15 | High-Z<br>O | RxSOC: Utopia Receive Start of Cell Utopia start of cell pulse. It will be driven high when RxData[7:0] contain the first valid byte of a cell. The RxSOC input is updated on the rising edge of RxClk. | | | | | T1/E1 Line Interface | | TSD4<br>TSD3<br>TSD2<br>TSD1 | R7<br>R8<br>R9<br>R10 | 0 | TSDn: Transmit Side Data Output TSDn contains the transmit data for the n-th link. The TSDn output is updated on the rising edge of TSCKn or TSCCK if common clock is used. | | TSCK4 TSCK3 TSCK2 TSCK1 | T7<br>T8<br>P9<br>P10 | I | TSCKn: Transmit Side Clock TSCKn contains the transmit clock for the n-th link. Note: If unused, TSCKn should be connected to ground. | | TSF4<br>TSF3<br>TSF2<br>TSF1 | P8<br>T9<br>T10<br>T11 | I | TSFn: Transmit Side Frame pulse TSFn is used to delineate each frame for the n-th link. The TSFn input is sampled on the falling edge of TSCKn or TSCCK if common clock is used. Note: If unused, TSFn should be connected to ground. | | TSCCK | P1 | I | TSCCK: Transmit Side Common Clock TSCCK is the transmit clock for links that are configured in Common Clock Mode. Note: If unused, TSCCK should be connected to ground. | | TSCFS | P2 | ı | TSCFS: Transmit Side Common Frame Pulse This signal is used to delineate each frame for links that are configured in Common Clock Mode. The TSCFS input is sampled on the falling edge of TSCCK. Note: If unused, TSCFS should be connected to ground. | | Name | Pin Number | Input/Output | Description | |----------------------------------------------|-----------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RSD4<br>RSD3<br>RSD2<br>RSD1 | H2<br>G2<br>F2<br>E2 | I | RSDn: Receive Side Data Input RSDn contains the receive data for the n-th link. The RSDn input is sampled on the falling edge of RSCKn or RSCCK if common clock is used. Note: If unused, RSDn should be connected to ground. | | RSCK4<br>RSCK3<br>RSCK2<br>RSCK1 | H1<br>G1<br>F1<br>E1 | I | RSCKn: Receive Side Clock RSCKn contains the recovered line clock for the n-th link. Note: If unused, RSCKn should be connected to ground. | | RSF4<br>RSF3<br>RSF2<br>RSF1 | J1<br>H3<br>G3<br>F3 | I | RSFn: Receive Side Frame Pulse RSFn is used to delineate each frame for the n-th link. The RSFn input is sampled on the falling edge of RSCKn or RSCCK if common clock is used. Note: If unused, RSFn should be connected to ground. | | RSCCK | N3 | I | RSCCK: Receive Side Common Clock RSCCK is the receive clock for links that are configured in Common Clock Mode. Note: If unused, RSCCK should be connected to ground. | | RSCFS | N2 | I | RSCFS: Receive Side Common Frame Pulse RSCFS is used to delineate each frame for links that are configured in Common Clock Mode. The RSCFS input is sampled on the falling edge of RSCCK. Note: if unused, RSCFS should be connected to ground. | | | | -L | Microprocessor Interface | | MPM | P15 | I | MPM: Microprocessor Interface Mode Connected to VDD for Intel; connected to GND for Motorola. | | RD/DS | M15 | I | $\overline{\textbf{RD}}$ : Read Operation In parallel Intel microprocessor interface mode, this pin is asserted low by the microprocessor to initiate a read cycle. Data is output to D[7:0] from the device. $\overline{\textbf{DS}}$ : Data Strobe In parallel Motorola microprocessor interface mode, this pin is the data strobe of the parallel interface. During a write operation ( $R\overline{W}$ =0), data on D[7:0] is sampled into the device. During a read operation ( $R\overline{W}$ =1), data is output to D[7:0] from the device. | | <b>₩R</b> /R <b>₩</b> | M16 | I | WR: Write Operation In parallel Intel microprocessor interface mode, this pin is asserted low by the microprocessor to initiate a write cycle. Data on D[7:0] is sampled into the device during a write operation. RW: Read/Write Select In parallel Motorola microprocessor interface mode, this pin is asserted low for write operation and high for read operation. | | D7<br>D6<br>D5<br>D4<br>D3<br>D2<br>D1<br>D0 | P14<br>P13<br>R16<br>R15<br>R14<br>R13<br>T15 | I/O | D[7:0]: Data Bus These pins function as a bi-directional data bus of the microprocessor interface. | | Name | Pin Number | Input/Output | Description | |------------|------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | A7 | M14 | I | A[7:0]: Address Bus | | <b>A</b> 6 | M13 | | These pins function as an address bus of the microprocessor interface. | | A5 | N16 | | | | A4 | N15 | | | | A3 | N14 | | | | A2 | N13 | | | | A1 | N12 | | | | A0 | P16 | | | | CS | L13 | 1 | □ CS: Chip Select | | | 210 | | For each read or write operation, this pin must be changed from high to low, and remains low until the operation is over. | | ĪNT | R12 | Open_drain | INT: Interrupt Request A low level on this pin indicates that an interrupt is pending inside the chip. | | | | 1 | SRAM Interface | | EMD7 | D4 | I/O | EMD[7:0]: Data Bus | | EMD6 | C4 | | Data Input/Output pins for the external SRAM. Used for data exchange between the IDT82V2604 and | | EMD5 | B4 | | the external SRAM. | | EMD4 | A4 | | | | EMD3 | D5 | | | | EMD2 | C5 | | | | EMD1 | B5 | | | | EMD0 | A5 | | | | EMA18 | A6 | 0 | EMA[18:0]: Address Bus | | EMA17 | C7 | | Address of the external SRAM. Used to select a data entry in the external SRAM. | | EMA16 | B7 | | | | EMA15 | A7 | | | | EMA14 | C8 | | | | EMA13 | B8 | | | | EMA12 | A8 | | | | EMA11 | A9 | | | | EMA10 | В9 | | | | EMA9 | C9 | | | | EMA8 | A10 | | | | EMA7 | B10 | | | | EMA6 | C10 | | | | EMA5 | A11 | | | | EMA4 | B11 | | | | EMA3 | C11 | | | | EMA2 | D11 | | | | EMA1 | A12 | | | | EMA0 | B12 | | | | EM_WE | D6 | 0 | <b>EM_WE</b> : Write Enable Write enable signal for the external SRAM. When EM_WE pin and EM_CS pin are both low, data car be written to the external SRAM. | | EM_OE | В6 | 0 | <b>EM_OE</b> : Output Enable Output enable signal for the external SRAM. When EM_OE pin and EM_CS pin are both low, data can be read from the external SRAM. | | EM_CS | C6 | 0 | EM_CS: Chip Select Chip enable signal for the external SRAM. | | | | 1 | | | | | | | |-----------------------|-------------------------------------------------------------------------------------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Name | Pin Number | Input/Output | Description | | | | | | | JTAG & Scan Interface | | | | | | | | | | TCK | C2 | I | TCK: JTAG Test Clock This pin is the input clock for JTAG. | | | | | | | TMS | B1 | I | TMS: JTAG Test Mode Select This pin has an internal pull-up resistor. | | | | | | | TDI | B2 | I | TDI: JTAG Test Data Input This pin is used to load instructions and data into the test logic and has an internal pull-up resistor. | | | | | | | TDO | D2 | High-Z | TDO: JTAG Test Data Output This is normally high impedance and is used to read all the serial configuration and test data from the test logic. | | | | | | | TRST | C1 | I | TRST: JTAG Test Port Reset This pin has an internal pull-up resistor. | | | | | | | | 1 | | Power Supplies and Grounds | | | | | | | VDD | D7,D10,E3,F4,G4,G13,<br>K4,K13,L4,M4,N4,N5,<br>N6,N7,N10,N11,P3,<br>P12,R1,T2 | - | 3.3V Power Supply | | | | | | | GND | A1,A16,D8,D9,G7,G8,<br>G9,G10,H4,H7,H8,H9,<br>H10,H13,J4,J7,J8,J9,<br>J10,J13,K7,K8,K9,<br>K10,N8,N9,T1,T16 | - | Ground | | | | | | | | • | | Others | | | | | | | IC | L16 | - | IC: Internal Connected Internal use. For normal operation, these pins should be connected to VDD. | | | | | | | IC | A2,A3,B3,C3,D3,J2,<br>J3,K1,K2,K3,L1,L2,L3,<br>L15,M1,M2,M3,N1,P4,<br>P5,P6,P7,P11,T3,T4,<br>T5,T6,T12 | - | IC: Internal Connected Internal use. For normal operation, these pins should be connected to ground. | | | | | | | IC | K14,K15,K16,L14,R3,<br>R4,R5,R6 | - | IC: Internal Connected Internal use. For normal operation, these pins should be left open. | | | | | | | NC | D1,R2,T13 | - | NC: No Connection | | | | | | #### 3 INTERFACE #### 3.1 UTOPIA INTERFACE The Utopia interface operates in Level 2 mode. The IDT82V2604 supports up to 4 Utopia Level 2 ports. Each port is assigned an address ranging from 0 to 30. The address value of 31 is reserved and should not be used. All the 31 ports can be individually enabled or disabled by ConfigUtopialF command. Each IMA group or UNI link corresponds to a port. For each IMA group, the port address can be assigned by ConfigGroupInterface command. For each UNI link, the port address can be assigned by ConfigUNILink command. Inside the device, each port corresponds to a GCF (Group Cell FIFO) which is 2 cells deep. The IDT82V2604 uses cell level handshake for cell transfer. One entire cell is transferred before another port can be selected. The start of a cell is marked by TxSOC and RxSOC signals in the transmit and the receive directions respectively. These two signals are active during the first byte of a cell. #### 3.1.1 UTOPIA LOOPBACK FUNCTION For diagnostic purpose, the capability to loop back all Utopia traffic to Utopia bus is provided. This loopback is called Utopia loopback and can be enabled by ConfigLoopMode command. In this mode, cells are taken from TGCFs (Transmit Group Cell FIFO) and sent to the respective RGCFs (Receive Group Cell FIFO). When in Utopia loopback mode, cells will not be transmitted to the line interface. Refer to Figure-3. Figure-3 Utopia Loopback #### 3.2 LINE INTERFACE #### 3.2.1 LINE INTERFACE WORK MODES For different framers, the line interface can be configured to different Work Mode to adapt to different data format. Figure-4 shows all the 16 Work Modes and Table-2 lists IMA layer data rate for each mode. In channelized mode, all the framing bits and signalling bits are set to zero in transmit direction. And all the received signalling bits and framing bits are discarded in receive direction. In unchannelized mode, all bits are utilized for data transfer. Work Mode is selected by AddTxLink or AddRxLink command when a link is in an IMA group. The Work Mode is selected by ConfigU-NILink command when a link is used as a UNI link. Figure-4 Line Interface Work Modes #### Table-2 Data Rates of Different Modes | Mode | IMA Data Rate Per Channel (Maximum) | Interface Clock (Maximum) | |--------|-------------------------------------|---------------------------| | Mode0 | 1.544 Mb/s | 1.544 MHz | | Mode1 | 1.472 Mb/s | 2.048 MHz | | Mode2 | 1.536 Mb/s | 2.048 MHz | | Mode3 | 1.472 Mb/s | 2.048 MHz | | Mode4 | 1.536 Mb/s | 2.048 MHz | | Mode5 | 1.472 Mb/s | 1.544 MHz | | Mode6 | 1.536 Mb/s | 1.544 MHz | | Mode7 | 1.472 Mb/s | 8.192 MHz | | Mode8 | 1.536 Mb/s | 8.192 MHz | | Mode9 | 1.472 Mb/s | 8.192 MHz | | Mode10 | 1.536 Mb/s | 8.192 MHz | | Mode11 | 2.048 Mb/s | 2.048 MHz | | Mode12 | 1.920 Mb/s | 2.048 MHz | | Mode13 | 1.984 Mb/s | 2.048 MHz | | Mode14 | 1.920 Mb/s | 8.192 MHz | | Mode15 | 1.984 Mb/s | 8.192 MHz | #### 3.2.1.1 Mode0 In this mode, the transmit and receive data are viewed as a continuous 1.544 Mb/s serial stream. There is no concept of time slot in an unchannelized link. Each eight bits are grouped into an octet with arbitrary alignment. The first bit received/transmitted is the most significant bit of an octet while the last bit is the least significant bit. The 1.544 MHz data stream clock is provided by the system. The 1.544 MHz clock in Tx and Rx directions can be either common clock or independent clock. If common clock is used, TSCCK and RSCCK are used as Tx clock and Rx clock respectively, and TSCFS and RSCFS are used as common frame pulse in Tx and Rx directions respectively. If independent clock is used, TSCK[i] and RSCK[i] are used as Tx clock and Rx clock respectively, and TSF[i] and RSF[i] are used as the frame pulse in Tx and Rx directions respectively. #### 3.2.1.2 Mode1~Mode4 In these four modes, the transmit/receive data rate is T1 channelized while the line interface timing clock is 2.048 MHz (E1 clock). Thus the mapping between T1 frame and E1 frame is needed. Two mapping modes can be used: G.802 mapping mode and spaced mapping mode. Each mapping mode can be further divided into two data modes: T1 ISDN mode and T1 normal mode. The mapping is done in a frame-by-frame fashion and the unassigned time slots are set to zero. In these modes, the clock for Tx and Rx can be either common clock or independent clock. If common clock is used, TSCCK and RSCCK are used as Tx clock and Rx clock respectively, and TSCFS and RSCFS are used as common frame pulse in Tx and Rx directions respectively. If independent clock is used, TSCK[i] and RSCK[i] are used as Tx clock and Rx clock respectively, and TSF[i] and RSF[i] are used as the frame pulse in Tx and Rx directions respectively. #### G.802 Mapping This mode supports ITU-T Recommendation G.802, which describes how 24 (or 23, in signalling mode) T1 time slots and one framing bit (totally 193/185 bits per T1/T1-ISDN frame) are mapped to 32 E1 time slots (256 bits). This mapping is done by mapping the 24 (or 23 in T1-ISDN mode) T1 time slots to TS1~TS15 and TS17~TS25 (or TS17~TS24), and mapping the framing bit to bit 1 of TS26/TS25. TS0, TS16, TS27/TS26 through TS31 are all unassigned and set to zero (refer to Figure-5). - 1. X=unused bit - 2. u=unassigned time slot - 3. FA, FB and Fc are T1 framing bits for frame A, B and C respectively. Figure-5 G.802 Mapping Mode #### Spaced Mapping In this mode, T1 to E1 mapping makes every fourth time slot unassigned (i.e., 4, 8, 12, 16, 20, 24 and 28). Refer to Figure-6. Suppose T1 time slot x is mapped to E1 time slot y. We have y=x+int((x-1)/3), where int(n) is the largest integer no greater than n. The framing bit is assigned to the first bit of TS0. This distribution of unassigned time slots averages out the idle time slots and optimizes the framer's slip buffer's usage. - 1. X=unused bits - 2. u=unassigned time slot - 3. FA, FB and Fc are T1 framing bits for frame A, B and C respectively. - 4. Mapping rule: If T1 time slot x is mapped to E1 time slot y, y = x+int(x/3). Here int(n) is the largest integer no greater than n. Figure-6 Spaced Mapping Mode #### T1 ISDN Mode The T1 ISDN mode corresponds to the use of 23 time slots to transmit data, that is, T1 data is not transmitted during the framing bit and time slot 24. Therefore, only 23 time slots are considered useful and are mapped while time slot 24 and the framing bit are meaningless and are not mapped. #### T1 Normal Mode In this mode, data is not transmitted during the framing bit. The other 24 time slots are useful. #### 3.2.1.3 Mode5~Mode6 In these modes, the transmit/receive data rate is T1 channelized, and the line interface timing clock is 1.544 MHz (T1 clock). The ISDN mode and normal mode are defined in T1 ISDN Mode and T1 Normal Mode on page 21. In these modes, the clock for Tx and Rx can be either common clock or independent clock. If common clock is used, TSCCK and RSCCK are used as Tx clock and Rx clock respectively, and TSCFS and RSCFS are used as common frame pulse in Tx and Rx directions respectively. If independent clock is used, TSCK[i] and RSCK[i] are used as Tx clock and Rx clock respectively, and TSF[i] and RSF[i] are used as the frame pulse in Tx and Rx directions respectively. #### 3.2.1.4 Mode7~Mode10 In these modes, only TSCCK and RSCCK are used to input the 8.192 MHz clock in Tx and Rx directions respectively, and TSCFS and RSCFS are used as common frame pulse in Tx and Rx directions respectively. All the TSCK[i], TSF[i], RSCK[i] and RSF[i] pins are not used and should be connected to ground. The unused RSD pins should also be connected to ground. The data pins used for multiplexing are shown in the table below: Table-3 Pins Used in Multi-Rate Multiplex Mode | Tx Pin Name | Rx Pin Name | Multiplexed Channel | |-------------|-------------|---------------------| | TSD[1] | RSD[1] | channel 1~channel 4 | #### Multi-rate Multi-rate is used for multiplexing four E1 streams into one high-speed stream. Figure-7 shows four 2.048 MHz E1 streams multiplexed into a single 8.192 MHz stream through one data pin. The multiplexing uses the round-robin technology. The system provides 8.192 MHz common clock and 8 kHz common frame pulse. For T1 channel, before multiplexing, a mapping from each T1 frame to E1 frame is first done. Then the mapped 4 E1 channels are multiplexed into one 8.192 MHz stream as shown in Figure-7. Figure-7 Multiplexing Four 2 MHz Streams into One 8 MHz Stream #### T1 Multi-Rate Mode Since there are two T1 to E1 mapping methods that can be used as described in G.802 Mapping and Spaced Mapping on page 19, two new modes can be derived when multiplexing is further used. Again, T1 ISDN data mode and T1 normal mode can be applied, thus we have 4 more modes: mode7~mode10. #### 3.2.1.5 Mode11 In this mode, the transmit and receive data are viewed as a continuous 2.048 Mb/s serial stream. There is no concept of time slot in an unchannelized link. Each eight bits are grouped into an octet. TSF or TSCFS signal determine whether the data stream is in byte alignment or not. The first bit received/transmitted is the most significant bit of an octet while the last bit is the least significant bit. The 2.048 MHz data stream clock is provided by the system. In this mode, the clock for Tx and Rx can be either common clock or independent clock. If common clock is used, TSCCK and RSCCK are used as Tx clock and Rx clock respectively. If independent clock is used, the clock for the i-th link comes from TSCK[i] and RSCK[i] in Tx and Rx directions respectively. In Common Clock Mode, the TSCFS signal is used for byte alignment pulse for the transmitted bit stream while in Independent Clock Mode, the TSF[i] signal is used for byte alignment pulse for the i-th transmit link. The frequency for TSF[i] (or TSCSF) is the result of TSCK[i] (or TSCCK) divided by 256 and the pulse width of this signal is one cycle of TSCK[i] or TSCCK signal. #### 3.2.1.6 Mode12~Mode13 These two modes are E1 non-multi-rate combined with different signalling modes. The non-multi-rate is the channelized generic E1 interface, i.e., a 2.048 MHz channel is divided into 32 sub-channels (also called time slots), and these sub-channels are used to exchange data. In these modes, the clock for Tx and Rx can be either common clock or independent clock. If common clock is used, TSCCK and RSCCK are used as Tx clock and Rx clock respectively, and TSCFS and RSCFS are used as common frame pulse in Tx and Rx directions respectively. If independent clock is used, TSCK[i] and RSCK[i] are used as Tx clock and Rx clock respectively, and TSF[i] and RSF[i] are used as the frame pulse in Tx and Rx directions respectively. #### Channelized Non-Multi-Rate E1 In this mode, the system provides 2.048 MHz clock and 8 kHz frame pulse for E1 bit stream exchange between the IDT82V2604 and the line interface. The E1 time slot 0 is not used for data exchange while time slot 16 may or may not be used for data exchange, depending on Signalling or Non-Signalling mode. #### Signalling and Non-Signalling In signalling mode, time slot 0 and time slot 16 are not used for data exchange between the IDT82V2604 and the line interface. In non-signalling mode, only time slot 0 is not used for data exchange. #### 3.2.1.7 Mode14~Mode15 The multi-rate concept is defined in Multi-rate on page 21, and the signalling and non-signalling concepts are defined in Signalling and Non-Signalling on page 22. The system provides 8.192 MHz common clock and 8 kHz common frame pulse. In these modes, only the TSCCK and RSCCK pins are used to input the 8.192 MHz clock in Tx and Rx directions respectively, and TSCFS and RSCFS are used as common frame pulse in Tx and Rx directions respectively. The TSCK[i], TSF[i], RSCK[i] and RSF[i] pins are not used and should be connected to ground. The unused RSD pins should also be connected to ground. The data pins used for multiplexing are shown in Table-3. #### 3.2.2 LINE INTERFACE TIMING CLOCK MODES Two timing clock modes can be selected. One is Common Clock Mode, the other is Independent Clock Mode. The timing clock mode can be individually configured for each link. In IMA mode, AddTxLink command and AddRxLink command can be used to configure the clock mode in the transmit and receive directions respectively. In UNI mode, ConfigUNILink command can be used to configure the clock mode. If a link is configured in Common Clock Mode, TSCCK and RSCCK are used as Tx clock and Rx clock respectively, and TSCFS and RSCFS are used as common frame pulse in Tx and Rx directions respectively. If a link is configured in Independent Clock Mode, TSCK[i] and RSCK[i] are used as Tx clock and Rx clock respectively, and TSF[i] and RSF[i] are used as the frame pulse in Tx and Rx directions respectively. These two timing clock modes can be configured at the same time, i.e., some links can work in Common Clock Mode while other links can work in Independent Clock Mode. The line interface mode7~mode10 and mode14~mode15 cannot be used in Independent Clock Mode. #### 3.2.3 LINE INTERFACE LOOPBACK FUNCTION The line interface supports two line loopback functions, one is external loopback mode and the other is internal loopback mode. The two loopback modes can be selected by ConfigLoopMode command. In external loopback mode, all the data received at the line side is looped back to the transmit side and is transmitted out. When this function is enabled, all the links will be in external loopback mode. Data will not be transmitted to the Utopia interface. In internal loopback mode, the data transmitted are also sent to the receive side. When this function is enabled, all the links will be in internal loopback mode. Data will not be transmitted to the FE Utopia interface. #### 3.3 EXTERNAL MICROPROCESSOR INTERFACE The IDT82V2604 uses an embedded controller and a downloaded software (IMAOS04 or IMAOS04\_Slave<sup>1</sup>) to communicate with the external microprocessor. The external microprocessor sends commands to configure the device and read feedbacks. The downloaded software interprets these commands and the embedded controller executes these commands. This relieves programmers from accessing vast registers. Just by accessing a few registers, programmers can use a set of well-defined commands to communicate with IDT82V2604. #### 3.3.1 EXTERNAL MICROPROCESSOR INTERFACE SELECTION The IDT82V2604 supports both non-multiplexed Intel and non-multiplexed Motorola microprocessor interfaces. For Intel microprocessor interface, the MPM pin should be connected to VDD; for Motorola microprocessor interface, the MPM pin should be connected to ground. #### 3.3.2 COMMAND FIFOS The embedded controller uses two FIFOs to communicate with the external microprocessor. One is Input FIFO, which is used to receive commands and data from the external microprocessor; the other is Output FIFO, which is used to send data to the external microprocessor. The lengths of these two FIFOs are both 16 bytes. These two FIFOs can only be accessed through registers. #### 3.3.3 REGISTERS The IDT82V2604 provides 9 registers for the external microprocessor to load software to the device, send commands and read feedbacks. #### 3.3.4 REGISTER MAP Table-4 Register Map | Address | | | | | | | M | <br>ap | | | | |---------|------------------------------------|--------------|-------------------------------|------------------|------------|----|----|-----------------------------|--------------------------------------|---------------------------------------|----| | (Hex) | Register | Register R/W | R/W | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | 00 | INPUT_FIFO_LENGTH_REG | R/W | - | - | - | | | Input_Messa | ge_Length[4:0] | | | | 01 | OUTPUT_FIFO_LENGTH_R<br>EG | R | - | - | - | | | Output_Messa | age_Length[4:0] | | | | 02 | OUTPUT_FIFO_DATA_REG | R | | Output_Data[7:0] | | | | | | | | | 03 | INPUT_FIFO_DATA_REG | R/W | | Input_Data[7:0] | | | | | | | | | 04 | FIFO_INT_ENABLE_REG | R/W | - | - | - | - | - | Input_FIFO_<br>empty_int_en | Input_FIFO_ov<br>erflow_int_en | Output_FIFO_msg<br>_available_int_en | | | 05 | FIFO_STATE_REG | R | | | HW_versior | 1 | | Input_FIFO_<br>empty_state | Input_FIFO_ov<br>erflow_state | Output_FIFO_msg<br>_available_state | | | 06 | FIFO_INT_RESET_REG | W | - | - | - | - | - | - | Input_FIFO_ov<br>erflow∅_i<br>nt_rst | Output_FIFO_msg<br>_available_int_rst | | | 07 | OUTPUT_FIFO_INTERNAL_<br>STATE_REG | R | Output_remain_msg_length[4:0] | | | | | | | | | | 08 | INPUT_FIFO_INTERNAL_ST<br>ATE_REG | R | - | - | - | | | Input_remain_ | msg_length[4:0] | | | IMAOS04 is used when the device is in normal communication while IMAOS04\_Slave is used when the device operates in Slave Mode. Refer to 8.1 Group Auto Detect. #### 3.3.5 REGISTER DESCRIPTION # Table-5 Input FIFO Data Length Register (INPUT\_FIFO\_LENGTH\_REG) (R/W, Address=00H) | Symbol | Position | Default | Description | |---------------------------|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | - | 7-5 | 0 | Reserved. | | Input_Message_Length[4:0] | 4-0 | 0 | These 5 bits contain the message length in the Input FIFO which should be written after the message is sent to the Input FIFO. The valid length is from 0 to 16 bytes. | # Table-6 Output FIFO Data Length Register (OUTPUT\_FIFO\_LENGTH\_REG) (R, Address=01H) | Symbol | Position | Default | Description | |----------------------------|----------|---------|--------------------------------------------------------------------------------------------------------| | - | 7-5 | 0 | Reserved. | | Output_Message_Length[4:0] | 4-0 | 0 | These 5 bits contain the length of the message in the Output FIFO. Valid length is from 0 to 16 bytes. | # Table-7 Output FIFO Data Register (OUTPUT\_FIFO\_DATA\_REG) (R, Address=02H) | Symbol | Position | Default | Description | |------------------|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------| | Output_Data[7:0] | 7-0 | 0 | These bits contain the data from the message Output FIFO. The complete message can be retrieved by continuously reading this register. | # Table-8 Input FIFO Data Register (INPUT\_FIFO\_DATA\_REG) (R/W, Address=03H) | Symbol | Position | Default | Description | |-----------------|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Input_Data[7:0] | 7-0 | 0 | These bits contain data to be sent to the Input FIFO. By continuously writing to this register, a complete message can be sent. Before the message is sent, the Input_FIFO_empty_state bit in the EP_interrupt status register should be polled to see whether the Input FIFO is available for writing. After the message is sent, the message length should be written to the EP_Tx_length register. | # Table-9 FIFO Interrupt Enable Register (FIFO\_INT\_ENABLE\_REG) (R/W, Address=04H) | Symbol | Position | Default | Description | |----------------------------------|----------|---------|-------------------------------------------------------------------------------------------| | - | 7-3 | 0 | Reserved. | | Input_FIFO_empty_int_en | 2 | 0 | Input FIFO empty interrupt enable 0: Interrupt disabled 1: Interrupt enabled | | Input_FIFO_overflow_int_en | 1 | 0 | Input FIFO overflow interrupt enable 0: Interrupt disabled 1: Interrupt enabled | | Output_FIFO_msg_available_int_en | 0 | 0 | Output FIFO message available interrupt enable 0: Interrupt disabled 1: Interrupt enabled | #### Table-10 FIFO Interrupt Status Register (FIFO\_STATE\_REG) (R, Address=05H) | Symbol | Position | Default | Description | |---------------------------------|----------|---------|--------------------------------------------------------------------------------------------------------------------| | HW_version | 7-3 | 1 | Current device version. For revision A and B, these bits are '0000'. For revision C, these bits are '0001'. | | Input_FIFO_empty_state | 2 | 1 | Input FIFO availability status 0: Input FIFO is not available for writing. 1: Input FIFO is available for writing. | | Input_FIFO_overflow_state | 1 | 0 | Input FIFO overflow status 0: Input FIFO is not full. 1: Input FIFO is full. | | Output_FIFO_msg_available_state | 0 | 0 | Output FIFO message availability status 0: No message is in the Output FIFO. 1: A message is in the Output FIFO. | ### Table-11 FIFO Interrupt Reset Register (FIFO\_INT\_RESET\_REG) (W, Address=06H) | Symbol | Position | Default | Description | |-----------------------------------|----------|---------|--------------------------------------------------------------------------------------------| | - | 7-2 | 0 | Reserved. | | Input_FIFO_overflow∅_int_rst | 1 | 0 | Write '1' to clear the Input_FIFO_overflow_state status and Input_FIFO_empty_state status. | | Output_FIFO_msg_available_int_rst | 0 | 0 | Write '1' to clear the Output_FIFO_msg_available_state status. | # ${\it Table-12~Output~FIFO~Internal~State~Register~(OUTPUT\_FIFO\_INTERNAL\_STATE\_REG)}\\$ (R, Address=07H) | Symbol | Position | Default | Description | |-------------------------------|----------|---------|---------------------------------------------------------------------------------------------------| | - | 7-5 | 0 | Reserved. | | Output_remain_msg_length[4:0] | 4-0 | 0 | The length of the message remaining in the Output FIFO to be read by the external microprocessor. | Table-13 Input FIFO Internal State Register (INPUT\_FIFO\_INTERNAL\_STATE\_REG) (R, Address=08H) | Symbol | Position | Default | Description | |------------------------------|----------|---------|------------------------------------------------------------------------------------------| | - | 7-5 | 0 | Reserved. | | Input_remain_msg_length[4:0] | 4-0 | 0 | The length of the message remaining in the Input FIFO to be processed by the IDT82V2604. | # 3.3.6 PROCEDURE OF LOADING SOFTWARE AND SENDING COMMANDS After chip reset, the IMAOS04 or IMAOS04\_Slave (a binary file shipped with the chip) should be loaded to the IDT82V2604 to interpret commands. The procedure of loading the IMAOS04 or IMAOS04\_Slave is the same with that of sending the commands. Figure-8 shows the Input-FIFO write process and Figure-9 shows the Output-FIFO read process. Figure-8 Input FIFO Write Process Figure-9 Output FIFO Read Process #### 3.4 SRAM INTERFACE The SRAM interface has an 8-bit wide data bus, EMD[7:0], and a 19-bit wide address bus, EMA[18:0]. The minimum throughput is 4 Mbyte/s and the minimum access time is 40ns. When both $\overline{\text{EM\_WE}}$ pin and $\overline{\text{EM\_CS}}$ pin are low, data can be written to the external SRAM. When both $\overline{\text{EM\_OE}}$ pin and $\overline{\text{EM\_CS}}$ pin are low, data can be read from the external SRAM. The size of the SRAM can be selected from 2K byte to 512 Kbyte. When the minimum 2K byte memory is selected, only 11 address pins will be used. Different memory size will affect different delay compensation capability. Table-14 and Table-15 show memory size vs. maximum delay tolerance in T1 and E1 unchannelized modes respectively. Table-14 Maximum Delay Tolerance Value for Different SRAM Size in T1 Unchannelized Mode | SRAM Used<br>(Kbyte) | Maximum Delay Tolerance (ms) | Address Bus Used | |----------------------|------------------------------|------------------| | 512 | 281 | EMA[18:0] | | 256 | 141 | EMA[17:0] | | 128 | 70 | EMA[16:0] | | 64 | 35 | EMA[15:0] | | 32 | 17.58 | EMA[14:0] | | 16 | 8.79 | EMA[13:0] | | 8 | 4.39 | EMA[12:0] | | 4 | 2.20 | EMA[11:0] | | 2 | 1.10 | EMA[10:0] | Table-15 Maximum Delay Tolerance Value for Different SRAM Size in E1 Unchannelized Mode | SRAM Used<br>(Kbyte) | Maximum Delay Tolerance<br>(ms) | Address Bus Used | |----------------------|---------------------------------|------------------| | 512 | 212 | EMA[18:0] | | 256 | 106 | EMA[17:0] | | 128 | 53 | EMA[16:0] | | 64 | 26.5 | EMA[15:0] | | 32 | 13.25 | EMA[14:0] | | 16 | 6.625 | EMA[13:0] | | 8 | 3.31 | EMA[12:0] | | 4 | 1.66 | EMA[11:0] | | 2 | 0.83 | EMA[10:0] | # 4 IMA AND UNI FUNCTIONS<sup>1</sup> The IDT82V2604 is capable of combining the transport bandwidth of multiple links into one single logical link. The logical link is called a group. The IDT82V2604 supports up to 4 independent groups with each group capable of supporting from 1 to 4 links. Links that are assigned to an IMA group are called in IMA mode while links that are not assigned to any IMA group can be used in UNI mode. #### 4.1 IMA MODE #### 4.1.1 IMA FRAME An IMA frame is defined as M consecutive cells, numbered from 0 to M-1 on each link, across all the links in an IMA group. It is generated by inserting an ICP cell after every M-1 cells per link. Values of M supported are 32, 64, 128 and 256, which can be programmed for all the links in a group by ConfigGroupPara command. The ICP cell occurs within the frame at the ICP cell offset position and should be at the same position throughout the frame. The ICP offset is programmable on a per-link basis by AddTxLink command. #### 4.1.2 TRL (TIMING REFERENCE LINK) Within an IMA group, a TRL should be selected to pass synchronization from the transmit to the receive end. The TRL can be selected by ConfigTRLLink command. #### 4.1.3 STUFFING MODE The insertion of stuff cells is to compensate for timing differences between links within an IMA group. There are two kinds of stuffing method: CTC (Common Transmit Clock) mode and ITC (Independent Transmit Clock) mode. The stuffing method is selected by ConfigGroupWorkMode command. In CTC mode, a stuff cell is added after every 2048 ICP, filler and ATM layer cells. The stuff cell is generated by repeating the ICP cell. Both the ICP cell and the stuff cell are identified as ICP cells via the Link Stuff Indication (LSI) field of the ICP cell. The stuff cell event will occur on the same frame on all the links. However, the pre-defined ICP offset will determine at which cell in the frame the stuff event will occur. In ITC mode, a stuff cell is added to the TRL the same way as in CTC mode, that is, it is added after every 2048 ICP, filler and ATM layer cells. On all other links in the group, stuff cells are added as necessary to compensate for timing differences between the TRL and other links of the group. In an IMA group, if at least one of the links uses independent clock pin as its clock input, stuff mode can only be set as ITC. If all the links within the group use common clock pin (i.e., TSCCK and RSCCK) as their clock input, stuff mode can be set as either CTC or ITC. For details about the two clock modes, please refer to 3.2.2 Line Interface Timing Clock Modes. #### 4.1.4 LINK BACKUP The group link backup function is used to add a link to the group for backup in case of link failure. This function is only enabled when the device is working in symmetry mode. The link to be added to the group is specified as backup link or non-backup link in 'AddLink' command (i.e., AddTxLink and AddRxLink commands). Note that only one backup link is supported in each group. If several links are specified as backup links, only the last added backup link is regarded as a backup link. When a link failure event occurred, the IDT82V2604 will automatically pick up a backup link and activate it. #### 4.2 UNI MODE ConfigDev command and ConfigUNILink command are used to configure a UNI link. ConfigDev command can be used to configure TC Work Mode, TC Alpha and Delta value and LCD threshold. ConfigUNILink command can be used to configure link physical ID, Tx and Rx Utopia port, line interface Work Mode and clock mode. When a link is configured in UNI mode, IMA functions are bypassed. ATM cells are simply transmitted from the Utopia interface to the line interface. <sup>1.</sup> Chapter 4, 5, 6 and 7 are specific to IMAOS04. Details about IMAOS04\_Slave are provided in Chapter 8. ### 5 PROGRAMMING INFORMATION FOR IMAOS04 #### 5.1 COMMAND TYPES There are three types of messages: - 1.Command message (external MPU⇒embedded controller) - 2.Reply message (embedded controller⇒external MPU) - 3.Notification message (embedded controller⇒external MPU) The formats of the three types of messages are different. #### 5.1.1 COMMAND MESSAGE Figure-10 Command Message Format #### Command Handler From $0\sim126$ defined by user's driver. It is the sequence number of the sent message. #### Command Type The encoding of the command. Refer to 5.2 Command Encoding. #### Command Parameters The Parameters of the command. #### 5.1.2 COMMAND REPLY MESSAGE Figure-11 Command Reply Message Format #### Command Reply Handler The original Command Handler plus 128. #### Command Replies The replies of the original command. #### 5.1.3 ALARM MESSAGE Figure-12 Alarm Message Format #### Alarm Handler FFH. #### Link ID/Group ID The link ID or group ID. #### Alarm Type The sequence in Table-53 Failure/Alarm Signals on page 71. ### 5.2 COMMAND ENCODING Table-16 Command Encoding<sup>(1)</sup> | Command Encoding | Command Name | |------------------|----------------------| | 01H | ConfigDev | | 03H | ConfigUtopiaIF | | 04H | ConfigLoopMode | | 05H | ConfigGroupPara | | 06H | ConfigGroupInterFace | | 07H | ConfigGroupWorkMode | | 08H | ConfigGSMTimers | | 09H | ConfigTRLLink | | 0AH | ConfigIFSMPara | | 0BH | AddTxLink | | 0CH | AddRxLink | | 0DH | ConfigUNILink | | 0EH | StartGroup | | 0FH | StartLASR | | 10H | InhibitGrp | | 11H | NotInhibitGrp | | 12H | RestartGrp | | 13H | DeleteGrp | | 14H | RecoverLink | | 15H | DeleteLink | | 16H | DeactLink | | 17H | GetGroupState | | 18H | GetGroupDelayInfo | | 19H | GetLinkState | | 1AH | GetGrpPerf | | 1BH | GetLinkPerf | | 1CH | GetConfigPara | | 1DH | GetGrpWorkingPara | | 1EH | GetLinkWorkingPara | | 1FH | StartTestPattern | | 20H | GetLoopedTestPattern | | 21H | StopTestPattern | | 22H | GetVersionInfo | <sup>1.</sup> IMAOS will be in unknown state if the user sends a value not listed in this table. #### 5.3 COMMAND DESCRIPTION Each command description contains two parts: Command Parameters and Command Reply. In the Command Parameters part, a figure is used to illustrate the byte sequence of the parameters. All the parameter descriptions are listed below the figure. In the Command Reply part, another figure is used to illustrate the reply sequence in the reply message. The reply description is listed below the figure. For detailed information about the packet of command message and reply message, refer to page 30. Table-17 ConfigDev Command (Encoding: 01H) This is the first command to be issued. If this command is not issued, the default value will be used. ### Table-17 ConfigDev Command (Encoding: 01H) (Continued) | 8 | TCLCD_Threshold | 68H | 0~255 LCD threshold. If the OCD anomaly persists for the time set by this parameter, LCD defect will be reported. Unit: one cell's transmission time | |---------------|-----------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------| | Command Reply | | | | | | 1<br>Ack | | | | Byte Sequence | Reply Name | | Description | | 1 | Ack | | ameter (length of the command is incorrect);<br>nal error. The chip should be reset. | # Table-18 ConfigUtopialF Command (Encoding: 03H) | Command Paramet | ers | | | | | |-----------------|--------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | 1-4 | | 5-8 | | | | | Tx Utopia port enable | | Utopia port enable | | | | Byte Sequence | Parameter Name | Default | Description | | | | 1-4 | Tx Utopia port<br>enable | 00000000Н | Every bit of the 4 bytes enables a Utopia Tx port (MSB byte first, LSB byte last). 0: Disable the port; 1: Enable the port This 4 bytes parameter enables or disables each of the 31 Utopia port (port 31 is reserved and should not be used). The 4 bytes can be regarded as a sequence of 32 bits. The most significant bit in byte 1 (the first byte sent to embedded controller) is bit 31. The least significant bit of byte 4 (the last byte sent) is bit 0. | | | | 5-8 | Rx Utopia port<br>enable | 00000000Н | Every bit of the 4 bytes enables a Utopia Rx port (MSB byte first, LSB byte last). 0: Disable the port; 1: Enable the port The meaning of this parameter is similar to the Utopia Tx port enable field. See above. | | | | Command Reply | | | | | | | | 1<br>Ack | | | | | | Byte Sequence | Reply Name | | Description | | | | 1 | Ack | 0: OK; 1: Invalid parameter (length of the command is incorrect); Others: Internal error. The chip should be reset. | | | | # Table-19 ConfigLoopMode Command (Encoding: 04H) | Command Paramet | ters | | | | |-----------------|----------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | 1<br>Loop mode | ı | | | | Byte Sequence | Parameter Name | Default | Description | | | 1 | Loop mode | ОН | 0: Disable all the loopback functions; 1: Enable line interface internal loopback mode; 2: Enable line interface external loopback mode; 3: Enable Utopia loopback mode; Others: The same as 0. | | | Command Reply | | | | | | | 1 | _ | | | | | Ack | | | | | Byte Sequence | Reply Name | Description | | | | 1 | Ack | 0: OK; 1: Invalid parameter (length of the command is incorrect); Others: Internal error. The chip should be reset. | | | ### Table-20 ConfigGroupPara Command (Encoding: 05H) This is the first command to configure a physical group. Other configuration commands prior to this command would make the group work improperly. | mmand Paramet | | | | | | | | |---------------|-----------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------------------------|-----------------|-----------------| | 1 | 2 | 3 | 4 | 5-6 | 7 | 8 | 9 | | Group ID | NE IMA ID | M for Tx (M <sub>tx</sub> ) | Acceptable M for Rx (M <sub>rx</sub> ) | Max delay com-<br>pensation value | Version Backward<br>Compatibility | P <sub>tx</sub> | P <sub>rx</sub> | | Byte Sequence | Parameter Name | Default | | | Description | | | | 1 | Group ID | NA<br>(Not Avail-<br>able) | The physical group ID (0~3) This is the physical identification of an IMA group. Each Group ID is unique in the IDT82V2604 a should not be equal to any Channel ID that has been assigned to a UNI link. There are altogether 4 phy ical groups. This group ID can be any value from 0~3. Note that this Group ID is not the same as IMA which is used to identify a logical IMA group and can be any value from 0~255. | | | | | | 2 | NE IMA ID | ОН | 0~255 This is the logical ID of a physical IMA group, which is packaged in ICP cells and is sent to the FE to ind cate which group a link belongs to. | | | | | | 3 | M for Tx (M <sub>tx</sub> ) | ОН | 0: 32 (default); 1: 64; 2: 128; 3: 256 This is the IMA frame length that this group will use at the transmit end. There are altogether 4 frame lengths that can be selected: 32, 64, 128 and 256. Note: M <sub>tx</sub> must be right, otherwise IMAOS will work improperly. | | | | | | 4 | Acceptable M for | NA | | 1 | | | | | | Rx (M <sub>rx</sub> ) | | Bit<br>3 | 1: Accept M | Meaning | | | | | | | | · | ccept M=256 | | | | | | | 2 | 1: Accept M | I=128<br>ccept M=128 | | | | | | | 1 | 1: Accept N<br>0: Do not ac | 1=64 | | | | | | | 0 | 1: Accept M<br>0: Do not ac | 1=32 | | | | | | | This is the acceptable Note: M <sub>rx</sub> must be rig | | of the receive end. S will work improperly. | | | | 5-6 | Max delay compensation value | NA | 0~1024 cells This is the maximum cells delay that can be tolerated. This value is constrained by the size of the external SRAM and it shall be no more than 1024 cells. Ref to 3.4 SRAM Interface. Note: If the value exceeds 1024, IMAOS will work improperly. | | | | | | 7 | Version Backward<br>Compatibility | NA | 0: No;<br>1: Yes | , | F 252 72 | | | | | | | Version backward compatibility indicates whether version 1.0 is supported when the FE's group is usin IMA 1.0. By default, the chip works in version 1.1 and does not support backward compatibility. | | | | | # Table-20 ConfigGroupPara Command (Encoding: 05H) (Continued) | 8 | P <sub>tx</sub> | NA | 1~4 | |---------------|-----------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | The minimum number of active Tx links for the GSM to move to operational state. This implies that the Tx links to be configured should be no less than this number. Note: If this value is larger than the link numbers that will be added later, this IMA group's state machine will stop at Insufficient-Link state. | | 9 | P <sub>rx</sub> | NA | 1~4 | | | | | The minimum number of active Rx links for the GSM to move to operational state. This implies that the Rx links to be configured should be no less than this number. In SCSO mode, if $P_{rx}$ is not equal to $P_{tx}$ , $P_{tx}$ is used as $P_{rx}$ . Note: If this value is larger than the link numbers that will be added later, this IMA group's state machine will stop at Insufficient-Link state. | | Command Reply | | | | | | 1 | _ | | | | Ack | | | | | | | | | Byte Sequence | Reply Name | | Description | | 1 | Ack | 0: OK;<br>1: Invalid pa<br>Others: Inte | arameter;<br>rnal error. The chip should be reset. | # Table-21 ConfigGroupInterFace Command (Encoding: 06H) This command should follow the ConfigGroupPara command. | Command Paramet | ers | | | | | | |-----------------|----------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | 1 | 2 | 3 | | | | | | Group ID | Tx Utopia | port Rx Utopia port | | | | | Byte Sequence | Parameter Name | Default | Description | | | | | 1 | Group ID | NA | The physical group ID (0~3). This is the same Group ID in ConfigGroupPara command. | | | | | 2 | Tx Utopia port | 1FH | 0~30 The Utopia port address for data transmit. Port 31 is reserved and should not be used. Note: The upper 3 bits are Don't Care. | | | | | 3 | Rx Utopia port | 1FH | 0~30 The Utopia port address for data receive. Port 31 is reserved and should not be used. Note: The upper 3 bits are Don't Care. | | | | | Command Reply | | | | | | | | | 1 | | | | | | | | Ack | | | | | | | Byte Sequence | Reply Name | | Description | | | | | 1 | Ack | 2: The physic | 0: OK; 1: Invalid parameter; 2: The physical group is not configurable (should issue ConfigGroupPara command first); Others: Internal error. The chip should be reset. | | | | # Table-22 ConfigGroupWorkMode Command (Encoding: 07H) This should be the third command issued to configure a group, i.e., this command should follow ConfigGroupInterface command. | | 1 | 2 | | 3 | 4 | | | | |---------------|----------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------------------------------|----------|--|--| | | Group ID | Symmetry | mode | Stuff mode | Stuff adv mode | | | | | | 1 | 1 | | | | | | | | Byte Sequence | Parameter Name | Default | | | Des | cription | | | | 1 | Group ID | NA | | hysical group ID (0~<br>s the same Group ID | 3).<br>in ConfigGroupPara co | mmand. | | | | 2 | Symmetry mode | NA | 0: SCSO (Symmetrical Configuration and Symmetrical Operation); 1: SCAO (Symmetrical Configuration and Asymmetrical Operation); 2: ACAO (Asymmetrical Configuration and Asymmetrical Operation) Note: Value exceeding 2 will be regarded as 0. | | | | | | | 3 | Stuff mode | 1H | O: ITC (Independent Transmit Clock stuff insertion); 1: CTC (Common Transmit Clock stuff insertion) If at least one of the links uses independent clock pin as its clock input, stuff mode can only be set as ITC. If all the links within the group use common clock pin (i.e., TSCCK and RSCCK) as their clock input, stuff mode can be set as either CTC or ITC. Note: Wrong configuration will lead to wrong ICP cells. | | | | | | | 4 | Stuff adv mode | 1H | O: Pre-notify the stuff event 1 frame ahead; 1: Pre-notify the stuff event 4 frames ahead. ICP stuff cell indication. It tells the FE the distance (unit is IMA frame) between the current ICP cell and the forthcoming stuff ICP cell. Note: The upper 7 bits are Don't Care. | | | | | | | Command Reply | | | | | | | | | | | 1<br>Ack | | | | | | | | | Byte Sequence | Reply Name | | | | Descriptio | n | | | | 1 | Ack | 0: OK; 1: Invalid parameter; 2: The physical group is not configurable; Others: Internal error. The chip should be reset. | | | | | | | # Table-23 ConfigGSMTimers Command (Encoding: 08H) | Command Paramet | ters | | | | | | | | |-----------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------|-----------------------------------|--|--| | | 1 | _ | 2 | 3 | 4 | 5 | | | | | Group ID | | GSM start-<br>Ack | Timer for GSM Configure Abort | Timer for GSM to report Rx=Active | Timer for GSM to report Tx=Active | | | | Byte Sequence | Parameter Name | Default | | | Description | | | | | 1 | Group ID | NA | Any value | is OK. All the groups in the | ne device share the sam | e Timer values. | | | | 2 | Timer for GSM<br>start-up Ack | 4H | period set | will start when the GSM<br>by this timer, the GSM w | ill return from start-up Ad | • | | | | 3 | Timer for GSM<br>Configure Abort | 4H | If 0 is sent, it will be interpreted as 1*250 ms by the embedded controller. 4H 1~255 Unit: 250 ms This timer will start when the GSM enters start-up Abort state. After a period set by this timer, the Gi will return to start-up state. If 0 is sent, it will be interpreted as 1*250 ms by the embedded controller. | | | | | | | 4 | Timer for GSM to report Rx=Active | 4H | 4H 1~255 Unit: 250 ms This timer will start when all the Rx links are reported Usable. If either all the configured links are being reported Tx=Usable by the FE or the timer expires, all the Rx links will be brought to Active state. If 0 is sent, it will be interpreted as 1*250 ms by the embedded controller. | | | | | | | 5 | Timer for GSM to report Tx=Active | 4H 1~255 Unit: 250 ms This timer will start when all the Tx links are reported Usable. If either all the configured links are bein reported Rx=Active by the FE or the timer expires, all the Tx links will be brought to Active state. If 0 is sent, it will be interpreted as 1*250 ms by the embedded controller. | | | | | | | | Command Reply | | I | | | | | | | | | 1 | _ | | | | | | | | | Ack | | | | | | | | | Byte Sequence | Reply Name | | | | Description | | | | | 1 | Ack | 0: OK; 1: Invalid parameter; 2: The physical group is not configurable; Others: Internal error. The chip should be reset. | | | | | | | # Table-24 ConfigTRLLink Command (Encoding: 09H) | Command Paramet | ers | | | |-----------------|----------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1 | 2 | | | | Group ID | TxTRL | | | Byte Sequence | Parameter Name | Default | Description | | | Tarameter Name | Dordan | Boompton | | 1 | Group ID | NA | The physical group ID (0~3). This is the same Group ID in ConfigGroupPara command. | | 2 | TxTRL | 0H | 0~3 | | | | | The TRL link selected for this group. Data on TSD1 pin is deemed data on Tx link 0; Data on TSD2 pin is deemed data on Tx link 1 and so on. This link should have been added to the group, otherwise the group will fail to start up. If the TRL link has been configured previously, this command is used to change the TRL link. | | Command Reply | | l | | | | 1 | | | | | Ack | | | | | | | | | Byte Sequence | Reply Name | | Description | | | Ack | | rameter;<br>cal group is not configurable;<br>nal error. The chip should be reset. | | 14016-23 | Configuration of | Johnnand (Li | icounig. (An) | |----------|------------------|--------------|---------------| | | | | | | Command Paramet | ters | | | |-----------------|------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1 | | 2 | | | Group ID | Alpha&Bet | ataΓ | | Byte Sequence | Parameter Name | Default | Description | | 1 | Group ID | NA | The physical group ID (0~3). This is the same Group ID in ConfigGroupPara command. | | 2 | AlphaΒ&Gam<br>ma | 91H | Bit Meaning | | | | | 7-6 Alpha value. Default is 2. | | | | | 5-3 Beta value. Default is 2. | | | | | 2-0 Gamma value. Default is 1. | | Command Reply | | | Alpha value is the number of consecutive invalid ICP cells for the IFSM state machine to exit SYNC state. Beta is the number of consecutive errored ICP cells for the IFSM state machine to exit SYNC state. Gamma is the number of consecutive valid ICP cells for the IFSM state machine to enter SYNC state. | | | 1 | | | | | Ack | | | | Byte Sequence | Reply Name | | Description | | 1 | Ack | | arameter;<br>sical group is not configurable;<br>ernal error. The chip should be reset. | # Table-26 AddTxLink Command (Encoding: 0BH) | | | | 0 | | | | | | |---------------|--------------------------------|---------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--------------------------|----------------------------------------------------------------------------|--| | 1<br>Group ID | 2 Tx link physical | | e interface<br>ork Mode | Tx line interface clock | 5 Tx link logical ID | Tx link ICP offset | 7 Backup function | | | yte Sequence | Parameter Name | Default | | | Descript | ion | | | | 1 | Group ID | NA | | al group ID (0~3).<br>same Group ID in Con | figGroupPara comma | nd. | | | | 2 | Tx link physical ID | NA | TSD2 pin is | 0~3 The Tx link that will be configured to this group. Data on TSD1 pin is deemed data on Tx link 0; Data TSD2 pin is deemed data on Tx link 1 and so on. Note: If the value exceeds 3, IMAOS will work improperly. | | | | | | 3 | Tx line interface<br>Work Mode | 0FH | Line interfa | Mode0~Mode15 Line interface Work Mode for this link. Note: If the value exceeds 15, IMAOS will work improperly. | | | | | | 4 | Tx line interface clock | ОН | 1: Independ<br>Line interfa | n Clock Mode;<br>dent Clock Mode<br>ace clock input mode.<br>ependent Clock Mode.<br>DS does not check this | | | ode14~mode15 canno | | | 5 | Tx link logical ID | 0H | _ | Tx link # designated to | | | rk improperly. | | | 6 | Tx link ICP offset | 0H | The ICP ce | fset over that Tx link<br>ell offset of the IMA fran<br>s value is wrong, IMAC | | | than the Tx frame leng | | | 7 | Backup function | NA | group. Note1: On only the las Note2: If a | ly one backup link is s<br>at added backup link is | supported in each gro<br>regarded as a backup<br>after the StartGroup | up. If several links are | automatically added to<br>e specified as backup li<br>nd, a StartLASR comm | | # IDT82V2604 Inverse Multiplexing for ATM Table-26 AddTxLink Command (Encoding: 0BH) (Continued) # Table-27 AddRxLink Command (Encoding: 0CH) | Command Paramet | ters | | | | | | | |-----------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|---------------------------------------|-----------------|--------------------------------| | | 1 | 2 | | 3 | 4 | 5 | | | | Group ID | Rx link phys | ical ID | Rx line interface<br>Work Mode | Rx line interface clock | Backup function | | | Byte Sequence | Parameter Name | Default | | | Des | cription | | | 1 | Group ID | NA | | nysical group ID (0~3)<br>the same Group ID ir | n ConfigGroupPara cor | mmand. | | | 2 | Rx link physical ID | NA | 0~3 | | | | | | | | | RSD2 | pin is deemed data or | | | med data on Rx link 0; Data or | | 3 | Rx line interface<br>Work Mode | 0FH | Line in | ~mode15 terface Work Mode fo If the value exceeds 1 | r this link.<br>5, IMAOS will work im | properly. | | | 4 | Rx line interface clock | 0Н | | | | | | | | | | Line interface clock input mode. The line interface mode7~mode10 and mode14~mode15 cannot be used in Independent Clock Mode. Note: IMAOS does not check this value. Value exceeding 1 will cause wrong configuration. | | | | | | 5 | Backup function | NA | 0: No;<br>1: Yes | | | | | | | | Whether this is a backup link or not. When other links fail, this link will be automatically added to group. Note: Only one backup link is supported in each group. If several links are specified as backup links, o the last added backup link is regarded as a backup link. | | | | | · | | Command Reply | l | | | | | | | | | 1 | | | | | | | | | Ack | | | | | | | | Byte Sequence | Reply Name | | | | Description | n | | | 1 | Ack | 0: OK; 1: Invalid parameter; 2: The physical group is not configurable; 3: The Rx physical link is used by other groups; Others: Internal error. The chip should be reset. | | | | | | # Table-28 ConfigUNILink Command (Encoding: 0DH) | ommand Paramet | ters | | | | | | | |----------------|----------------------------------|-----------|----------|-------------------------------------------------------------|----------------|------------------------------------------|---------------------------------------------| | | 1 | 2 | | 3 | 4 | 5 | 6 | | | Channel ID | Link phys | cal# | Tx Utopia Port | Rx Utopia Port | link line interface<br>Work Mode | link line interface clock | | Byte Sequence | Parameter Name | Default | | | Des | cription | | | 1 | Channel ID | NA | | nternally used channel<br>o ID that has been assi | | n Channel ID is unique | and should not be equal to a | | 2 | Link physical # | NA | | hysical link to be used If the value exceeds 3 | | nnot be guaranteed. | | | 3 | Tx Utopia Port | 1FH | | Itopia port address for<br>The upper 3 bits are [ | | is reserved and should | d not be used. | | 4 | Rx Utopia Port | 1FH | | Itopia port address for<br>The upper 3 bits are [ | | s reserved and should | not be used. | | 5 | link line interface<br>Work Mode | 0FH | Line in | 0~mode15<br>nterface Work Mode fo<br>If the value exceeds 1 | | properly. | | | 6 | link line interface<br>clock | ОН | 1: Inde | n Independent Clock N | Mode. | ce mode7~mode10 acceeding 1 will cause w | nd mode14~mode15 cannot rong configuration. | | Command Reply | | | <u> </u> | | | - | | | | 1<br>Ack | ı | | | | | | | Byte Sequence | Reply Name | -<br> | | | Descriptio | n | | | 1 | Ack | | - | r Channel ID is over 19<br>r. The chip should be i | 5; | | | # Table-29 StartGroup Command (Encoding: 0EH) This command is used to start a configured group. | Command Paramet | ers | | | | |-----------------|----------------|---------|----------------------------------------------------------------------------------------------------------|--| | | 1<br>Group ID | ı | | | | Byte Sequence | Parameter Name | Default | Description | | | 1 | Group ID | NA | The valid physical group that has been configured. This is the same Group ID in ConfigGroupPara command. | | | Command Reply | l | I | | | | | 1 | | | | | | Ack | | | | | Byte Sequence | Reply Name | | Description | | | 1 | Ack | | | | # Table-30 StartLASR Command (Encoding: 0FH) This command is used to start LASR procedure on one or more links. The links here may be new links or links with failure/fault/inhibiting condition. This command may combine with AddTxLink and AddRxLink commands. | Command Paramet | ers | | | | | |-----------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--|--| | | 1<br>Group ID | ı | | | | | Byte Sequence | Parameter Name | Default | Description | | | | 1 | Group ID | NA | The physical group ID (0~3). Valid physical group that has been configured and is in OPERATIONAL state. | | | | Command Reply | 1 | 1 | | | | | | 1 | | | | | | | Ack | | | | | | Byte Sequence | Reply Name | | Description | | | | 1 | Ack | 0: Acknowledge; 1: Invalid parameter; 2: The group is not configured; 3: The Previous LASR is not finished; Others: Internal error. The chip should be reset. | | | | #### Table-31 InhibitGrp Command (Encoding: 10H) This command is used to inhibit a group. Once a group is inhibited by this command, it will go to BLOCKED state instead of the OPERATIONAL state when sufficient links exist in the group. If the group is already in OPERATIONAL state, the GSM will transition to BLOCKED state. | Command Paramete | ers | | | |------------------|----------------|--------------------------------------------------|------------------------------------------------------------------| | | 1<br>Group ID | | | | Byte Sequence | Parameter Name | Default | Description | | 1 | Group ID | NA | The physical group ID (0~3). The physical group to be inhibited. | | Command Reply | | | | | | 1<br>Ack | | | | Byte Sequence | Reply Name | | Description | | 1 | Ack | 0: Acknowled<br>1: Invalid par<br>Others: Interi | | # Table-32 NotInhibitGrp Command (Encoding: 11H) This command is used to clear the inhibiting status. If a group is in BLOCKED state, the GSM will go to OPERATIONAL state. | Command Paramet | ers | | | |-----------------|----------------|-------------------------------------------------|--------------------------------------------------------------------| | | 1<br>Group ID | | | | Byte Sequence | Parameter Name | Default | Description | | 1 | Group ID | NA | The physical group ID (0~3). The physical group to be uninhibited. | | Command Reply | | | | | | 1 | | | | | Ack | | | | Byte Sequence | Reply Name | | Description | | 1 | Ack | 0: Acknowled<br>1: Invalid par<br>Others: Inter | | # Table-33 RestartGrp Command (Encoding: 12H) This command is used to restart the specified group. The GSM will go back to Start-up state and all the Tx and Rx links will go back to Unusable state. | Command Daramet | -040 | | | | | |-----------------|----------------|---------------|------------------------------------------------------------------|--|--| | Command Paramet | ers | | | | | | | 1 | | | | | | | Group ID | | | | | | Byte Sequence | Parameter Name | Default | Description | | | | 1 | Group ID | NA | The physical group ID (0~3). The physical group to be restarted. | | | | Command Reply | | | | | | | | 1 | | | | | | | Ack | | | | | | | | | | | | | Byte Sequence | Reply Name | | Description | | | | 1 | Ack | 0: Acknowle | | | | | | | 1: Invalid pa | | | | | | | | 2: The group is not configured; | | | | | | Others: Inter | rnal error. The chip should be reset. | | | #### Table-34 DeleteGrp Command (Encoding: 13H) This command is used to delete the specified group and all its links at once. Upon the issue of this command, the GSM will go back to Not Configured state and all the links will transition to Not In Group state. | Command Paramet | ers | | | |-----------------|----------------|---------|---------------------------------------------------------------------------------------------------------------------| | | 1<br>Group ID | | | | Byte Sequence | Parameter Name | Default | Description | | 1 | Group ID | NA | The physical group ID (0~3). The physical group to be deleted. | | Command Reply | | | | | | 1 | | | | | Ack | | | | Byte Sequence | Reply Name | | Description | | 1 | Ack | | dge;<br>rameter (length of the command is incorrect or Group ID is over 3);<br>nal error. The chip should be reset. | #### Table-35 RecoverLink Command (Encoding: 14H) This command is used to tell the IDT82V2604 that a link is no longer in fault state or cancel the inhibition made by "DeactLink" command. This command should combine with a "StartLASR" command in order to recover the link physically. #### Table-36 DeleteLink Command (Encoding: 15H) This command is used to delete a link from a group. # Table-37 DeactLink Command (Encoding: 16H) This command is to make a link go to Unusable state due to user defined fault condition or that user just wants to inhibit it. | Command Paramet | ers | | | | | | |-----------------|------------------|-------------|----------------------------|--------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------| | | 1 | 2 | | 3 | 4 | _ | | | Group ID | Link physic | al ID | Reason | Direction | | | | 1 | | | | | | | Byte Sequence | Parameter Name | Default | | | Des | cription | | 1 | Group ID | NA | | hysical group ID (0~3)<br>hysical group that con | | ctivated by this command. | | 2 | Link physical ID | NA | 0~3 | | | | | | | | | | ed. The link should bel<br>3, the performance can | | | 3 | Reason | NA | 0: Inhi | bition; 1: Fault | | | | 4 | Direction | NA | 0: Rx;<br>1: Tx;<br>2: Bot | | | | | | | | ignore | d. | ymmetry mode, both 2, IMAOS will work im | directions are deactivated and the direction value is properly. | | Command Reply | | | | | | | | | 1 | | | | | | | | Ack | | | | | | | Byte Sequence | Reply Name | | | | Description | n | | 1 | Ack | | ameter:<br>oes not | belong to that group;<br>r. The chip should be | reset. | | # Table-38 GetGroupState Command (Encoding: 17H) | Command Paramete | ers | | | | | | | |------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------------------------------|--|--| | | 1 | | | | | | | | l | Group ID | | | | | | | | Byte Sequence | Parameter Name | | | Description | 1 | | | | 1 | Group ID | The physical group ID | 0 (0~3). | | | | | | Command Reply | | | | | | | | | | 1 | 2 | 3 | 4 | _ | | | | | Ack | NEGSMState | FEGSMState | NEGTSMState | | | | | | | | | | | | | | Byte Sequence | Reply Name | | | Description | 1 | | | | 1 | Ack | 0: Acknowledge; 1: Invalid parameter; 2: Information not ava Others: Internal error. Note: If Ack is not equ | The chip should be re | eset.<br>Following fields will no | ot be returned. | | | | 2 | NEGSMState | 0000: Start-up;<br>0001: Start-up-Ack;<br>0010: Config-Aborted<br>0011: Config-Aborted<br>0100: Config-Aborted<br>0101, 0110: Reserved<br>0111: Config-Aborted<br>1000: Insufficient-Link<br>1001: Blocked;<br>1010: Operational;<br>Others: Reserved for | 0001: Start-up-Ack; 0010: Config-Aborted - Unsupported M; 0011: Config-Aborted - Incompatible Group Symmetry; 0100: Config-Aborted - Unsupported IMA Version; 0101: Reserved for other Config-Aborted reasons in a future version of the IMA specification; 0111: Config-Aborted - Other reasons; 1000: Insufficient-Links; 1001: Blocked; | | | | | | δ | FEGSMState | 0111: Config-Aborted<br>1000: Insufficient-Link<br>1001: Blocked;<br>1010: Operational; | - Unsupported M;<br>- Incompatible Group<br>- Unsupported IMA V<br>d for other Config-Abo<br>- Other reasons;<br>ks; | ersion; | e version of the IMA specification; ification. | | | | 4 | NEGTSMState | 0: GTSM is down;<br>1: GTSM is up.<br>NE GTSM state. | | | | | | | Table-39 GetGrou | | and (Encoding). For h | |------------------|--------------------|-----------------------------------------------------------------------------------------| | Command Parame | ters | | | | 1 | | | | Group ID | l e e e e e e e e e e e e e e e e e e e | | | Group ID | | | | 1 | | | Byte Sequence | Parameter Name | Description | | 1 | Group ID | The physical group ID (0~3). | | Command Reply | | | | | | | | | 1 | 2-3 | | | Ack | MaxDiffDelayOfGroupLinks | | | | | | Byte Sequence | Reply Name | Description | | 1 | Ack | 0: Acknowledge; | | | | 1: Invalid parameter; | | | | 2: The info is not available; | | | | Others: Internal error. The chip should be reset. | | | | Note: If Ack is not equal to 0, the value for the following field will not be returned. | | 2-3 | MaxDiffDelayOf- | The maximum delay value between any two links in that group. (MSB byte first) | | | GroupLinks (cells) | | # Table-40 GetLinkState Command (Encoding: 19H) | Command Paramet | biale Command (Er | | | | | | |-----------------|-------------------|------------------------------------------------------|----------------------|-------------------------|------------------|----------------| | | | | | | | | | | 1 | _ | | | | | | | Physical link # | | | | | | | l | | | | | | | | Byte Sequence | Parameter Name | | | Description | | | | 1 | Physical link # | 0~3 | | | | | | | | The # of the physical link. | | | | | | Command Reply | | | | | | | | | 1 2 | 2 3 | 4 | 5 | 6 | 7 | | | Ack NERx | State NETxState | FERxState | FETxState | TC State | IMA SYNC State | | | | 1,21,70,000 | | | . 2 5 6 6 | 5 5 | | Byte Sequence | Reply Name | | | Description | | | | | | O. Ashanadadaa | | Description | | | | 1 | Ack | 0: Acknowledge; 1: Invalid parameter; | | | | | | | | Others: Internal error. The ch | nip should be reset | | | | | | | Note1: For a UNI link, only the | he TC State value | is meaningful. Other | values are all m | eaningless. | | | | Note2: If Ack is not equal to | 0, values for the fo | ollowing fields will no | t be returned. | | | 2 | NERxState | 0x00: not in any group;<br>0x01: Unusable-No-reason; | | | | | | | | 0x02: Unusable-Fault; | | | | | | | | 0x03: Unusable-Misconnecte 0x04: Unusable-Inhibited; | ed; | | | | | | | 0x04: Unusable-Inflibited;<br>0x05: Unusable-Failed; | | | | | | | | 0x06: Usable; | | | | | | | | 0x07: Active. | | | | | | | | The NE Rx LSM State. | | | | | | 3 | NETxState | The same as above. | | | | | | | | The NE Tx LSM State. | | | | | | 4 | FERxState | The same as above. | | | | | | | | The FE Rx LSM State. | | | | | | 5 | FETxState | The same as above. | | | | | | Ž | | | | | | | | | TO 01 | The FE Tx LSM State. | | | | | | 6 | TC State | Bit2: 0: Not TC sync;<br>1: TC sync. | | | | | | | | Other bits: Don't Care | | | | | | 7 | IMA Sync State | Bit5: 0: Not IMA sync sta | nte; | | | | | | | 1: IMA sync state. Other bits: Don't Care | | | | | | | | Other bits. Don't Care | | | | | # Table-41 GetGrpPerf Command (Encoding: 1AH) | Command Paramet | ers | | |-----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1<br>Group ID | | | Byte Sequence | Parameter Name | Description | | 1 | Group ID | The physical group ID (0~3). | | Command Reply | | | | | 1 | 2-3 | | | Ack | Value | | ' | | | | Byte Sequence | Reply Name | Description | | 1 | Ack | 0: Acknowledge; 1: Invalid parameter; 2: Info not available; Others: Internal error. The chip should be reset. Note: If Ack is not equal to 0, the value for the following field will not be returned. | | 2-3 | Value | value of GR-UAS-IMA (For detailed definition, refer to Table-51) (MSB byte first) If Ack is equal to 0, the value of IMAGrpUnavaiSec will be returned. If the performance parameter is not retrieved after a long period, it might reach the maximum value. In this case, the value is held. If Ack is not 0, the value will be 0. | Table-42 GetLinkPerf Command (Encoding: 1BH) | Command Paramet | ers | | | | | |-----------------|-----------------|-----------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------|---------------------| | | 1 | 2 | | | | | | Physical link # | Туре | | | | | | , | | | | | | Byte Sequence | Parameter Name | | Des | scription | | | 1 | Physical link # | 0~3 The # of the physical link. | | | | | 2 | Туре | The performance types (For | detailed description of these | performance types, please | refer to Table-51): | | | | | Performance Type | Parameters | ] | | | | | 0 | SES-IMA | - | | | | | | SES-IMA-FE | 1 | | | | | | UAS-IMA | 1 | | | | | | UAS-IMA-FE | | | | | | 1 | Tx-UUS-IMA | | | | | | | Rx-UUS-IMA | | | | | | | Tx-UUS-IMA-FE | - | | | | | | Rx-UUS-IMA-FE | | | | | | 2 | OCD_TC | | | | | | | HCS_ERR_TC | | | | | | | IV-IMA | | | | | | 3 | Rx-Stuff-IMA | | | | | | | Tx-Stuff-IMA | | | | | | | OIF-IMA | | | Command Reply | | | | | | | | | | | | | | | 1 | 2-10 | | | | | | Ack | Value | | | | | | | | | | | | Byte Sequence | Reply Name | | Des | scription | | | 1 | Ack | 0: Acknowledge;<br>1: Invalid parameter;<br>2: Info not available;<br>Others: Internal error. The c | hip should be reset. | | | | | | Note: If Ack is not equal to | 0, the value for the following t | field will not be returned. | | 2-10 # Table-42 GetLinkPerf Command (Encoding: 1BH) (Continued) Value | C-42 | GELLIIKE | en com | manu (L | ncounig. | 1011) ( | Continueu) | ! | |------|----------|--------|---------|----------|---------|------------|---| | | | | | | | | | | The counter value of the performance parameter according to Type (MSB first). | |-------------------------------------------------------------------------------------------| | The returned value occupies 9 bytes. Different parameters take different number of bytes. | | Performance Type | Parameters | Bytes | |------------------|---------------|-------| | 0 | SES-IMA | 2 | | | SES-IMA-FE | 2 | | | UAS-IMA | 2 | | | UAS-IMA-FE | 2 | | | 0 | 1 | | 1 | Tx-UUS-IMA | 2 | | | Rx-UUS-IMA | 2 | | | Tx-UUS-IMA-FE | 2 | | | Rx-UUS-IMA-FE | 2 | | | 0 | 1 | | 2 | OCD_TC | 3 | | | HCS_ERR_TC | 3 | | | IV-IMA | 3 | | 3 | Rx-Stuff-IMA | 3 | | | Tx-Stuff-IMA | 3 | | | OIF-IMA | 3 | Note: If the performance parameters are not retrieved after a long period, they might reach the maximum value. In this case, the values are held. #### Table-43 GetConfigPara Command (Encoding: 1CH) This command is used to get the parameters as shown in the parameter list of a command (designated by Command ID), i.e., get the configured information or default information as a command's parameter list designated. Table-44 GetGrpWorkingPara Command (Encoding: 1DH) | Command Paramet | ers | | | | | | | |-----------------|------------------|---------------------------------------------------------------|-----------------------------|-----------------|------------------------------|--------|--------| | | 1<br>Group ID | 1 | | | | | | | Byte Sequence | Parameter Name | | | ſ | Description | | | | 1 | Group ID | The physical group | o ID (0~3). | | | | | | Command Reply | | | | | | | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | | Ack | NE IMA ID | FE IMA ID | M <sub>tx</sub> | M <sub>rx</sub> | Version now used | Tx TRL | Rx TRL | | | | | | | | | | | Byte Sequence | Reply Name | | | I | Description | | | | 1 | Ack | | e;<br>ror. The chip should | | fields will not be returned. | | | | 2 | NE IMA ID | The IMA ID in the ICP cell transmitted to the FE from the NE. | | | | | | | 3 | FE IMA ID | The IMA ID in the ICP cell that the NE received from the FE. | | | | | | | 4 | M <sub>tx</sub> | The IMA frame len | gth the NE is using | | | | | | 5 | M <sub>rx</sub> | The IMA frame len | gth the FE is using. | | | | | | 6 | Version now used | 0: Both ends are 1<br>1: The FE is 1.0 ar | .1;<br>nd the NE is 1.0 cor | mpatible. | | | | | 7 | Tx TRL | The physical link # used for Tx TRL. | | | | | | | 8 | Rx TRL | The physical link # | the FE used for TF | RL. | | | | Table-45 GetLinkWorkingPara Command (Encoding: 1EH) | Command Paramete | ers | | | | | | |------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------|-----------|---------------| | | | | | | | | | | 1 | | | | | | | | Physical link # | | | | | | | | | | | | | | | Byte Sequence | Parameter Name | | | Description | | | | 1 | Physical link # | 0~3.<br>The # of the phy | ysical link. | | | | | Command Reply | | | | | | | | _ | 1 | 2 | 3 | 4 | 5 | 6 | | | Ack | Mode | Group ID /UNI mode<br>Utopia Tx port | TxLink ID / UNI<br>mode Utopia Rx port | RxLink ID | Tx ICP offset | | | | | | | | | | Byte Sequence | Reply Name | | | Description | | | | 1 | Ack | 0: Acknowledge; 1: Invalid parameter; 2: Info not available; Others: Internal error. The chip should be reset. Note: If Ack is not equal to 0, values for the following fields will not be returned. | | | | | | 2 | Mode | 0: UNI; 1: IMA mode – Only Rx used; 2: IMA mode – Only Tx used; 3: IMA mode – Both Tx and Rx are used. | | | | | | 3 | Group ID /UNI<br>mode Utopia Tx<br>port | If Mode is IMA, this value means which physical group at the NE the link belongs to; If mode is UNI, this value is the Utopia Tx port address. | | | | | | 4 | TxLink ID / UNI<br>mode Utopia Rx<br>port | If Mode is IMA, this value means the logical link # assigned (0~31), If mode is UNI, this value is the Utopia Rx port address. | | | | | | 5 | RxLink ID | The logical link ID the FE is using. | | | | | | 6 | Tx ICP offset | 0~255 (in IMA mode; not used in UNI mode). | | | | | # Table-46 StartTestPattern Command (Encoding: 1FH) | Command Paramet | ers | | | | |-----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------|--|--| | | 1 | 2 3 | | | | | Group ID | Physical link # Pattern | | | | Byte Sequence | Parameter Name | Description | | | | 1 | Group ID | The physical group ID (0~3) | | | | 2 | Physical link # | 0~3 The # of the physical link. | | | | 3 | Pattern | 0~FFH, and FFH is not recommended. This byte is used to define the pattern for testing purpose. | | | | Command Reply | | | | | | | 1 | | | | | | Ack | | | | | | T | | | | | Byte Sequence | Reply Name | Description | | | | | Ack | 0: Acknowledge; 1: Invalid parameter; 2: The link does not belong to the group; Others: Internal error. The chip should be reset. | | | # Table-47 GetLoopedTestPattern Command (Encoding: 20H) | Command Paramet | ers | | |-----------------|-----------------|-----------------------------------------------------------------------------------------| | | | | | | 1 | 2 | | | Group ID | Physical link # | | | | | | Byte Sequence | Parameter Name | Description | | 1 | Group ID | The physical group ID (0~3) | | 2 | Physical link # | 0~3 | | | | The # of the physical link. | | Command Reply | | | | | 1 | 2 | | | | | | | Ack | Pattern | | | | | | Byte Sequence | Reply Name | Description | | Ack | 1 | 0: Acknowledge; | | | | 1: Invalid parameter; | | | | 2: The link does not belong to the group; | | | | Others: Internal error. The chip should be reset. | | | | Note: If Ack is not equal to 0, the value for the following field will not be returned. | | Pattern | 1 | The FE looped test pattern over that link | # Table-48 StopTestPattern Command (Encoding: 21H) #### Table-49 GetVersionInfo Command (Encoding: 22H) | Command Paramet | ers | | |-----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | No. | | | | Command Reply | | | | | 1 | 2 3 | | | Ack | SW_ver_majority SW_ver_minority | | | | | | Byte Sequence | Reply Name | Description | | 1 | Ack | 0: OK; Others: Internal error. The chip should be reset. Note: If Ack is not equal to 0, values for the following fields will not be returned. | | 2 | SW_ver_majority | The integer part of the IMAOS version. For example, if the current version is 1.12, the returned value will be 1. | | 3 | SW_ver_minority | The fractional part of the IMAOS version. For example, if the current version is 1.12, the returned value will be 12. | # 6 IMA OPERATION This chapter is a brief introduction of how a group and links are configured, started, inhibited, deleted and so on. #### 6.1 IMA INITIALIZATION ConfigDev command is the first command to be issued to initialize the device. If this command is not issued, the default value will be used. #### Table-50 Parameters for IMA Group Configuration #### 6.2 CONFIGURE A GROUP After a group is configured, an ID (IMA ID) is allocated to a physical group, links are assigned to that group and other parameters needed for the group's proper operation are set. The IMA ID should not be changed during the whole life cycle of the group except that the group is restarted. Table-50 is the list of group parameters that should be configured. | Parameter Name | Description | |-----------------------------------------|----------------------------------------------------------------------------------------------------------------| | Group ID | The physical group ID used for this IMA group. | | NE IMA ID | The IMA group logical ID#. | | M for Tx (M <sub>tx</sub> ) | The frame length that the NE Tx would like to use. | | Acceptable M for Rx (M <sub>rx</sub> ) | The frame length proposed by the FE Tx that the NE Rx can accept. | | Max delay compensation value (cells) | The maximum different link delay value a group is expected to have. | | Version Backward Compatibility | Whether IMA 1.0 is supported | | TxUtopia port | The Utopia address where ATM traffic comes from | | RxUtopia port | The Utopia address where ATM traffic goes | | Symmetry mode | The group link's configuration and operation mode. | | Timing clock mode | The transmission timing clock mode. | | Stuff mode | The SICP insertion method. | | Stuff adv mode | The stuff pre-notify mode. Valid value is 1 or 4. | | Timer for GSM start up Ack | This is the timer for GSM to return from start-up Ack to start-up state when there is no response from the FE. | | Timer for GSM Configure Abort | This is the timer for GSM to return from start-up Abort state to start-up state. | | Timer for GSM to report Rx=active | This is the timer for Group wide start-up procedure to report Rx=Active state. | | Timer for GSM to report Tx=active | This is the timer for Group wide start-up procedure to report Tx=Active state. | | Tx TRL | The transmit timing reference link. (Physical ID) | | Alpha | The number of consecutive invalid ICP cells for the IFSM state machine to exit SYNC state. Default value is 2. | | Beta | The number of consecutive errored ICP cells for the IFSM state machine to exit SYNC state. Default value is 2. | | Gamma | The number of consecutive valid ICP cells for the IFSM state machine to enter SYNC state. Default value is 1. | | P <sub>tx</sub> | The minimum number of active Tx links for the group to enter operational state | | P <sub>rx</sub> | The minimum number of active Rx links for the group to enter operational state | | All the Tx links' physical IDs | The physical links' ID used for transmission. | | All the Tx links' logical IDs | The logical link ID for each Tx link. | | All the Rx links' physical IDs | The physical links' ID used for receiving. | | All Tx links' line interface Work Mode | The line interface Work Mode for each Tx link. | | All Rx links' line interface Work Mode | The line interface Work Mode for each Rx link. | | All Tx links' line interface clock mode | The line interface clock mode for each Tx link. | | All Rx links' line interface Work Mode | The line interface clock mode for each Rx link. | IDT82V2604 Inverse Multiplexing for ATM Table-50 Parameters for IMA Group Configuration (Continued) | Tx links' ICP offsets The ICP cell location within the IMA frame transmitted over each Tx link. | | |--------------------------------------------------------------------------------------------------|---------------------------------------------------------| | All Tx links' backup property | The Tx link added to the group is a backup link or not. | | All Rx links' backup property | The Rx link added to the group is a backup link or not. | #### 6.3 START UP A GROUP A group can be started by StartGroup command. At IMA group start-up, the NE and the FE exchange their configuration parameters. When both ends accept the parameters proposed by the other end, they enter an intermediate state to wait for $P_{tx}$ and $P_{rx}$ links to enter active state. The group can then enter operational state. #### 6.4 INHIBIT A GROUP/NOT INHIBIT A GROUP The inhibition of a group is the shut down of the group for a reason other than insufficient links. A group can be inhibited by InhibitGrp command. A group inhibition state can be cancelled by NotInhibitGrp command. # 6.5 ADD LINKS TO A GROUP THAT IS IN OPERA-TIONAL STATE The LASR (Link Addition and Slow Recovery) procedure is to be started when new links are to be inserted or links are to be recovered from a group. The LASR procedure can be started by StartLASR command. #### 6.6 DELETE LINKS A link can be removed by DeleteLink command. The deletion procedure can be initiated from both the Tx and Rx side. #### 6.7 DEACTIVATE AND RECOVER LINKS Links are deactivated because of link fault, failure (Rx failed) or inhibition while links are recovered because defect no longer exists or inhibition is cancelled. The deactivation-recovering of a link is done by the IDT82V2604 automatically according to the FE notification (Remote Failure Indicator in ICP cell) or by the embedded controller (issue commands like DeactLink and RecoverLink commands) due to link fault or inhibition or no longer link fault or inhibition. #### 6.8 RESTART A GROUP After a group is started, the parameters of the group can be reconfigured at any time, which will cause the group to be restarted automatically. However, a group can also be restarted by RestartGrp command. When a group is restarted, the GSM transits to Start-up state from any other states except Not Configured state. If the GSM is in Operational state, the group may be blocked and all the links be inhibited before restart. #### 6.9 DELETE A GROUP When a group is deleted from any other state by DeleteGrp command, the GSM enters Not Configured state and all the links belonging to that group will also be deleted and unassigned. # 7 PMON (PERFORMANCE MONITORING) The PMON module uses counters for performance monitoring and failure/alarms integration. Table-51 shows the performance parameters that the IDT82V2604 implements. Table-53 lists the failure/alarm signals sent by alarm messages. #### Table-51 The PMON Parameters | Parameter | Link/Group | Definition | Retrieve | | | |---------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--|--| | SES-IMA | Link | Count of NE Severely Errored Seconds. | | | | | SES-IMA-FE | Link | Count of FE Severely Errored Seconds. | | | | | UAS-IMA | Link | Count of NE UnAvailable Seconds. | | | | | UAS-IMA-FE | Link | Count of FE UnAvailable Seconds. | | | | | Tx-UUS-IMA | Link | Count of NE Tx Unusable seconds. | | | | | Rx-UUS-IMA | Link | Count of NE Rx Unusable seconds. | | | | | Tx-UUS-IMA-FE | Link | Count of FE Tx UnUsable Seconds. | | | | | Rx-UUS-IMA-FE | Link | Count of FE Rx UnUsable Seconds. | GetLinkPerf command | | | | OCD_TC | Link | count of link out of cell delineation entrances. | | | | | HCS_ERR_TC | Link | Count of Cell header sequence error. | | | | | IV-IMA | Link | unt of ICP Violations. ree types of ICP invalid signals will cause the IV-IMA. They are: Errored ICP, invalid ICP and using ICP. (See Table-52 for definitions). The IV-IMA is counted only during Non-SES-IMA or n-UAS-IMA period. | | | | | Rx-Stuff-IMA | Link | Count of received Stuff ICP cells over one link. | | | | | Tx-Stuff-IMA | Link | Count of transmitted Stuff ICP cells over one link. | | | | | OIF-IMA | Link | Count of Out of IMA Frame anomalies except during SES-IMA or UAS-IMA conditions. | | | | | GR-UAS-IMA | Group | Count of Seconds when GTSM is down. | GetGrpPerf command | | | # Table-52 Definitions of Different ICP Cells | ICP Cell Type | Definition | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Errored ICP | Cell with a HEC or CRC-10 error at expected ICP frame position and is not a Missing ICP cell. | | Invalid ICP | Cell with good HEC and CRC-10 and CID=ICP at expected frame position but with one of the following unexpected errors: • Unexpected IMA label • Unexpected LID • Unexpected IMA ID • Received M≠ expected M • Unexpected IMA frame sequence number • Unexpected ICP cell offset | | Missing ICP | Cell located at ICP cell location with: No HEC error but without IMA OAM cell header or No HEC error and with IMA OAM cell header but the CID≠ ICP. | # Table-53 Failure/Alarm Signals | Sequence | Name | Link /Group | Implement | Definition | |----------|-----------------------|-------------|-----------|-------------------------------------------------------------------------------------------------------------------------| | 01H | LCD | Link | SW | Loss of Cell Delineation. | | 02H | LIF | Link | SW | Loss of IMA Frame. | | 03H | LODS | Link | SW | Link Out of Delay Synchronization. | | 04H | RFI-IMA | Link | SW | Persistence of an RDI-IMA defect at the NE. | | 05H | Tx-Unusable-FE | Link | SW | When the FE reports Tx-Unusable. | | 06H | Rx-Unusable-FE | Link | SW | When the FE reports Rx-Unusable. | | 07H | Start-up-FE | Group | SW | When the FE is starting-up (the declaration of this failure alarm may be delayed to ensure the FE remains in Start-up). | | 08H | Config-Aborted | Group | SW | When the FE tries to use unacceptable configuration parameters. | | 09H | Config-Aborted-FE | Group | SW | When the FE reports unacceptable configuration parameters. | | 0AH | Insufficient-Links | Group | SW | When less than P <sub>tx</sub> transmit or P <sub>rx</sub> receive links are Active. | | 0BH | Insufficient-Links-FE | Group | SW | When the FE reports that less than $P_{tx}$ transmit or $P_{rx}$ receive links are Active. | | 0CH | Blocked-FE | Group | SW | When the FE reports that it is blocked. | | 0DH | GR-Timing-Mismatch | Group | SW | When the FE transmit clock mode is different from the NE transmit clock mode. | IDT82V2604 Inverse Multiplexing for ATM # 8 IMAOS04\_SLAVE The previous chapters 4, 5, 6 and 7 are specific to IMAOS04. Details about IMAOS04\_Slave are provided in this chapter. When IMAOS04\_Slave is downloaded, the device supports the Group Auto Detect function and operates in Slave Mode. #### 8.1 GROUP AUTO DETECT The group auto detect function can be used to configure and start a group from one end while forcing the other end's group to follow this end's group configuration and start-up procedure, that is, the other end's group can be brought into operational state automatically. The two ends are called Master Side and Slave Side separately. #### 8.1.1 MASTER SIDE The Master Side should download IMAOS04 and work in symmetry mode. Up to 4 groups can be started at the Master side. The configuration of the Master Side is the same as that in normal Work Mode. #### 8.1.2 SLAVE SIDE The Slave Side should download IMAOS04\_Slave. After power-on or reset, the Slave Side should be initialized by issuing the DeviceInitial, ConfigSlaveFrame, ConfigUtopialF and GroupInitial commands. Only after the Slave Side has been initialized will the Slave Side start to detect the far end's start-up procedure. After the far end has started up, the Slave Side will be brought into operational state automatically without any need of local group configuration and management. # 8.2 PROGRAMMING INFORMATION FOR IMAOS04 SLAVE #### 8.2.1 COMMAND TYPES Refer to 5.1 Command Types. #### 8.2.2 COMMAND ENCODING Table-54 Command Encoding | Command Encoding | Command Name | |------------------|------------------| | 01H | DeviceInitial | | 02H | ConfigSlaveFrame | | 03H | ConfigUtopialF | | 22H | GetVersionInfo | | 23H | GroupInitial | #### 8.2.3 COMMAND DESCRIPTION Each command description contains two parts: the Command Parameters and the Command Reply. In the Command Parameters part, a figure is used to illustrate the byte sequence of the parameters. All the parameters description are listed below the figure. In the Command Reply part, a figure is used to illustrate the reply sequence in the reply message. The reply description is listed below the figure. For detailed information about the packet of command message and reply message, refer to page 30. # Table-55 DeviceInitial Command (Encoding: 01H) This is the first command to be issued. If this command is not issued, the default value will be used. | Command Paramet | ters | | | | | | | | |-----------------|-------------------|----------|-----------------------------------------------------|-------------------------------------|-------|------------------------------------------------|---------------------------------------------|----------------------------| | 1-2 | 3 | | 4 | 5 | | 6 | 7 | 8 | | SysClk | T <sub>in</sub> | 工 | T <sub>exit</sub> | No | | TCWorkMode | TCAlphaΔ | TCLCD_Threshold | | Duta Carvana | Devementar Name | Defecult | | | | Danavintia | | | | Byte Sequence | Parameter Name | Default | 0 0" 5 | | | Description | | | | 1-2 | SysClk | 4E20H | would be 20000. Unit: sys-ticks in 1 ms (MSB first) | | | | k is 20 MHz, this value | | | | _ | 011 | | | | ke IMAOS_Slave's tim | | | | 3 | T <sub>in</sub> | 2H | | 4will enter failur | | | t persists for a perio | d set by this timer, the | | 4 | T <sub>exit</sub> | 0AH | | 4 will exit failure | | | nger exists for a peri | od set by this timer, the | | 5 | No | 0H | Reserved. \ | Write 0 to this fie | eld. | | | | | 6 | TCWorkMode | 7H | | Bit Position | | Descr | iption | | | | | | | 7~3 | Don't | Care | | | | | | | | 2 | | able Tx TC scrambling<br>able Tx TC scrambling | | | | | | | | 1 | | able Rx TC HEC error | correct control (defau<br>r correct control | lt); | | | | | | 0 | | able Rx TC de-scramb<br>able Rx TC de-scramb | - ' | | | 7 | TCAlphaΔ | 67H | | | | | | | | | · | | | Bit Position | | Descr | iption | | | | | | | 7-4 | Delta | value. Valid is 0~15. | | | | | | | | 3-0 | Alpha | value. Valid is 0~15. | | | | | | | machine to | exit sync state.<br>is the number o | | | | cell synchronization state | | 8 | TCLCD_Threshold | 68H | reported. | old. If the OCI | | aly persists for the ti | me set by this paran | neter, LCD defect will be | # IDT82V2604 Inverse Multiplexing for ATM Table-55 DeviceInitial Command (Encoding: 01H) (Continued) | Command Reply | | | |---------------|------------|---------------------------------------------------------------------------------------------------------------------| | | 1<br>Ack | | | Byte Sequence | Reply Name | Description | | 1 | Ack | 0: OK; 1: Invalid parameter (length of the command is incorrect); Others: Internal error. The chip should be reset. | #### Table-56 ConfigSlaveFrame Command (Encoding: 02H) | Command Paramet | ers | | , | | |-----------------|------------------------------|-----------|--------------------------------------------------|----------------------------------------------------------------------------------------------| | | 1 | | 2 | | | | line interface Work | Mode line | interface clock mode | | | | | | | | | Byte Sequence | Parameter Name | Default | | Description | | 1 | line interface<br>Work Mode | 0FH | Mode0~mode15 | | | | | | Line interface Work Mod | de for all the links. | | 2 | line interface<br>clock mode | 0H | 0: Common Clock Mode<br>1: Independent Clock M | | | | | | Line interface clock inpucannot be used in Indep | at mode for all the links. Line interface mode7~mode10 and mode14~mode15 bendent Clock Mode. | | Command Reply | | | | | | | 1 | | | | | | Ack | | | | | Byte Sequence | Reply Name | | | Description | | 1 | Ack | | rameter (length of the con | | # Table-57 ConfigUtopialF Command (Encoding: 03H) | Command Paramet | ers | | | |-----------------|--------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 1-4 | | 5-8 | | | Tx Utopia port ena | able Rx | Utopia port enable | | Byte Sequence | Parameter Name | Default | Description | | 1-4 | Tx Utopia port<br>enable | 00000000Н | Every bit of the 4 bytes enables a Utopia Tx port (MSB byte first, LSB byte last). 0: Disable the port; 1: Enable the port This 4 bytes parameter enables or disables each of the 31 Utopia port (port 31 is reserved and should not be used). The 4 bytes can be regarded as a sequence of 32 bits. The most significant bit in byte 1 (the first byte sent to embedded controller) is bit 31. The least significant bit of byte 4 (the last byte sent) is bit 0. | | 5-8 | Rx Utopia port<br>enable | 00000000Н | Every bit of the 4 bytes enables a Utopia Rx port (MSB byte first, LSB byte last). 0: Disable the port; 1: Enable the port The meaning of this parameter is similar to the Utopia Tx port enable field. See above. | | Command Reply | | | The meaning of this parameter is similar to the otopia 1x port of able field. See above. | | | 1<br>Ack | ı | | | Byte Sequence | Reply Name | | Description | | 1 | Ack | | rameter (length of the command is incorrect);<br>nal error. The chip should be reset. | IDT82V2604 Inverse Multiplexing for ATM #### Table-58 GetVersionInfo Command (Encoding: 22H) | Command Paramet | ers | | |-----------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | No. | | | | Command Reply | | | | | 1 | 2 3 | | | Ack | SW_ver_majority SW_ver_minority | | | | | | Byte Sequence | Reply Name | Description | | 1 | Ack | 0: OK; Others: Internal error. The chip should be reset. Note: If Ack is not equal to 0, values for the following fields will not be returned. | | 2 | SW_ver_majority <sup>(1)</sup> | The integer part of the version. For example, if the current version is 2.12, the returned value will be 2. | | 3 | SW_ver_minority | The fractional part of the version. For example, if the current version is 2.12, the returned value will be 12. | <sup>1.</sup> For IMAOS04, the returned value is an odd number. For IMAOS04\_Slave, the returned value is an even number. # Table-59 GroupInitial Command (Encoding: 23H) | | 1 | 2 | | 3 | 4-5 | | |---------------|------------------------------|------------------------------------------|---------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------| | | Group ID | Tx Utopia | port | Rx Utopia port | Max delay compensation value | 1 | | ١ | | | | | | | | Byte Sequence | Parameter Name | Default | | | Description | | | 1 | Group ID | NA | | • | | the IMA ID of the Master Side should no | | 2 | Tx Utopia port | 1FH | | topia port address for<br>The upper 3 bits are [ | data transmit. Port 31 is reserved a<br>on't Care. | nd should not be used. | | 3 | Rx Utopia port | 1FH | | topia port address for<br>The upper 3 bits are [ | data receive. Port 31 is reserved an on't Care. | d should not be used. | | 4-5 | Max delay compensation value | NA | This va | the maximum cells dealue is constrained by SRAM Interface. | elay that can be tolerated.<br>the size of the external SRAM and<br>024, IMAOS_Slave will work improp | it shall be no more than 1024 cells. Refe<br>perly. | | Command Reply | 1 | | | | | | | | 1 | | | | | | | | Ack | | | | | | | Byte Sequence | Reply Name | | | | Description | | | 1 | Ack | 0: OK;<br>1: Invalid pa<br>Others: Inter | | The chip should be r | eset. | | IDT82V2604 Inverse Multiplexing for ATM # 9 JTAG TEST ACCESS PORT #### 9.1 TAP BUS SIGNALS The interface from the board to the on-chip Test Access Port is the TAP bus, which consists of five signals: - ◆ The standard bus: TDI, TDO, TCK, TMS. - ◆ TRST: Test reset. Reset the TAP controller. The signal is specified as optional in the IEEE spec. TRST is an active low signal that resets all flip-flops of TAP asynchronously. #### 9.2 INSTRUCTIONS Meet the IEEE standard [13] which requires at least EXTEST, BYPASS, IDCODE and SAMPLE instructions are implemented. The IDT82V2604 identification code is 104B8067 hexadecimal. ### 10 PHYSICAL AND ELECTRICAL CHARACTERISTICS #### 10.1 ABSOLUTE MAXIMUM RATINGS #### Table-60 Absolute Maximum Ratings | Parameter | Min | Max | |----------------------------------------------------|--------|-----------| | Storage temperature | -65 °C | +150 °C | | Voltage on VDD with reference to GND | -0.3 V | 4.6 V | | Voltage on input pin | -0.3 V | 5.25 V | | Voltage on output pin | -0.3 V | VDD+0.3 V | | Maximum lead temperature for soldering during 10 s | | 230 °C | | ESD Performance (HBM) | 2000 V | | | Latch-up current on any pin | 100 mA | | | Maximum junction temperature | | 150 °C | #### 10.2 D.C. CHARACTERISTICS @ TA= -40 to $+85^{\circ}$ C. #### Table-61 D.C. Characteristics | Parameter | Description | Min | Тур | Max | Unit | Test Conditions | |--------------------|-----------------------------------|------|------|------|------|-------------------------------------------------------| | VDD | Core Power Supply | 2.97 | 3.3 | 3.63 | V | | | V <sub>OL</sub> | Output Low Voltage | | | 0.40 | V | VDD=min, I <sub>OL</sub> =4 mA or 6 mA <sup>(1)</sup> | | V <sub>OH</sub> | Output High Voltage | 2.4 | | | V | VDD=min, I <sub>OH</sub> = 4 mA or 6 mA | | V <sub>T+</sub> | Input High Voltage <sup>(2)</sup> | | | 2.0 | V | | | V <sub>T-</sub> | Input Low Voltage | 0.83 | | | V | | | V <sub>TH</sub> | Input Hysteresis Voltage | 0.17 | 0.65 | 1.17 | V | | | I <sub>ILPU</sub> | Input Low Current | -20 | -55 | -200 | uA | V <sub>IL</sub> =GND | | I <sub>IL</sub> | Input Low Current | -1 | 0 | +1 | uA | V <sub>IL</sub> =GND | | I <sub>IH</sub> | Input High Current | -2 | 0 | +2 | uA | V <sub>IH</sub> =+5 V | | I <sub>DDOP1</sub> | Operating current | | 160 | | mA | VDD=3.63 V, SYSClk=25 MHz | <sup>1.</sup> The output driving capacity of all the embedded memory output pins are 4mA while the output driving capacity of all the other output pins are 6mA. <sup>&</sup>lt;sup>2.</sup> All the input pins are schmitt-trigger pins. # 10.3 A.C. CHARACTERISTICS @ TA=-40 to +85 °C, VDD=3.3 V $\pm$ 10% #### 10.3.1 OUTPUT LOADING Default load capacitance on output is 50 pF. Microprocessor interface and Utopia interface outputs are loaded by 100 pF. #### 10.3.2 SYSTEM CLOCK AND RST SIGNAL TIMING #### Table-62 System Clock and Reset Timing Parameters | Parameter | Description | Min | Max | Unit | |---------------------|-----------------------------|-----|-----|------| | tSYSCLK | The system clock cycle time | 40 | 54 | ns | | D <sub>SYSCLK</sub> | The system clock duty cycle | 40 | 60 | % | | tRST | The RST pulse width | 1 | | ms | Figure-13 Reset Signal Timing Diagram # 10.3.3 UTOPIA INTERFACE TIMING #### Table-63 Utopia Interface Timing Parameters | Parameter | Description | Min | Max | Unit | |--------------------|--------------------------------------------------------------------------|-----|------------------------------------|------| | f <sub>txCLK</sub> | Utopia Tx interface clock frequency | | f <sub>SYSCLK</sub> <sup>(1)</sup> | MHz | | f <sub>rxCLK</sub> | Utopia Rx interface clock frequency | | f <sub>SYSCLK</sub> | MHz | | tCLAV | TxClav and RxClav valid from rising edge of TxClk and RxClk respectively | | 20 | | | tUTS | TxEnb, TxSOC, TxData and TxAddr to TxClk setup time | 6 | | ns | | tUTH | TxEnb, TxSOC, TxData and TxAddr to TxClk hold time | 1 | | ns | | tURCO | RxClav, RxSOC, RxData valid from rising edge of RxClk | | 20 | ns | | tURS | RxAddr, RxEnb to RxClk setup time | 6 | | ns | | tURH | RxAddr, RxEnb to RxClk hold time | 1 | | ns | | tP | Width of pull-down pulse after TxClav or RxClav is deasserted. | 2 | | ns | <sup>&</sup>lt;sup>1.</sup> f<sub>SYSCLK</sub> is the frequency of the system clock the chip uses. Figure-14 Tx Utopia Interface Timing Diagram Figure-15 Rx Utopia Interface Timing Diagram #### 10.3.4 LINE INTERFACE TIMING #### Table-64 Line Interface Timing Parameters | Parameter | Description | Min | Max | Unit | |---------------------|------------------------------------------------------------------------|-----|-------|------| | D <sub>CK</sub> | The TSCK, TSCCK, RSCK and RSCCK clock duty cycle | 40 | 60 | % | | f <sub>TSCKE1</sub> | E1 mode transmit direction clock frequency | | 8.192 | MHz | | f <sub>RSCKE1</sub> | E1 mode receive direction clock frequency | | 8.192 | MHz | | f <sub>TSCKT1</sub> | T1 mode transmit direction clock frequency | | 8.192 | MHz | | f <sub>RSCKT1</sub> | T1 mode receive direction clock frequency | | 8.192 | MHz | | tFDCO | TSD valid from TSCK | | 20 | ns | | tFS | TSF, TSCFS to TSCK set up time;<br>RSD, RSF, RSCFS to RSCK set up time | 10 | | ns | | tFH | TSF, TSCFS to TSCK hold time;<br>RSD, RSF, RSCFS to RSCK hold time | 5 | | ns | Figure-16 Line Interface Transmit Timing Diagram Figure-17 Line Interface Receive Timing Diagram # 10.3.5 MICROPROCESSOR INTERFACE TIMING 10.3.5.1 Interface with Motorola CPU (MPM =0) Read Cycle Specification Table-65 Microprocessor Interface Timing Parameter for Motorola CPU Read Cycle | Symbol | Parameter | Min | Max | Unit | |-----------|---------------------------------------------------------------------|-----|-----|------| | tRC | Read cycle time | 240 | | ns | | tDW | Valid read signal width | 235 | | ns | | tRWV | $R\overline{W}$ available time after valid read signal falling edge | | 10 | ns | | tRWH | $R\overline{W}$ hold time after valid read signal falling edge | 135 | | ns | | tAV | Address available time after valid read signal falling edge | | 10 | ns | | tADH | Address hold time after valid read signal falling edge | 135 | | ns | | tPRD | Data propagation delay after valid read signal falling edge | | 205 | ns | | tDH | Read out data hold time after valid read signal rising edge | 5 | 20 | ns | | tRecovery | Recovery time from read cycle | 5 | | ns | Figure-18 Microprocessor Interface Timing Diagram for Motorola CPU Read Cycle #### Write Cycle Specification Table-66 Microprocessor Interface Timing Parameters for Motorola CPU Write Cycle | Symbol | Parameter | Min | Max | Unit | |-----------|----------------------------------------------------------------------|-----|-----|------| | tWC | Write cycle time | 240 | | ns | | tDW | Valid write signal width | 235 | | ns | | tRWV | $R\overline{W}$ available time after valid write signal falling edge | | 10 | ns | | tRWH | $R\overline{W}$ hold time after valid write signal falling edge | 165 | | ns | | tAV | Address available time after valid write signal falling edge | | 10 | ns | | tAH | Address hold time after valid write signal falling edge | 165 | | ns | | tDV | Data propagation delay after valid write signal falling edge | | 50 | ns | | tDHW | Data hold time after valid write signal rising edge | 165 | | ns | | tRecovery | Recovery time from write cycle | 5 | | ns | Figure-19 Microprocessor Interface Timing Diagram for Motorola CPU Write Cycle 10.3.5.2Interface with Intel CPU (MPM =1) #### Read Cycle Specification Table-67 Microprocessor Interface Timing Parameter for Intel CPU Read Cycle | Symbol | Parameter | Min | Max | Unit | |-----------|-------------------------------------------------------------|-----|-----|------| | tRC | Read cycle time | 240 | | ns | | tRDW | Valid read signal width | 235 | | ns | | tAV | Address available time after valid read signal falling edge | | 10 | ns | | tAH | Address hold time after valid read signal falling edge | 135 | | ns | | tPRD | Data propagation delay after valid read signal falling edge | | 205 | ns | | tDH | Read out data hold time after valid read signal rising edge | 5 | 20 | ns | | tRecovery | Recovery time from read cycle | 5 | | ns | Figure-20 Microprocessor Interface Timing Diagram for Intel CPU Read Cycle #### Write Cycle Specification Table-68 Microprocessor Interface Timing Parameters for Intel CPU Write Cycle | Symbol | Parameter | Min | Max | Unit | |-----------|--------------------------------------------------------------|-----|-----|------| | tWC | Write cycle time | 240 | | ns | | tWRW | Valid write signal width | 235 | | ns | | tAV | Address available time after valid write signal falling edge | | 10 | ns | | tAH | Address hold time after valid write signal falling edge | 165 | | ns | | tDV | Data available time after valid write signal falling edge | | 50 | ns | | tDHW | Data hold time after valid write signal falling edge | 165 | | ns | | tRecovery | Recovery time from write cycle | 5 | | ns | Note: RD should be tied to high Figure-21 Microprocessor Interface Timing Diagram for Intel CPU Write Cycle #### 10.3.6 SRAM INTERFACE TIMING 10.3.6.1 Write Cycle Specification Table-69 SRAM Interface Write Cycle Parameters | Symbol | Description | Min | Max | Unit | |--------|----------------------------|-----|-----|------| | tWC | Write cycle time | 40 | | ns | | tAS | Address set up time | 3 | 20 | ns | | tAH | Address hold time | 1 | | ns | | tWP | Write pulse width | 20 | | ns | | tDW | Data valid to end of write | 7 | | ns | | tDH | Data hold time | 0 | | ns | Figure-22 SRAM Interface Timing Diagram for Write Cycle 10.3.6.2Read Cycle Specification #### Table-70 SRAM Interface Read Cycle Parameters | Symbol | Description | Min | Max | Unit | |--------|------------------------------------------------------|-----|-----|------| | tRC | Read cycle time | 40 | | ns | | tAA | Address Access time | | 20 | ns | | tCA | EM_CS Access time | | 20 | ns | | tOA | EM_OE Access time | | 20 | | | tCHZ | Delay from disabled EM_CS to data bus high impedance | | 7 | ns | | tOHZ | Delay from disabled EM_OE to data bus high impedance | | 7 | ns | Figure-23 SRAM Interface Timing Diagram for Read Cycle # Glossary | Active State | - | A link state indicating that the link is ready for transmitting or receiving ATM cells in the specified direction, either Tx or Rx. Each direction may enter active state asynchronously. | |---------------------------------------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Anomaly | - | Discrepancy between the actual and desired characteristic of an item. An anomaly may or may not affect an item to perform a required function. | | API | _ | Application Programming Interface | | Asymmetrical Configuration | _ | This is an IMA configuration scheme. In this configuration mode, the physical links that are assigned to an IMA group are not required to be configured in both Tx and Rx directions. That is, some of the physical links may be configured to use both directions while others may only use one direction (Tx or Rx). | | Asymmetrical Operation | _ | This is an ATM traffic transfer mode of an IMA group. In this mode, the physical link can be used to transfer data in one direction and does not care the other direction's Tx and Rx state. That is, when the Tx state of end A and Rx state of end B have both entered active state, end A starts to transfer data to end B and end B starts to receive. In this case, end A does not care whether end A's Rx state is active or not and end B does not care whether end B's Tx state is active or not. | | ATM | _ | Asynchronous Transfer Mode | | ATM Layer Cells | _ | Cells (ATM formatted) that are exchanged between ATM layer and IMA sublayer. It is also called application data. | | Blocked State | - | This is a group state indicating that the group has been inhibited from transiting into OPERATIONAL state for some administrative purposes. | | Config-Aborted | _ | This is a group state indicating that the group has rejected the group parameters proposed by the FE IMA group. | | Common Transmit<br>Clock (CTC) | _ | This is a configuration where the transmit clocks of all the physical links within an IMA group are derived from the same clock source. | | Data Round-Robin | - | This is the data transfer method IMA used to deliver cells from ATM layer to multiple transmit links within an IMA group, or the data play-out method that the IMA used to form a consecutive cell stream from multiple receive links within an IMA group. | | Defect | _ | A defect may be caused by successive anomaly of an item to perform a required function. The defect may or may not lead to maintenance action depending on the results of additional analysis. | | ES | _ | Errored Seconds | | Far End (FE) | - | Two communication entities are considered to be two communication ends. Mostly, one is called Near-End (NE) and the other is called Far-End (FE). | | Filler Cell | - | This is a kind of OAM cell used by IMA layer. It is used to fill in the IMA frame when no cells are available at the ATM layer. Thus filler cell is used for cell rate decoupling at IMA sublayer (like idle cell used in TC layer). | | Group State Machine (GSM) | - | This is the state machine that determines the behavior of the IMA group. | | Group Traffic State<br>Machine (GTSM) | - | This state machine controls when to exchange ATM layer cell between the ATM layer and the IMA layer | | Group Wide Procedure (GWP) | _ | This refers to the Group Start-up and LASR procedures performed by the IMA unit to synchronize the activation of IMA links within the IMA group. | | Header Error Check | _ | This is used for checking the correctness of the ATM cell header. | (HEC) | IDT82V2604 | | Inverse Multiplexing for ATM | |----------------------------------------------------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ICP Offset | _ | The ICP cell is used for IMA frame synchronization. The ICP offset is used to tell the receive side the ICP cell's position in an IMA frame and the receive side can make use of this information to figure out the first cell of the frame. | | ICP Cell | _ | The ICP cell is a kind of OAM cell. It can be used by the IMA sublayer to delineate the IMA frame. Also, it conveys information about the status or configuration parameters of each end. | | ICP Stuff | _ | The ICP stuff is two consecutive ICP cells at the ICP offset position. The ICP stuff is inserted by repeating the ICP cell. The purpose of the ICP stuff is to decrease the IMA data cell rate of fast links at the transmit side. When an ICP stuff is inserted into an IMA frame, the frame length will become M+1, with M being the frame length without ICP stuff. | | IMA Frame Synchro-<br>nization Mechanism<br>(IFSM) | _ | This is a state machine used for receiving IMA frame synchronization. It is an analogy to the cell delineation mechanism defined in ITU-T recommendation I.432. | | IMA | _ | Inverse Multiplexing for ATM | | IMA Frame | _ | The IMA frame is a cell stream transmitted over IMA links within an IMA group. There are altogether M cells in one IMA frame without ICP stuff. M could be 32, 64, 128 or 256. In each IMA frame, there are one ICP cell, ATM layer cells and IMA Filler cells. The ICP cells occur at the offset position specified in the ICP cell (the offset may be different for different links). | | IMA Group | _ | The IMA group is a number of links at one end that are used to establish an IMA virtual link to the other end. | | IMA Link | _ | An IMA link is a unidirectional logical link of a physical link's Tx or Rx direction. The IMA link is identified by the value of LID field of the ICP cells carried over that IMA link. Thus a physical link that connects two ends (A and B) may consist of two IMA links, one from A to B and the other from B to A. | | IMA Sublayer | _ | The IMA is a sublayer part of the Physical layer and located between the interface specific Transmission Convergence (TC) sublayer and the ATM layer. | | IMA Virtual Link | _ | This is a data communication channel between two communication ends (two IMA units) over a number of physical links; These links are also called an IMA group. | | IMAOS04 | _ | A downloaded software used when the device is in normal communication. | | IMAOS04_Slave | _ | A downloaded software used when the device operates in Slave Mode. It supports the Group Auto Detect function. | | Independent Trans-<br>mit Clock (ITC) | _ | This is a configuration where there is at least one IMA link within an IMA group that has its transmit clock derived from a clock source that is different from that of other IMA links. The IMA transmitter may indicate that it is in the ITC mode even if all of the transmit clocks of the links are derived from the same source. | | In Group | _ | This is an event indicating that a link has been configured into an IMA group. | | Inhibiting | _ | This represents the action to voluntarily disable the capacity of the group or the link to carry ATM layer cells for reasons other than reported problems. | | Insufficient-Links | _ | Group state indicating that the group does not have sufficient links in the Active state to be in the Operational state. | | LASR | _ | This stands for Link Addition and Slow Recovery procedure. | | LCD | _ | Loss of Cell Delineation defect. The LCD defect is reported when the OCD anomaly persists for the time specified in ITU-T Recommendation I.432 [30]. The LCD defect is cleared when the OCD anomaly has not been detected for the period of time specified in ITU-T Recommendation I.432. | | LID | _ | Link Identifier. The LID field in the ICP cell is used to identify an IMA link on which the ICP cells are transmitted. The LID is been used to determine the round-robin order to retrieve cells from the incoming IMA links at the IMA receiver. | | LIF | _ | Loss of IMA Frame defect. The LIF defect is the occurrence of persistent OIF anomalies for at least 2 IMA frames. | | Link | _ | The term "link" refers to an IMA link in this data sheet, unless the context clearly refers to a physical link. | | Link Defect | - | A link defect is the occurrence of the persistent detection of an anomaly at the Interface Specific Transmission Convergence sub-<br>layer. LOS, LOF/OOF, AIS, LOC and LCD defects are examples of link defects reported at the Interface Specific Transmission Con-<br>vergence sublayer. | | KENESAS | | | |---------------------------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IDT82V2604 | | Inverse Multiplexing for ATM | | LODS | _ | Link Out Of Delay Synchronization defect. The LODS is a link event indicating that the link is not synchronized with the other links within the IMA group. | | LOF | _ | Loss Of Frame | | LOS | _ | Loss Of Signal | | LSB | _ | Least Significant Bit | | LSI | _ | Link Stuff Indication | | LSM | _ | Link State Machine | | M | _ | IMA frame size | | MIB | _ | Management Information Base | | MPU | _ | MicroProcessor Unit | | MSB | _ | Most Significant Bit | | NE | _ | Near-End (local end) | | Not Configured | _ | This is a group state indicating that the group does not exist yet. | | Not in Group | _ | This is used as an event or a state indicating that a link is no longer configured within an IMA group. | | OAM | _ | Operations And Maintenance | | OCD | _ | Out of Cell Delineation anomaly. As specified in ITU-T Recommendation I.432 [30], an OCD anomaly is reported upon the occurrence of Alpha $(\alpha)$ consecutive cells with incorrect HEC, and it is no longer reported after detecting Delta $(\delta)$ consecutive cells with correct HEC. | | OIF | _ | Out of IMA Frame anomaly | | OOF | _ | Out Of Frame | | Operational | _ | Group state indicating that the group has sufficient links in both Tx and Rx directions to carry ATM layer cells. | | Physical Link | - | This is the link being used by the IMA unit to transmit and receive ATM cells. The IMA unit may use physical links in one or both directions. | | P <sub>rx</sub> | _ | Minimum number of links required to be active in the receive direction for the IMA group to move into the Operational state. | | $P_{tx}$ | _ | Minimum number of links required to be active in the transmit direction for the IMA group to move into the Operational state. | | RDI | _ | Remote Defect Indicator | | RFI | _ | Remote Failure Indicator | | Rx | _ | Receive (side) | | SES | _ | Severely Errored Seconds | | SICP Cell | _ | Stuff ICP cell. One of the 2 ICP cells comprising a stuff event. | | Stuff Event | _ | This is a repetition of an ICP cell over one IMA link to compensate for timing difference with other links within the IMA group. | | Start-up | _ | This is a group state indicating that the group is waiting to see the FE in Start-up. | | Start-up-Ack | _ | This is a group transitional state, when both groups are in start-up and the FE group parameters have been accepted. | | Symmetrical Configuration | _ | This is an IMA group configuration scheme. In this configuration mode, physical links that are assigned to an IMA group are required to be configured in both Tx and Rx directions. | | Symmetrical Operation | _ | This is an ATM traffic mode of an IMA group. In this mode, the physical link can be used to transfer data only when the link's NE's Tx and Rx and FE's Tx and Rx are all in active state. | IDT82V2604 Inverse Multiplexing for ATM TAP bus — Test Access Port bus TC — Transmission Convergence TRL — Timing Reference Link. Tx — Transmit (side) UAS — UnAvailable Seconds UAS-IMA — UnAvailable Seconds for IMA. Interval during which the IMA receiver is declared unavailable. The period of unavailability begins at the onset of 10 continuous SES-IMA, including the first 10 seconds to enter the UAS-IMA condition. The period of unavailability ends at the onset of 10 continuous seconds with no SES-IMA, excluding the last 10 seconds to exit the UAS-IMA condition. Unusable — This is a link state indicating the link is not in use due to fault, inhibition, etc. Usable — This is a link state indicating the link is ready to operate in the specified direction, but it is waiting to move to Active. UUS — UnUsable Seconds. Number of seconds during which the link state is Unusable. # Index | A | | StopTestPattern | 67 | |--------------------------|---------------------------------------|-------------------------------------|----------------| | A.C. characteristics | 81 | command description | 32, 72 | | absolute maximum ratings | | command set list and their encoding | 3 <sup>-</sup> | | add links to a group | | Config-Aborted | 71 | | AddRxLink command | | Config-Aborted-FE | 71 | | AddTxLink command | | ConfigDev command | 29, 32 | | Add TAEMIN GOMMand | | ConfigGroupInterFace command | 17, 38 | | D | | ConfigGroupPara command | 36 | | В | | ConfigGroupWorkMode command | 39 | | Blocked-FE | 71 | ConfigGSMTimers command | | | | | ConfigIFSMPara command | | | С | | ConfigLoopMode command | | | command | | ConfigSlaveFrame command | | | AddRxLink | 19 22 20 45 | ConfigTRLLink command | | | AddTxLink | | ConfigUNILink command | | | | , , , | configure a group | | | ConfigDev | · · · · · · · · · · · · · · · · · · · | ConfigUtopiaIF command | | | ConfigGroupInterFace | · · · · · · · · · · · · · · · · · · · | g | ,, | | ConfigGroupPara | | D | | | ConfigGroupWorkMode | | | | | ConfigGSMTimers | | D.C. characteristics | | | ConfigIFSMPara | | deactivate links | | | ConfigLoopMode | | DeactLink command | | | ConfigSlaveFrame | | delete a group | | | ConfigTRLLink | * | delete links | 69 | | ConfigUNILink | | DeleteGrp command | 52, 69 | | ConfigUtopialF | 17, 34, 76 | DeleteLink command | 54, 69 | | DeactLink | 55, 69 | DeviceInitial command | 73 | | DeleteGrp | 52, 69 | | | | DeleteLink | 54, 69 | E | | | DeviceInitial | | | 7/ | | GetConfigPara | 62 | errored ICP | /( | | GetGroupDelayInfo | 57 | | | | GetGroupState | 56 | F | | | GetGrpPerf | 59 | failure/alarm signal | | | GetGrpWorkingPara | 63 | Blocked-FE | 71 | | GetLinkPerf | 60 | Config-Aborted | 71 | | GetLinkState | 58 | Config-Aborted-FE | | | GetLinkWorkingPara | 64 | GR-Timing-Mismatch | | | GetLoopedTestPattern | 66 | Insufficient-Links | | | GetVersionInfo | 67, 77 | Insufficient-Links-FE | | | GroupInitial | 78 | LCD | | | InhibitGrp | 49, 69 | LIF | | | NotInhibitGrp | 50, 69 | LODS | | | RecoverLink | 53, 69 | RFI-IMA | | | RestartGrp | · · · · · · · · · · · · · · · · · · · | Rx-Unusable-FE | | | StartGroup | , | Start-up-FE | | | StartLASR | , | Tx-Unusable-FE | | | StartTestPattern | , | FIFO_INT_ENABLE_REG register | | | | | I II O_IIVI_FIVADEE_UEG IEGISIEI | 2 | | IDT82V2604 | | In | verse Multiplexing for ATM | |----------------------------------------|--------|----------------------------------|----------------------------| | FIFO_INT_RESET_REG register | 25 | J | | | FIFO_STATE_REG register | | JTAG & Scan interface | 16 70 | | • | | JTAG & Scarring Interface | , | | G | | TAG Instructions | 79 | | | 40 | | | | G.802 mapping | | L | | | GetConfigPara command | | LCD | 71 | | GetGroupDelayInfo command | | LIF | 71 | | GetGroupState command | | line interface | 13, 18 | | GetGrpPerf command | | external loopback | 22 | | GetGrpWorkingPara command | | internal loopback | 22 | | GetLinkPerf command | 60 | loopback | 22 | | GetLinkState command | | external loopback | 22 | | GetLinkWorkingPara command | 64 | | 22 | | GetLoopedTestPattern command | | · | 22 | | GetVersionInfo command | 67, 77 | line interface timing | | | global signals | 12 | line interface timing clock mode | | | glossary | 90 | line interface Work Mode | | | group auto detect | | | 19 | | master side | 72 | | 19 | | slave side | 72 | | 21 | | GroupInitial command | 78 | | 21 | | GR-Timing-Mismatch | 71 | | | | GR-UAS-IMA | 70 | | 21 | | | | | 21 | | Н | | link backup | | | | | LODS | | | HCS_ERR_TC | 60, 70 | loopback | | | | | • | | | | | | 22 | | IMA frame | 29 | Оторіа іоорраск | 17 | | IMA initialization | | | | | IMA mode | | M | | | IMA operation | | mapping | | | IMAOS04 | | | 19 | | IMAOS04_Slave | , , | | 20 | | inhibit a group | | master side | | | InhibitGrp command | | maximum delay tolerance | 28 | | • | | - | 28 | | INPUT_FIFO_DATA_REG register | | microprocessor interface | | | INPUT_FIFO_INTERNAL_STATE_REG register | | microprocessor interface timing | | | INPUT_FIFO_LENGTH_REG register | | - | | | Insufficient-Links | | | 84 | | Insufficient-Links-FE | / ۱ | missing ICP | | | Intel | | mode | 70 | | microprocessor interface timing | 86 | | 29 | | interface | | | | | JTAG & Scan | | | 29 | | JTAG & Scan interface | | Motorola | 24 | | line interface | , | | | | microprocessor | | multi-rate | 21 | | microprocessor interface | | | | | SRAM interface | 15, 28 | N | | | Utopia interface | 17 | not inhibit a group | 69 | | invalid ICP | 70 | NotInhibitGra command | | NotInhibitGrp command ......50, 69 | 1010242004 | | miverse mar | tiplexing for ATM | |----------------------------------------------------------|---------------------------------------|---------------------------------|---------------------------------------| | 0 | | RestartGrp command | 51, 69 | | OCD_TC | 60, 70 | RFI-IMA | 71 | | OIF-IMA | , | Rx-Stuff-IMA | 60, 70 | | OUTPUT_FIFO_DATA_REG register | · · · · · · · · · · · · · · · · · · · | Rx-Unusable-FE | 71 | | OUTPUT_FIFO_INTERNAL_STATE_REG register | | Rx-UUS-IMA | 60, 70 | | OUTPUT_FIFO_LENGTH_REG register | | Rx-UUS-IMA-FE | 60, 70 | | D. | | S | | | performance monitoring | 70 | SES-IMA | 60, 70 | | physical and electrical characteristics | | SES-IMA-FE | 60, 70 | | pin description | | slave side | 72 | | global signals | 12 | spaced mapping | 20 | | JTAG & Scan interface | | SRAM interface | 15, 28 | | line interface | | SRAM interface timing | 88 | | microprocessor interface | | SRAM size | | | others | | maximum delay tolerance | 28 | | power supplies and grounds | | start up a group | 69 | | SRAM interface | | StartGroup command | 47, 69 | | PMON | | StartLASR command | 48, 69 | | PMON parameters | | StartTestPattern command | 65 | | GR-UAS-IMA | 70 | Start-up-FE | 71 | | HCS_ERR_TC | _ | StopTestPattern command | 67 | | IV-IMA | , | stuffing mode | 29 | | OCD_TC | , | CTC | 29 | | OIF-IMA | | ITC | 29 | | Rx-Stuff-IMA | , | | | | Rx-UUS-IMA | , | T | | | Rx-UUS-IMA-FE | , | T1 ISDN mode | 01 | | SES-IMA | , | T1 normal mode | | | SES-IMA-FE | , | timing | 21 | | Tx-Stuff-IMA | , | line interface timing | 92 | | Tx-UUS-IMA | , | microprocessor interface timing | 65 | | Tx-UUS-IMA-FE | , | Intel | 86 | | UAS-IMA | , | Motorola | | | UAS-IMA-FE | 60, 70 | SRAM interface timing | | | power supplies and grounds | | Utopia interface timing | | | | | timing clock mode | | | R | | line interface | 22 | | | | timing reference link | | | recover links | | TRL | | | RecoverLink command | 53, 69 | Tx-Stuff-IMA | | | register | 05 | Tx-Unusable-FE | , | | FIFO_INT_ENABLE_REG | | Tx-UUS-IMA | | | FIFO_INT_RESET_REG | | Tx-UUS-IMA-FE | , | | FIFO_STATE_REG | | | , | | INPUT_FIFO_DATA_REG | | U | | | INPUT_FIFO_INTERNAL_STATE_REG | | | | | INPUT_FIFO_LENGTH_REG | | UAS-IMA | · · · · · · · · · · · · · · · · · · · | | OUTPUT_FIFO_DATA_REG | | UAS-IMA-FE | · · · · · · · · · · · · · · · · · · · | | OUTPUT_FIFO_INTERNAL_STATE_REG<br>OUTPUT_FIFO_LENGTH_REG | | UNI mode | | | register description | | Utopia interface | | | | | Utopia interface timing | | | register list and maprestart a group | | Utopia loopback | 17 | | odiai a uivuv | | | | # ORDERING INFORMATION # Data Sheet Document History 12/04/2006 Page 32 04/07/2006 Pages 9, 25, 40, 64, 71, 79 12/08/2003 Page 1 10/17/2003 Pages 1, 9, 21, 24, 27, 35, 37, 64, 73, 74 #### IMPORTANT NOTICE AND DISCLAIMER RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.0 Mar 2020) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/