### Dual 2:1 and 1:2 Differential-to-LVDS IDT **Multiplexer**

### **DATA SHEET**

### **General Description**

The ICS854S54I is a dual 2:1 and 1:2 Multiplexer. The 2:1 Multiplexer allows one of 2 inputs to be selected onto one output pin and the 1:2 MUX switches one input to one of two outputs. This device is useful for multiplexing multi-rate Ethernet PHYs which have 100M bit and 1000M bit transmit/receive pairs onto an optical SFP module which has a single transmit/receive pair. See Application Section for further information.

The ICS854S54I is optimized for applications requiring very high performance and has a maximum operating frequency of 2.5GHz. The device is packaged in a small, 3mm x 3mm VFQFN package, making it ideal for use on space-constrained boards.

### **Features**

- **ï** Three differential LVDS output pairs
- **ï** Three differential LVPECL clock input pairs
- **ï** PCLKx pair can accept the following differential input levels: LVPECL, LVDS, CML
- **ï** Maximum output frequency: 2.5GHz
- **ï** Additive phase jitter, RMS: 0.053ps (typical)
- **ï** Propagation delay: 480ps (maximum), QA/nQA 445ps (maximum), QBx/nQBx
- **ï** Part-to-part skew: 200ps (maximum)
- **ï** Full 2.5V supply mode
- **ï** -40°C to 85°C ambient operating temperature
- **ï** Available in lead-free (RoHS 6) package



# **Block Diagram Pin Assignment**



**3mm x 3mm x 0.925mm package body K Package Top View**



### **Table 1. Pin Descriptions**

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

# **Table 2. Pin Characteristics**



# **Function Tables**



#### **Table 3A. Control Input Function Table, Bank A Table 3B. Control Input Function Table, Bank B**



# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.



# **DC Electrical Characteristics**

#### **Table 4A. Power Supply DC Characteristics,**  $V_{DD} = 2.5V \pm 5\%$ **,**  $T_A = -40\degree C$  **to 85** $\degree C$



### **Table 4B. LVCMOS/LVTTL DC Characteristics,**  $V_{DD} = 2.5V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to 85°C



### **Table 4C. DC Characteristics,**  $V_{DD} = 2.5V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to 85°C



NOTE 1:  $V_{IL}$  should not be less than -0.3V.

NOTE 2: Common mode input voltage is defined as  $V_{\text{IH}}$ .

### **Table 4D. LVDS DC Characteristics,**  $V_{DD} = 2.5V \pm 5\%$ ,  $T_A = -40\degree C$  to 85 $\degree C$



NOTE: Refer to Parameter Measurement Information, 2.5V Output Load Test Circuit diagram.

### **AC Electrical Characteristics**





NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: All parameters measured at  $\leq$  1.35GHz unless otherwise noted.

NOTE 1: Measured from the differential input crossing point to the differential output crossing point.

NOTE 2: Measured using clock input at 622.08MHz.

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.

NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 5: Q, nQ outputs measured differentially. See MUX Isolation diagram in Parameter Measurement Information section.

# **Additive Phase Jitter**

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the **dBc Phase Noise.** This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio

of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a **dBc** value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment.

The source generator "IFR2042 10kHz – 56.4GHz Low Noise Signal Generator as external input to an Agilent 8133A 3GHz Pulse Generator".

# **Parameter Measurement Information**



**LVDS Output Load AC Test Circuit**



**Part-to-Part Skew**



**Output Rise/Fall Time**



### **Differential Input Level**









# **Parameter Measurement Information, continued**



**Output Duty Cycle/Pulse Width/Period**



**Offset Voltage Setup**



**Differential Output Voltage Setup**

# **Application Information**

### **Wiring the Differential Input to Accept Single Ended Levels**

Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF =  $V_{DD}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing.



**Figure 1. Single-Ended Signal Driving Differential Input**

### **Recommendations for Unused Input and Output Pins**

#### **Inputs:**

#### **PCLK/nPCLK Inputs:**

For applications not requiring the use of the differential input, both PCLK and nPCLK can be left floating. Though not required, but for additional protection, a 1k $\Omega$  resistor can be tied from PCLK to ground.

#### **LVCMOS Control Pins**

All control pins have internal pulldowns; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### **OUTputs:**

#### **LVDS Outputs**

All unused LVDS output pairs can be either left floating or terminated with 100 $\Omega$  across. If they are left floating, we recommend that there is no trace attached.

# **LVPECL Clock Input Interface**

The PCLK /nPCLK accepts LVPECL, LVDS and other differential signals. The differential signal must meet the  $V_{PP}$  and  $V_{CMB}$  input requirements. Figures 2A to 2D show interface examples for the PCLK/nPCLK input driven by the most common driver types. The



**Figure 2A. PCLK/nPCLK Input Driven by a 2.5V LVDS Driver**



**Figure 2C. PCLK/nPCLK Input Driven by a 2.5V LVPECL Driver**



**Figure 2E. PCLK/nPCLK Input Driven by a CML Driver**

input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



**Figure 2B. PCLK/nPCLK Input Driven by an SSTL Driver**



**Figure 2D. PCLK/nPCLK Input Driven by a 3.3V LVPECL Driver with AC Couple**



**Figure 2F. PCLK/nPCLK Input Driven by a Built-In Pullup CML Driver**

### **A Typical Application for the ICS854S54I**

Used to connect a multi-rate PHY with the Tx/Rx pins of an SFP Module.

Problem Addressed: How to map the 2 Tx/Rx pairs of the multi-rate PHY to the single Tx/Rx pair on the SFP Module.



### **Mode 1, 100BaseX Connected to SFP**

All lines are differential pairs, but drawn as single-ended to simplify the drawing. Bold red lines the drawing. Bold red lines highlighting the signal path.



.

### **Mode 2, 100BaseX Connected to SFP**

All lines are differential pairs, but drawn as single-ended to simplify the drawing. Bold red lines highlighting the signal path.



.

### **VFQFN EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in Figure 3. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific

and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology.



**Figure 3. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)**

### **2.5V LVDS Driver Termination**

Figure 4 shows a typical termination for LVDS driver in characteristic impedance of 100 $\Omega$  differential (50 $\Omega$  single)

transmission line environment. For buffer with multiple LVDS driver, it is recommended to terminate the unused outputs.



**Figure 4. Typical LVDS Driver Termination**

### **Power Considerations**

This section provides information on power dissipation and junction temperature for the ICS854S54I. Equations and example calculations are also provided.

#### **1. Power Dissipation.**

The total power dissipation for the ICS854S54I is the sum of the core power plus the power dissipation in the load(s). The following is the power dissipation for  $V_{DD} = 2.5V + 5\% = 2.625V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipation in the load.

 $Power (core)_{MAX} = V_{DD MAX} * I_{DD MAX} = 2.625V * 82mA = 215.25mW$ 

#### **2. Junction Temperature.**

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature for is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

 $Ti =$  Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 74.7°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}$ C + 0.215W  $*$  74.7°C/W = 101.1°C. This is below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### Table 6. Thermal Resistance  $\theta_{AB}$  for 16 Lead VFQFN, Forced Convection



### **Reliability Information**

### Table 7.  $\theta_{JA}$  vs. Air Flow Table for a 16 Lead VFQFN



### **Transistor Count**

The transistor count for ICS854S54I is: 299

This device is pin and function compatible and a suggested replacement for ICS85454.

# **Package Outline and Package Dimensions**





There are 2 methods of indicating pin 1 corner at the back of the VFQFN package are:

1. Type A: Chamfer on the paddle (near pin 1)

2. Type C: Mouse bite on the paddle (near pin 1)

#### **Table 8. Package Dimensions**



Reference Document: JEDEC Publication 95, MO-220

# **Ordering Information**

#### **Table 9. Ordering Information**



NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

# **Revision History Sheet**



# **Weíve Got Your Timing Solution**



6024 Silver Creek Valley Road San Jose, California 95138

#### **Sales**

800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT

#### **Technical Support**

netcom@idt.com  $+480-763-2056$ 

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this doc including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not c

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected icantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective party owners.