

The Future of Analog IC Technology

# DESCRIPTION

The MPQ2456 is a monolithic, step-down, switch-mode converter with a built-in power MOSFET. It achieves 0.5A of peak output current over a wide input supply range with excellent load and line regulation.

Current-mode operation provides fast transient response and eases loop stabilization. Full protection features include cycle-by-cycle current limiting and thermal shutdown.

The MPQ2456 requires a minimal number of readily available, external components and is available in a TSOT23-6 package.

#### FEATURES

- 0.5A Peak Output Current
- 1Ω Internal Power MOSFET
- Capable of Starting Up with a Large Output Capacitor
- Stable with Low ESR Ceramic Output Capacitors
- Up to 90% Efficiency
- 0.1µA Shutdown Mode
- Fixed 1.2MHz Frequency
- Thermal Shutdown
- Cycle-by-Cycle Over-Current Protection
  (OCP)
- Wide 4.5V to 50V Operating Input Range
- Output Adjustable from 0.81V to 0.9 x V<sub>IN</sub>
- Available in a TSOT23-6 Package

### APPLICATIONS

- Power Meters
- Distributed Power Systems
- Battery Chargers
- Pre-Regulator for Linear Regulators
- WLED Drivers

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.

### **TYPICAL APPLICATION**





www.MonolithicPower.com MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2016 MPS. All Rights Reserved.



#### **ORDERING INFORMATION**

| Part Number* | Package  | Top Marking |
|--------------|----------|-------------|
| MPQ2456GJ    | TSOT23-6 | See Below   |

\* For Tape & Reel, add suffix -Z (e.g. MPQ2456GJ-Z)

### **TOP MARKING**

#### | AGVY

AGV: Product code of MPQ2456GJ Y: Year code



# ABSOLUTE MAXIMUM RATINGS (1)

| / |
|---|
| / |
| / |
| / |
| ١ |
|   |
| / |
| ) |
| ) |
| ) |
|   |

# Recommended Operating Conditions <sup>(3)</sup>

| Supply voltage (V <sub>IN</sub> )  | 4.5V to 50V                    |
|------------------------------------|--------------------------------|
| Output voltage (V <sub>OUT</sub> ) | 0.81V to 0.9 x V <sub>IN</sub> |
| Operating junction temp.           | 40°C to +125°C                 |

# Thermal Resistance $^{(4)}$ $\theta_{JA}$ $\theta_{JC}$

TSOT23-6.....°C/W

#### NOTES:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-toambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J(MAX)-T_A)/\theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 3) The device function is not guaranteed outside of the recommended operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

#### $V_{IN}$ = 12V, $T_J$ = -40°C to +125°C, unless otherwise noted. Typical values are $T_J$ = +25°C.

| Parameters                                    | Symbol                | Condition                                     |                                  | Min   | Тур   | Max   | Units  |  |
|-----------------------------------------------|-----------------------|-----------------------------------------------|----------------------------------|-------|-------|-------|--------|--|
| Foodback voltage                              | V <sub>FB</sub>       |                                               | T <sub>J</sub> = +25°C           | 0.792 | 0.812 | 0.832 | .832 V |  |
| Feedback voltage                              | V FB                  |                                               | T <sub>J</sub> = -40°C to +125°C | 0.787 |       | 0.837 |        |  |
| Feedback current                              | I <sub>FB</sub>       | V <sub>FB</sub> = 0.85V                       | ·                                |       |       | 0.1   | μA     |  |
| Switch-on resistance                          | R <sub>DS(ON)</sub>   |                                               |                                  |       | 1     |       | Ω      |  |
| Switch leakage                                | I <sub>SW_LKG</sub>   | V <sub>EN</sub> = 0V, V <sub>SW</sub> =       | = 0V                             |       |       | 1     | μA     |  |
| Current limit                                 | I <sub>LIM</sub>      |                                               | T <sub>J</sub> = +25°C           | 1.0   | 1.25  | 1.5   | 5      |  |
|                                               |                       |                                               | T <sub>J</sub> = -40°C to +125°C | 0.9   |       | 1.7   | A      |  |
| Oppillator fraguanay                          | f                     | V <sub>FB</sub> = 0.6V                        | T <sub>J</sub> = +25°C           | 0.95  | 1.2   | 1.45  | MHz    |  |
| Oscillator frequency                          | f <sub>sw</sub>       |                                               | T <sub>J</sub> = -40°C to +125°C | 0.85  |       | 1.45  |        |  |
| Foldback frequency                            | f <sub>SW_F</sub>     | V <sub>FB</sub> = 0V                          | ·                                |       | 200   |       | kHz    |  |
| Maximum duty cycle                            | D <sub>MAX</sub>      | V <sub>FB</sub> = 0.4V                        |                                  | 89    | 91    |       | %      |  |
| Minimum on time <sup>(5)</sup>                | τ <sub>ON</sub>       |                                               |                                  |       | 50    |       | ns     |  |
| Under-voltage lockout threshold rising        | V <sub>UVLO_R</sub>   |                                               |                                  | 2.9   | 3.3   | 3.7   | V      |  |
| Under-voltage lockout threshold falling       | V <sub>UVLO_F</sub>   |                                               |                                  | 2.65  | 3.05  | 3.45  | V      |  |
| Under-voltage lockout threshold hysteresis    | V <sub>UVLO_HYS</sub> |                                               |                                  |       | 250   |       | mV     |  |
| EN threshold rising                           | V <sub>EN_R</sub>     |                                               |                                  | 1.2   | 1.35  | 1.5   | V      |  |
| EN threshold falling                          | $V_{EN_F}$            |                                               |                                  | 1     | 1.17  | 1.35  | V      |  |
| EN threshold hysteresis                       | V <sub>EN_HYS</sub>   |                                               |                                  |       | 180   |       | mV     |  |
| EN input current                              |                       | V <sub>EN</sub> = 2V                          |                                  |       | 3.1   |       |        |  |
|                                               | I <sub>EN</sub>       | V <sub>EN</sub> = 0V                          |                                  |       | 0.1   |       | μA     |  |
| Supply current (shutdown)                     | I <sub>S</sub>        | V <sub>EN</sub> = 0V                          |                                  |       | 0.1   | 1.0   | μA     |  |
| Supply current (quiescent)                    | Ι <sub>Q</sub>        | V <sub>EN</sub> = 2V,<br>V <sub>FB</sub> = 1V | T <sub>J</sub> = +25°C           |       | 0.73  | 0.85  | mA     |  |
|                                               |                       |                                               | $T_{\rm J}$ = -40°C to +125°C    |       |       | 1.0   |        |  |
| Thermal shutdown <sup>(5)</sup>               | T <sub>SD</sub>       |                                               |                                  |       | 165   |       | °C     |  |
| Thermal shutdown<br>hysteresis <sup>(5)</sup> | T <sub>SD_HYS</sub>   |                                               |                                  |       | 20    |       | °C     |  |

#### NOTE:

5) Derived from bench characterization. Not tested in production.



# **TYPICAL CHARACTERISTICS**

V<sub>IN</sub> = 12V, unless otherwise noted.







### **TYPICAL PERFORMANCE CHARACTERISTICS**





Load Regulation











#### **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{IN}$  = 12V,  $V_{OUT}$  = 5V, L = 10µH,  $T_A$  = 25°C, unless otherwise noted.





### **PIN FUNCTIONS**

| Pin # | Name | Description                                                                                                                                                                                                                                                                                |
|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | BST  | <b>Bootstrap.</b> Connect a capacitor between SW and BS to form a floating supply across the power switch driver. This capacitor drives the power switch's gate above the supply voltage.                                                                                                  |
| 2     | GND  | <b>Ground.</b> GND is the voltage reference for the regulated output voltage. GND requires special consideration during layout. Isolate GND from the D1 to C1 ground path to prevent inducing switching current spikes.                                                                    |
| 3     | FB   | <b>Feedback.</b> FB sets the output voltage. Connect FB to the tap of an external resistor divider from output to GND. The frequency foldback comparator lowers the oscillator frequency when the FB voltage is below 250mV to prevent current-limit runaway during a short-circuit fault. |
| 4     | EN   | <b>On/off.</b> Pull EN above 1.35V to turn the device on. For automatic enable, connect EN to VIN using a resistor. Ensure that the sink current of EN does not exceed $100\mu$ A.                                                                                                         |
| 5     | IN   | <b>Supply voltage.</b> The MPQ2456 operates from a 4.5V to 50V unregulated input. Requires C1 to prevent large voltage spikes from appearing at the input.                                                                                                                                 |
| 6     | SW   | Switch output.                                                                                                                                                                                                                                                                             |



#### **OPERATION**

The MPQ2456 is a current mode buck regulator, meaning the EA output voltage is proportional to the peak inductor current.

At the beginning of a cycle, M1 is off. The EA output voltage is higher than the current sense amplifier output, and the current comparator's output is low. The rising edge of the 1.2MHz CLK signal sets the RS flip-flop. Its output turns on M1, connecting SW and the inductor to the input supply.

The increasing inductor current is sensed and amplified by the current sense amplifier. Ramp compensation is summed to the current sense amplifier output and compared to the error amplifier output by the PWM comparator. When the sum of the current sense amplifier output and the slope compensation signal exceed the EA output voltage, the RS flip-flop is reset and M1 is turned off. The external Schottky rectifier diode (D1) conducts the inductor current.

If the sum of the current sense amplifier output and the slope compensation signal do not exceed the EA output for an entire cycle, then the falling edge of the CLK resets the flip-flop. The output of the error amplifier integrates the voltage difference between the feedback and the 0.81V bandgap reference. The polarity is such that a FB voltage lower than 0.81V increases the EA output voltage. Since the EA output voltage is proportional to the peak inductor current, an increase in its voltage also increases the current delivered to the output.

The MPQ2456 has a 0.6ms internal soft start. The soft start prevents the converter output voltage from overshooting during start-up. When the chip starts up, the internal circuit generates a soft-start voltage (SS) that ramps up with a fixed rising rate. When the SS voltage is below the internal reference (REF), SS overrides REF, so the error amplifier uses SS as the reference. When SS exceeds REF, REF regains control.

When there is an extremely large capacitor at the output (e.g.  $2200\mu$ F or larger), the output voltage rises slower than SS because the current needed to charge up the large output capacitor is higher than the chip's max output current ability. The current limit is kicked during the entire start-up period until V<sub>OUT</sub> rises to its regulated value.





### **APPLICATION INFORMATION**

#### Setting the Output Voltage

The external resistor divider sets the output voltage (see the Typical Application schematic). Table 1 lists resistors for common output voltages. The feedback resistor (R2) sets the feedback loop bandwidth with the internal compensation capacitor (see Figure 1). R1 can be calculated with Equation (1):

$$R1 = \frac{R2}{\frac{V_{OUT}}{0.812V} - 1}$$
 (1)

Table 1: Resistor Selection for Common Output Voltages

|                      | •         |          |
|----------------------|-----------|----------|
| V <sub>OUT</sub> (V) | R1 (kΩ)   | R2 (kΩ)  |
| 1.8                  | 102 (1%)  | 124 (1%) |
| 2.5                  | 59 (1%)   | 124 (1%) |
| 3.3                  | 40.2 (1%) | 124 (1%) |
| 5                    | 23.7 (1%) | 124 (1%) |
| 12                   | 8.2 (1%)  | 113 (1%) |

#### Selecting the Inductor

For most applications, use an inductor with a DC current rating at least 25% higher than the maximum load current. For best efficiency, the inductor's DC resistance should be less than  $200m\Omega$ . For most designs, the required inductance value can be derived from Equation (2):

$$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{L} \times f_{SW}}$$
(2)

Where  $\Delta I_{L}$  is the inductor ripple current.

Choose the inductor ripple current to be 30% of the maximum load current. The maximum inductor peak current can be calculated with Equation (3):

$$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_{L}}{2}$$
(3)

Under light-load conditions (below 100mA), use a larger inductance to improve efficiency.

#### Selecting the Input Capacitor

The input capacitor reduces the surge current drawn from the input supply and the switching noise from the device. The input capacitor impedance at the switching frequency should be less than the input source impedance to prevent high-frequency switching current from passing through the input. Ceramic capacitors with X5R or X7R dielectrics are recommended for their low ESR and small temperature coefficients. For most applications, a  $4.7\mu$ F capacitor is sufficient.

#### Selecting the Output Capacitor

The output capacitor keeps the output voltage ripple small and ensures feedback loop stability. The output capacitor impedance should be low at the switching frequency. Ceramic capacitors with X5R or X7R dielectrics are recommended for their low ESR characteristics. For most applications, a  $22\mu$ F ceramic capacitor is sufficient.



#### **PCB Layout Guide**

Efficient PCB layout is critical for stable operation. For best results, refer to Figure 2 and follow the guidelines below.

- Keep the path of the switching current short 1) and minimize the loop area formed by the input capacitor, high-side MOSFET, and Schottky diode.
- 2) Keep the connection from the power ground to the Schottky diode to SW as short and wide as possible.
- 3) Ensure that all feedback connections are short and direct.
- 4) Place the feedback resistors and compensation components as close to the chip as possible.
- 5) Route SW away from sensitive analog areas, such as FB.
- 6) Connect IN, SW, and especially GND to large copper areas to cool the chip for improved thermal performance and longterm reliability. For single layer PCBs, avoid soldering the exposed pad.



Figure 2: PCB Layout

#### **External Bootstrap Diode**

An external bootstrap diode may enhance regulator efficiencv under the following conditions:

- $V_{OUT} = 5V \text{ or } 3.3V$ •
- High duty cycle: D =  $\frac{V_{OUT}}{V_{IN}}$  > 65%

In these cases, add an external BST diode from the output of the voltage regulator to BST (see Figure 3).



#### **Figure 3: Optional Bootstrap Diode for Enhanced** Efficiency

The recommended external BST diode is IN4148, and the recommended BST capacitor is 0.1µF - 1µF.

# **TYPICAL APPLICATION CIRCUIT**



Figure 4: 5V Output Typical Application Circuit



Figure 5: 12V Output Typical Application Circuit



**TSOT23-6** 

### PACKAGE INFORMATION



TOP VIEW



#### **RECOMMENDED LAND PATTERN**





FRONT VIEW

SIDE VIEW

#### NOTE:



 ALL DIMENSIONS ARE IN MILLIMETERS
 PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH PROTRUSION OR GATE BURR
 PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION
 LEAD COPLANARITY(BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX.
 DRAWING CONFORMS TO JEDEC MG193, VARIATION AB
 DRAWING IS NOT TO SCALE
 PIN 1 IS LOWER LEFT PIN WHEN READING TOP MARK FROM LEFT TO RIGHT (SEE EXAMPLE TOP MARK)

DETAIL "A"

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.