



[Sample &](#page-22-0)  $\frac{1}{2}$  Buy





**[TPD3S014,](http://www.ti.com/product/tpd3s014?qgpn=tpd3s014) [TPD3S044](http://www.ti.com/product/tpd3s044?qgpn=tpd3s044)**

SLVSCP4B –OCTOBER 2014–REVISED AUGUST 2015

# **TPD3S0x4 Current Limit Switch and D+/D– ESD Protection for USB Host Ports**

- <span id="page-0-5"></span>
- 
- Fast Overcurrent Response  $-2 \mu s$  for USB interfaces.
- 
- 
- 
- 
- 
- 
- -
	- CB File No. E169910 to IEC 60950-1, turning the device on and off.
- -
	- ±15-kV Air Gap Discharge (IEC 61000-4-2)

- <span id="page-0-3"></span>
	-
	-
	- $-$  Laptops, Desktops
	-
	-
- <span id="page-0-4"></span><span id="page-0-0"></span>
	-
	- 5-V Power Rails

# <span id="page-0-1"></span>**1 Features 3 Description**

1 Continuous Current Ratings of 0.5 A and 1.5 A <sup>The TPD3S0x4s</sup> are integrated devices that feature a **Figure 2016** A continuous Current-limited load switch and a two-channel Fixed, Constant Current Limits of 0.85 A and transient working which and a two-channel electrostatic voltage suppressor (TVS) based electrostatic discharge (ESD) protection diode array

Integrated Output Discharge The TPD3S0x4 devices are intended for applications **France Current Blocking Such as USB where heavy capacitive loads and Short-Circuits are likely to be encountered;**<br>Short-Circuits are likely to be encountered; Short-Circuit Protection<br>
Short-circuits are likely to be encountered;<br>
TPD3S0x4s provide short-circuit protection and Over Temperature Protection With Auto-Restart<br>
• Overcurrent protection. The TPD3S0x4s limit the<br>
• Output current to a safe level by operating in constant output current to a safe level by operating in constant Ambient Temperature Range: –40°C to 85°C current mode when the output load exceeds the<br>
current limit threshold. The fast overload response Product Regulatory Compliance<br>
• Product Regulatory Compliance<br>
• Product Recognized Component (UL 2367,<br>
• Product Recognized Component (UL 2367,<br>
• Product Recognized Component (UL 2367, UL Recognized Component (UL 2367, quickly regulating the power when the output is Standard for Solid State Overcurrent Standard for Solid State Overcurrent shorted. The rise and fall times for the current limit<br>Protectors) switch are controlled to minimize current surges when switch are controlled to minimize current surges when

Information Technology Equipment The TPD3S014 and TPD3S044 will allow 0.5 A and • IEC 61000-4-2 Level 4 ESD Protection (External 1.5 A of continuous current, respectively. The TVS Pins) diode array is rated to dissipate ESD strikes above the maximum level specified in the IEC 61000-4-2 – ±12-kV Contact Discharge (IEC 61000-4-2) international standard.

<span id="page-0-2"></span>The high level of integration, combined with its easy-**4 Applications**<br> **2 Applications**<br> **1** applications like laptops, high-definition digital TVs.<br> **1** applications like laptops, high-definition digital TVs. applications like laptops, high-definition digital TVs, – Electronic Point of Sale (ESOP) set-top boxes, and electronic point of sale equipment.





• Interfaces: (1) For all available packages, see the orderable addendum at the end of the data sheet. – USB Ports

### **Simplified Schematic**



# **Table of Contents**





# <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





#### **Changes from Original (October 2014) to Revision A** *Page* **Page 2014) The Series of the Series of Page 2014 and Series and Series and Series and Series and Series and Page 2014) to Revision A**





# <span id="page-2-0"></span>**5 Device Comparison Table**



# <span id="page-2-1"></span>**6 Pin Configuration and Functions**



#### **Pin Functions**



#### **[TPD3S014,](http://www.ti.com/product/tpd3s014?qgpn=tpd3s014) [TPD3S044](http://www.ti.com/product/tpd3s044?qgpn=tpd3s044)**

SLVSCP4B –OCTOBER 2014–REVISED AUGUST 2015 **[www.ti.com](http://www.ti.com)**

EXAS **STRUMENTS** 

## <span id="page-3-0"></span>**7 Specifications**

## <span id="page-3-1"></span>**7.1 Absolute Maximum Ratings**

over operating free-air temperature (unless otherwise noted)<sup>(1)(2)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *[Recommended](#page-3-3) [Operating Conditions](#page-3-3)*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Voltages are with respect to GND unless otherwise noted.<br>(3) See the *Input and Output Capacitance* section.

See the *[Input and Output Capacitance](#page-13-0)* section.

# <span id="page-3-2"></span>**7.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ±2000 V may actually have higher performance.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as ±500 V may actually have higher performance.

(3)  $V_{\text{OUT}}$  was tested on a PCB with input and output bypassing capacitors of 0.1 µF and 120 µF, respectively.

# <span id="page-3-3"></span>**7.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



(1) Package and current ratings may require an ambient temperature derating of 85°C

### <span id="page-4-0"></span>**7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953.](http://www.ti.com/lit/pdf/spra953)

(2) See *[Device Comparison Table](#page-2-0)*.

# <span id="page-4-1"></span>7.5 Electrical Characteristics:  $T_J = T_A = 25^{\circ}C$

Unless otherwise noted: V<sub>IN</sub> = 5 V, V<sub>EN</sub> = V<sub>IN</sub>, I<sub>OUT</sub> = 0 A. See *[Device Comparison Table](#page-2-0)* for the rated current of each part number. Parametrics over a wider operational range are shown in the second *[Electrical Characteristics: –40°C](#page-5-0) ≤ T<sup>J</sup> ≤ 125°C* table.



(1) Pulsed testing techniques maintain junction temperature approximately equal to ambient temperature

(2) See *[Current Limit](#page-12-1)* for explanation of this parameter.

These Parameters are provided for reference only, and do not constitute a part of TI's published device specifications for purposes of TI's product warranty.

(4) RDYN was extracted using the least squares first of the TLP characteristics between I = 20 A and I = 30 A.

#### **[TPD3S014,](http://www.ti.com/product/tpd3s014?qgpn=tpd3s014) [TPD3S044](http://www.ti.com/product/tpd3s044?qgpn=tpd3s044)**

SLVSCP4B –OCTOBER 2014–REVISED AUGUST 2015 **[www.ti.com](http://www.ti.com)**



## <span id="page-5-0"></span>**7.6 Electrical Characteristics: –40°C ≤ T<sup>J</sup> ≤ 125°C**

Unless otherwise noted: 4.5 V ≤ V<sub>IN</sub> ≤ 5.5 V, V<sub>EN</sub> = V<sub>IN</sub>, I<sub>OUT</sub> = 0 A, typical values are at 5 V and 25°C. See the *[Device](#page-2-0) [Comparison Table](#page-2-0)* for the rated current of each part number.



(1) Pulsed testing techniques maintain junction temperature approximately equal to ambient temperature

(2) See *[Current Limit](#page-12-1)* section for explanation of this parameter.

(3) These parameters are provided for reference only, and do not constitute part of TI's published device specifications for purposes of TI's product warranty.

6 *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSCP4B&partnum=TPD3S014)* Copyright © 2014–2015, Texas Instruments Incorporated



## <span id="page-6-0"></span>**7.7 Typical Characteristics**



(1) During the short applied tests, 300µF is used because of the use of an external supply.





#### **[TPD3S014,](http://www.ti.com/product/tpd3s014?qgpn=tpd3s014) [TPD3S044](http://www.ti.com/product/tpd3s044?qgpn=tpd3s044)**

SLVSCP4B –OCTOBER 2014–REVISED AUGUST 2015 **[www.ti.com](http://www.ti.com)**

Texas **INSTRUMENTS** 







#### **[TPD3S014,](http://www.ti.com/product/tpd3s014?qgpn=tpd3s014) [TPD3S044](http://www.ti.com/product/tpd3s044?qgpn=tpd3s044)**

SLVSCP4B –OCTOBER 2014–REVISED AUGUST 2015 **[www.ti.com](http://www.ti.com)**





10 *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSCP4B&partnum=TPD3S014)* Copyright © 2014–2015, Texas Instruments Incorporated







## <span id="page-11-1"></span>**8 Detailed Description**

### <span id="page-11-2"></span>**8.1 Overview**

The TPD3S0x4 are highly integrated devices that feature a current limited load switch and a two-channel TVS based ESD protection diode array for USB interfaces. The TPD3S014 and TPD3S044 provide 0.5 A and 1.5 A, respectively, of continuous load current in 5-V circuits. These parts use N-channel MOSFETs for low resistance, maintaining voltage regulation to the load. It is designed for applications where short circuits or heavy capacitive loads will be encountered. Device features include enable, reverse blocking when disabled, output discharge pull-down, overcurrent protection, and overtemperature protection. Finally, with two channels of TVS ESD protection diodes integrated, TPD3S0x4s provide system level ESD protection to all the pins of the USB port.

### <span id="page-11-3"></span>**8.2 Functional Block Diagram**



## <span id="page-11-0"></span>**8.3 Feature Description**

### **8.3.1 Undervoltage Lockout (UVLO)**

The UVLO circuit disables the power switch until the input voltage reaches the UVLO turn-on threshold. Built-in hysteresis prevents unwanted on/off cycling due to input voltage drop from large current surges.

### **8.3.2 Enable**

The logic enable input (EN) controls the power switch, bias for the charge pump, driver, and other circuits. The supply current is reduced to less than 1  $\mu$ A when the TPD3S0x4s are disabled. The enable input is compatible with both TTL and CMOS logic levels.

<span id="page-11-4"></span>The turn on and turn off times ( $t_{ON}$ ,  $t_{OFF}$ ) are composed of a delay and a rise or fall time ( $t_R$ ,  $t_F$ ). The delay times are internally controlled. The rise time is controlled by both the TPD3S0x4s and the external loading (especially capacitance). TPD3S0x4s fall time is controlled by the loading (R and C), and the output discharge ( $R_{\rm PD}$ ). An output load consisting of only a resistor will experience a fall time set by the TPD3S0x4s. An output load with parallel R and C elements will experience a fall time determined by the  $(R \times C)$  time constant if it is longer than the TPD3S0x4's t<sub>F</sub>. See [Figure 25](#page-11-4) and [Figure 26](#page-11-4) for a pictural description of t<sub>R</sub>, t<sub>F</sub>, t<sub>ON</sub>, and t<sub>OFF</sub>. The enable should not be left open; it may be tied to VIN.



#### **Feature Description (continued)**



#### **8.3.3 Internal Charge Pump**

The device incorporates an internal charge pump and gate drive circuitry necessary to drive the N-channel MOSFET. The charge pump supplies power to the gate driver circuit and provides the necessary voltage to pull the gate of the MOSFET above the source. The driver incorporates circuitry that controls the rise and fall times of the output voltage to limit large current and voltage surges on the input supply, and provides built-in soft-start functionality. The MOSFET power switch will block current from OUT to IN when turned off by the UVLO or disabled.

#### <span id="page-12-1"></span>**8.3.4 Current Limit**

The TPD3S0x4s respond to overloads by limiting output current to the static current-limit (IOS) levels shown in the *Electrical Characteristics:*  $T_J = T_A = 25^{\circ}C$  table. When an overload condition is present, the device maintains a constant output current, with the output voltage determined by  $(I_{OS} \times R_{LOAD})$ . Two possible overload conditions can occur.

The first overload condition occurs when either:

- 1. The input voltage is first applied, enable is true, and a short circuit is present (load which draws  $I_{\text{OUT}} > I_{\text{OS}}$ ) or
- 2. The input voltage is present and the TPD3S0x4s are enabled into a short circuit.

The output voltage is held near zero potential with respect to ground and the TPD3S0x4s ramp the output current to IOS. The TPD3S0x4s will limit the current to IOS until the overload condition is removed or the device begins to thermal cycle. The device subsequently cycles current off and on as the thermal protection engages.

The second condition is when an overload occurs while the device is enabled and fully turned on. The device responds to the overload condition within  $t_{\text{IOS}}$  [\(Figure 27](#page-12-0) and [Figure 28](#page-12-0)) when the specified overload (per Electrical Characteristics table) is applied. The response speed and shape will vary with the overload level, input circuit, and rate of application. The current-limit response will vary between simply settling to  $I_{OS}$ , or turnoff and controlled return to  $I_{OS}$ . Similar to the previous case, the TPD3S0x4s will limit the current to  $I_{OS}$  until the overload condition is removed or the device begins to thermal cycle.

<span id="page-12-0"></span>





#### **[TPD3S014,](http://www.ti.com/product/tpd3s014?qgpn=tpd3s014) [TPD3S044](http://www.ti.com/product/tpd3s044?qgpn=tpd3s044)** SLVSCP4B –OCTOBER 2014–REVISED AUGUST 2015 **[www.ti.com](http://www.ti.com)**



#### **Feature Description (continued)**

The TPD3S0x4s thermal cycle if an overload condition is present long enough to activate thermal limiting in any of the above cases. This is due to the relatively large power dissipation  $[(V_{\sf IN}-V_{\sf OUT})\times I_{\sf OS}]$  driving the junction temperature up. The devices turn off when the junction temperature exceeds 135°C (min) while in current limit. The devices remains off until the junction temperature cools 20°C and then restarts.

There are two kinds of current limit profiles typically available in TI switch products similar to the TPD3S0x4s. Many older designs have an output I vs V characteristic similar to the plot labeled "Current Limit with Peaking" in [Figure 29](#page-13-1). This type of limiting can be characterized by two parameters, the current limit corner ( $I_{\text{OC}}$ ), and the short circuit current ( $I_{OS}$ ).  $I_{OC}$  is often specified as a maximum value. The TPD3S0x4 parts do not present noticeable peaking in the current limit, corresponding to the characteristic labeled "Flat Current Limit" in [Figure 29](#page-13-1). This is why the  $I_{OC}$  parameter is not present in the *Electrical Characteristics* tables.



**Figure 29. Current Limit Profiles**

### <span id="page-13-1"></span>**8.3.5 Output Discharge**

A 470-Ω (typical) output discharge resistance will dissipate stored charge and leakage current on OUT when the TPD3S0x4s are in UVLO or disabled. The pull-down circuit will lose bias gradually as  $V_{\text{IN}}$  decreases, causing a rise in the discharge resistance as  $V_{\text{IN}}$  falls towards 0 V.

#### <span id="page-13-0"></span>**8.3.6 Input and Output Capacitance**

Input and output capacitance improves the performance of the device; the actual capacitance should be optimized for the particular application. For all applications, a 0.1 µF or greater ceramic bypass capacitor between IN and GND is recommended as close to the device as possible for local noise decoupling.

All protection circuits such as the TPD3S0x4s will have the potential for input voltage overshoots and output voltage undershoots.

Input voltage overshoots can be caused by either of two effects. The first cause is an abrupt application of input voltage in conjunction with input power bus inductance and input capacitance when the IN terminal is high impedance (before turn on). Theoretically, the peak voltage is 2 times the applied. The second cause is due to the abrupt reduction of output short circuit current when the TPD3S0x4s turn off and energy stored in the input inductance drives the input voltage high. Input voltage droops may also occur with large load steps and as the TPD3S0x4s outputs are shorted. Applications with large input inductance (for example, connecting the evaluation board to the bench power-supply through long cables) may require large input capacitance reduce the voltage overshoot from exceeding the absolute maximum voltage of the device. The fast current-limit speed of the TPD3S0x4s to hard output short circuits isolates the input bus from faults. However, ceramic input capacitance in the range of 1 to 22 µF adjacent to the TPD3S0x4s inputs aids in both speeding the response time and limiting the transient seen on the input power bus. Momentary input transients to 6.5 V are permitted.



#### **Feature Description (continued)**

Output voltage undershoot is caused by the inductance of the output power bus just after a short has occurred and the TPD3S0x4s have abruptly reduced OUT current. Energy stored in the inductance will drive the OUT voltage down and potentially negative as it discharges. Applications with large output inductance (such as from a cable) benefit from use of a high-value output capacitor to control the voltage undershoot. When implementing USB standard applications, a 120 µF minimum output capacitance is required. Typically a 150-µF electrolytic capacitor is used, which is sufficient to control voltage undershoots. However, if the application does not require 120 µF of capacitance, and there is potential to drive the output negative, a minimum of 10-µF ceramic capacitance on the output is recommended. The voltage undershoot should be controlled to less than 1.5 V for 10 µs.

## <span id="page-14-0"></span>**8.4 Device Functional Modes**

#### 8.4.1 Operation With  $V_{IN} < 4$  V (Minimum  $V_{IN}$ )

These devices operate with input voltages above 4 V. The maximum UVLO voltage on IN is 4 V and the devices will operate at input voltages above 4 V. Any voltage below 4 V may not work with these devices. The minimum UVLO is 3.5 V, so some devices may work between 3.5 V and 4 V. At input voltages below the actual UVLO voltage, these devices will not operate.

#### **8.4.2 Operation With EN Control**

The enable rising edge threshold voltage is 1.45 V typical and 2 V maximum. With EN held below that voltage the device is disabled and the load switch will be open. The IC quiescent current is reduced in this state. When the EN pin is above its rising edge threshold and the input voltage on the IN pin is above its UVLO threshold, the device becomes active. The load switch is closed, and the current limit feature is enabled. The output voltage on OUT will ramp up with the soft start value  $T_{ON}$  in order to prevent large inrush current surges on  $V_{BUS}$  due to a heavy capacitive load. When EN voltage is lowered below is falling edge threshold, the device output voltage will also ramp down with soft turn off value  $T_{OFF}$  to prevent large inductive voltages being presented to the system in the case a large load current is following through the device.

#### **8.4.3 Operation of Level 4 IEC61000-4-2 ESD Protection**

Regardless of which functional mode the devices are in, TPD3S0x4 will provide Level 4 IEC61000-4-2 ESD Protection on the pins of the USB connector.



## <span id="page-15-0"></span>**9 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### <span id="page-15-1"></span>**9.1 Application Information**

TPD3S0x4 are devices that feature a current limited load switch and a two-channel TVS based ESD protection diode array. They are typically used to provide a complete protection solution for USB host ports. USB host ports are required by the USB specification to provide a current limit on the VBUS path in order to protect the system from overcurrent conditions on the port that could lead to system damage and user injury. Additionally, USB ports typically require system level IEC ESD protection due to direct end-user interaction. The following design procedure can be used to determine how to properly implement TPD3S0x4s in your systems to provide a complete, one-chip solution for your USB ports.

## <span id="page-15-2"></span>**9.2 Typical Applications**

### **9.2.1 USB2.0 Application**

<span id="page-15-5"></span>



### <span id="page-15-3"></span>*9.2.1.1 Design Requirements*

<span id="page-15-4"></span>For this design example, use the following as the system parameters.

#### **Table 1. Design Parameters**



(1) If active low logic is desired, see the *[Implementing Active Low Logic](#page-16-0)* section.



#### *9.2.1.2 Detailed Design Procedure*

To properly implement your USB port with TPD3S0x4s, the first step is to determine what type of USB port you are implementing in your system, whether it be a Standard Downstream Port (SDP), Charging Downstream Port (CDP), or Dedicated Charging Port (DCP); this will inform you what your maximum continuous operating current will be on VBUS. In our example, we are implementing an SDP port, so the maximum continuous current allowed to be pulled by a device is 500mA. Therefore, we need to choose a current limit switch that is 5.25V tolerant, can handle 500mA continuous DC current, and has a current limit point is above 500 mA so it will not current limit during normal operation. TPD3S014 is therefore the best choice for this application, as it has these features, and in fact was specifically designed for this application.

The next decision point is choosing your input and output capacitors for your current limit switch. A minimum of 0.1 µF is always recommended on the IN pin. For the OUT pin on VBUS, USB standard requires a minimum of 120 µF; typically a 150 µF capacitor is used. The purpose of the capacitance requirement on the VBUS line in the USB specification is to prevent the adjacent USB port's VBUS voltage from dropping more than 330 mV during a hot-plug or fault occurrence on the VBUS pin of one USB port. Hot-plugs and fault conditions on one USB port should not disturb the normal operation of an adjacent USB port; therefore, it is possible to use an output capacitance lower than 120 µF if your system is able to keep voltage droops on adjacent USB ports less than or equal to 330 mV. For example, if the DC/DC powering VBUS has a fast transient response, 120 µF may not be required.

If your USB port is powered from a shared system 5V rail, a system designer may desire to use an input capacitor larger than  $0.1 \mu$ F on the IN pin. This is largely dependent on your PCB layout and parasitics, as well as your maximum tolerated voltage droop on the shared rail during transients. For more information on choosing input and output capacitors, see *[Input and Output Capacitance](#page-13-0)*.

The EN pin controls the on and off state of the device, and typically is connected to the system processor for power sequencing. However, the EN pin can also be shorted to the IN pin to always have the TPD3S014 on when 5-V power supply on; this also saves a GPIO pin on your processor.

For a USB port with High-Speed 480Mbps operation, low capacitance TVS ESD protection diodes are required to protect the D+ and D- lines in the event of system level ESD event. TPD3S014 has 2-channels of low capacitance TVS ESD protection diodes integrated. When placed near the USB connector, TPD3S014 offers little or no signal distortion during normal operation. TPD3S014 also ensures that the core system circuitry is protected in the event of an ESD strike. PCB layout is critical when implementing TVS ESD protection diodes in your system; please read the *[Layout](#page-19-1)* section for proper guidelines on routing your USB lines with TPD3S014.

#### <span id="page-16-0"></span>*9.2.1.3 Implementing Active Low Logic*

<span id="page-16-1"></span>For active low logic, a transistor can be used with the TPD3S014 EN Pin.

Using an nFET transistor, when the Processor sends a low signal, the transistor is switched off, and  $\mathsf{V}_{\mathsf{LOGIC}}$  pulls up EN through  $\mathsf{R}_{1}.$  When the Processor sends a "high" signal, the nFET is switched on and sinks current from the EN Pin and  $R_1$ . For 5-V  $V_{LOGIC}$ , with the appropriate onresistance  $(R<sub>ON</sub>)$  value in the nFET and resistance for  $R_1$ , the  $V_{I L}$  for EN can be met. For example, with a transistor with R<sub>ON</sub> of 3-Ω, a pull-up resistor as low as 11 Ω provides a logic level of 0.7 V. For power-budgeting concerns, a better choice is  $R_1$  of 40-kΩ which provides 0.25 V for EN when the Processor asserts high, and 4.96 V when the **Figure 31. Implementing Active Low Logic for EN Pin** Processor asserts low.



#### **[TPD3S014,](http://www.ti.com/product/tpd3s014?qgpn=tpd3s014) [TPD3S044](http://www.ti.com/product/tpd3s044?qgpn=tpd3s044)**

SLVSCP4B –OCTOBER 2014–REVISED AUGUST 2015 **[www.ti.com](http://www.ti.com)**



#### *9.2.1.4 Application Curves*

<span id="page-17-0"></span>



#### **9.2.2 USB3.0 Application**



#### **Figure 35. USB3.0 Application Schematic**

### *9.2.2.1 Design Requirements*

For this design example, use the following as the system parameters.



#### **Table 2. Design Parameters**

#### *9.2.2.2 Detailed Design Procedure*

The implementation of the USB3.0 port with TPD3S0x4s is identical to the USB2.0 port, except that in this use case we must use TPD3S044 because USB3.0 SDP has a maximum  $V_{\text{BUS}}$  current 900 mA. TPD3S014 current limit level is too low for USB3.0 operation. In addition to using TPD3S044, USB3.0 has four more Super-Speed Lines for transferring data 5 Gbps, and these lines also typically require Level 4 IEC61000-4-2 ESD Protection. With a data rate of 5 Gbps, ultra-low capacitance TVS ESD protection diodes are required to protect the TX± and RX<sup>+</sup> lines in the event of system level ESD event. TPD4E05U06 provides 4-channels of ultra-low capacitance TVS ESD protection diodes for USB3.0 Super-Speed lines, and can be coupled with TPD3S044 to provide a twochip total protection solution for the USB3.0 host port. Please refer to the *[Layout](#page-19-1)* section of the data sheet for guidelines on the PCB layout of this two-chip solution.

The rest of the design procedure is identical to the *[USB2.0 Application](#page-15-5)* section, so refer to it for the rest of the design procedure.

### *9.2.2.3 Application Curves*

See *[Application Curves](#page-17-0)* for TPD3S0x4 eye-diagram performance. Refer to the [TPD4E05U06](http://www.ti.com/lit/pdf/SLVSBO7) data sheet on [ti.com](http://www.ti.com) to see its specifications and eye-diagram performance.

## <span id="page-19-0"></span>**10 Power Supply Recommendations**

These devices are designed to operate from a 5-V input voltage supply. This input should be well regulated. If the input supply is located more than a few inches away from the TPD3S0x4, additional bulk capacitance may be required in addition to the recommended minimum 0.1-µF bypass capacitor on the IN pin to keep the input rail stable during fault events.

# <span id="page-19-1"></span>**11 Layout**

### <span id="page-19-2"></span>**11.1 Layout Guidelines**

- The optimum placement is as close to the connector as possible.
	- EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
	- The PCB designer needs to minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- Route the protected traces as straight as possible.
- Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible.
	- Electric fields tend to build up on corners, increasing EMI coupling.

## <span id="page-19-3"></span>**11.2 Layout Examples**



**Figure 36. USB2.0 Type A TPD3S0x4 Board Layout**



### **Layout Examples (continued)**



**Figure 37. USB3.0 Type A TPD3S044 Board Layout**

### <span id="page-20-0"></span>**11.3 Power Dissipation and Junction Temperature**

<span id="page-20-1"></span>It is good design practice to estimate power dissipation and maximum expected junction temperature of the TPD3S0x4s. The system designer can control choices of the devices proximity to other power dissipating devices and printed circuit board (PCB) design based on these calculations. These have a direct influence on maximum junction temperature. Other factors, such as airflow and maximum ambient temperature, are often determined by system considerations. It is important to remember that these calculations do not include the effects of adjacent heat sources, and enhanced or restricted air flow. Addition of extra PCB copper area around these devices is recommended to reduce the thermal impedance and maintain the junction temperature as low as practical. In particular, connect the GND pin to a large ground plane for the best thermal dissipation. The following PCB layout example [Figure 38](#page-21-0) was used to determine the  $R<sub>θJA</sub>$  Custom thermal impedances noted in the *[Thermal Information](#page-4-0)* table. It is based on the use of the JEDEC high-k circuit board construction with 4, 1 oz. copper weight layers (2 signal and 2 plane).

Copyright © 2014–2015, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSCP4B&partnum=TPD3S014)* 21

**FXAS STRUMENTS** 

### **Power Dissipation and Junction Temperature (continued)**



**Figure 38. PCB Layout Example**

<span id="page-21-0"></span>The following procedure requires iteration because power loss is due to the internal MOSFET  $I^2 \times R_{DS(ON)}$ , and R<sub>DS(ON)</sub> is a function of the junction temperature. As an initial estimate, use the R<sub>DS(ON)</sub> at 125°C from the *[Typical](#page-6-0) [Characteristics](#page-6-0)*, and the preferred package thermal resistance for the preferred board construction from the *[Thermal Information](#page-4-0)* table.

$$
T_{J} = T_{A} + [(I_{OUT}^{2} \times R_{DS(ON)}) \times R_{\theta JA}]
$$

where

- $I<sub>OUT</sub>$  = Rated OUT pin current (A)
- $R_{DS(ON)}$  = Power switch on-resistance at an assumed T<sub>J</sub> (Ω)
- $T_A$  = Maximum ambient temperature (°C)
- $T_{\rm J}$  = Maximum junction temperature (°C)

 $R_{\theta,IA}$  = Thermal resistance (°C/W) (1) (1)

If the calculated T<sub>J</sub> is substantially different from the original assumption, estimate a new value of R<sub>DS(ON)</sub> using the typical characteristic plot and recalculate.

If the resulting T<sub>J</sub> is not less than 125°C, try a PCB construction with a lower R<sub>6JA</sub>. Please find the junction temperature derating curve based on the TI standard reliability duration in [Figure 39.](#page-21-1)

<span id="page-21-1"></span>





## <span id="page-22-1"></span>**12 Device and Documentation Support**

#### <span id="page-22-0"></span>**12.1 Related Links**

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.



#### **Table 3. Related Links**

### <span id="page-22-2"></span>**12.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of](http://www.ti.com/corp/docs/legal/termsofuse.shtml) [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**[TI E2E™ Online Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**[Design Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### <span id="page-22-3"></span>**12.3 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### <span id="page-22-4"></span>**12.4 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### <span id="page-22-5"></span>**12.5 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

### <span id="page-22-6"></span>**13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



www.ti.com 10-Dec-2020

# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

#### **OTHER QUALIFIED VERSIONS OF TPD3S014 :**

• Automotive: [TPD3S014-Q1](http://focus.ti.com/docs/prod/folders/print/tpd3s014-q1.html)

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

# **TAPE AND REEL INFORMATION**





# **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





TEXAS<br>INSTRUMENTS

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Apr-2020



\*All dimensions are nominal





# **PACKAGE OUTLINE**

# **DBV0006A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.
- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- 5. Refernce JEDEC MO-178.



# **EXAMPLE BOARD LAYOUT**

# **DBV0006A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DBV0006A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated