









CSD25484F4 SLPS551B - MAY 2015 - REVISED FEBRUARY 2022

#### CSD25484F4 -20-V P-Channel FemtoFET™ MOSFET

#### 1 Features

- Low on-resistance
- Ultra-low Q<sub>a</sub> and Q<sub>ad</sub>
- Low-threshold voltage
- Ultra-small footprint (0402 case size)
  - 1.0 mm × 0.6 mm
- · Ultra-low profile
  - 0.2-mm height
- Integrated ESD protection diode
  - Rated > 4-kV HBM
  - Rated > 2-kV CDM
- Lead and halogen free
- RoHS compliant

### 2 Applications

- Optimized for load switch applications
- Optimized for general purpose switching applications
- **Battery applications**
- Handheld and mobile applications

# 3 Description

This 80-mΩ, –20-V, P-Channel FemtoFET™ MOSFET is designed and optimized to minimize the footprint in many handheld and mobile applications. This technology is capable of replacing standard small signal MOSFETs while providing at least a 60% reduction in footprint size.



Figure 3-1. Typical Package Dimensions

#### **Product Summary**

| T <sub>A</sub> = 25° | С                             | TYPICAL VA               | UNIT |       |  |
|----------------------|-------------------------------|--------------------------|------|-------|--|
| V <sub>DS</sub>      | Drain-to-source voltage -20   |                          |      |       |  |
| Qg                   | Gate charge total (-4.5 V)    | 1090                     |      | рC    |  |
| Q <sub>gd</sub>      | Gate charge gate-to-drain     | 150                      | 150  |       |  |
|                      |                               | V <sub>GS</sub> = -1.8 V | 405  |       |  |
| B                    | Drain-to-source on-resistance | V <sub>GS</sub> = -2.5 V | 150  | mΩ    |  |
| R <sub>DS(on)</sub>  |                               | V <sub>GS</sub> = -4.5 V | 93   | 11122 |  |
|                      |                               | V <sub>GS</sub> = -8.0 V | 80   |       |  |
| V <sub>GS(th)</sub>  | Threshold voltage             | -0.95                    |      | V     |  |

#### **Device Information**

| DEVICE      | QTY  | MEDIA       | PACKAGE <sup>(1)</sup>                     | SHIP        |
|-------------|------|-------------|--------------------------------------------|-------------|
| CSD25484F4  | 3000 |             | Femto (0402)                               | Tape        |
| CSD25484F4T | 250  | 7-Inch Reel | 1.00-mm × 0.60-mm<br>Land Grid Array (LGA) | and<br>Reel |

For all available packages, see the orderable addendum at the end of the data sheet.

#### **Absolute Maximum Ratings**

| Absolute maximum rutings                 |                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| °C                                       | VALUE                                                                                                                                                                                                                                                                  | UNIT                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| Drain-to-source voltage                  | -20                                                                                                                                                                                                                                                                    | ٧                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| Gate-to-source voltage                   | -12                                                                                                                                                                                                                                                                    | ٧                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| Continuous drain current <sup>(1)</sup>  | -2.5                                                                                                                                                                                                                                                                   | Α                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| Pulsed drain current <sup>(1)</sup> (2)  | -22                                                                                                                                                                                                                                                                    | Α                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| Continuous gate clamp current            | -35                                                                                                                                                                                                                                                                    | mA                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| Pulsed gate clamp current <sup>(2)</sup> | -350                                                                                                                                                                                                                                                                   | IIIA                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| Power dissipation <sup>(1)</sup>         | 500                                                                                                                                                                                                                                                                    | mW                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| Human-body model (HBM)                   | 4                                                                                                                                                                                                                                                                      | kV                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| Charged-device model (CDM)               | 2                                                                                                                                                                                                                                                                      | KV                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| Operating junction, storage temperature  | -55 to 150                                                                                                                                                                                                                                                             | °C                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|                                          | Porain-to-source voltage  Gate-to-source voltage  Continuous drain current(1)  Pulsed drain current(1) (2)  Continuous gate clamp current  Pulsed gate clamp current(2)  Power dissipation(1)  Human-body model (HBM)  Charged-device model (CDM)  Operating junction, | Drain-to-source voltage  Cate-to-source voltage  Continuous drain current(1)  Pulsed drain current(1) (2)  Continuous gate clamp current  -35  Pulsed gate clamp current(2)  Power dissipation(1)  Charged-device model (CDM)  Operating junction, |  |  |  |  |  |  |

- Typical  $R_{\theta JA} = 85^{\circ}C/W \text{ on } 1-\text{in}^2 (6.45-\text{cm}^2), 2-\text{oz}$ (0.071-mm) thick Cu pad on a 0.06-in (1.52-mm) thick FR4 PCB.
- Pulse duration ≤ 100 µs, duty cycle ≤ 1%. (2)



Figure 3-2. Top View



## **Table of Contents**

| 1 Features                                                   | 1                    | 6.2 Support Resources                       | 7          |
|--------------------------------------------------------------|----------------------|---------------------------------------------|------------|
| 2 Applications                                               | 1                    | 6.3 Trademarks                              |            |
| 3 Description                                                | 1                    | 6.4 Electrostatic Discharge Caution         | 7          |
| 4 Revision History                                           |                      | 6.5 Glossary                                | 7          |
| 5 Specifications                                             | 3                    | 7 Mechanical, Packaging, and Orderable Info | rmation8   |
| 5.1 Electrical Characteristics                               | 3                    | 7.1 Mechanical Dimensions                   | 8          |
| 5.2 Thermal Information                                      | 3                    | 7.2 Recommended Minimum PCB Layout          | 9          |
| 5.3 Typical MOSFET Characteristics                           | 4                    | 7.3 Recommended Stencil Pattern             | 9          |
| 6 Device and Documentation Support                           |                      | 7.4 CSD68830F4 Embossed Carrier Tape Din    | nensions10 |
| 6.1 Receiving Notification of Documentation Up               | dates <mark>7</mark> |                                             |            |
| 4 Revision History                                           |                      |                                             |            |
| Changes from Revision A (August 2017) to                     | o Revision           | B (February 2022)                           | Page       |
| <ul> <li>Added FemtoFET Surface Mount Guide n</li> </ul>     | ote                  |                                             | 9          |
| Changes from Revision * (May 2015) to Re                     | vision A (           | August 2017)                                | Page       |
| <ul> <li>Added the Section 6.1 and the Section 6s</li> </ul> | ection               |                                             | 7          |

Updated the Section 7.2 and the Section 7.3 sections......8

# **5 Specifications**

### **5.1 Electrical Characteristics**

T<sub>A</sub> = 25°C (unless otherwise stated)

|                     | PARAMETER                        | TEST CONDITIONS                                              | MIN  | TYP   | MAX  | UNIT |
|---------------------|----------------------------------|--------------------------------------------------------------|------|-------|------|------|
| STATIC              | CHARACTERISTICS                  |                                                              |      |       |      |      |
| BV <sub>DSS</sub>   | Drain-to-source voltage          | V <sub>GS</sub> = 0 V, I <sub>DS</sub> = -250 μA             | -20  |       |      | ٧    |
| I <sub>DSS</sub>    | Drain-to-source leakage current  | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = -16 V               |      |       | -100 | nA   |
| I <sub>GSS</sub>    | Gate-to-source leakage current   | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = -12 V               |      |       | -50  | nA   |
| V <sub>GS(th)</sub> | Gate-to-source threshold voltage | $V_{DS} = V_{GS}, I_{DS} = -250 \mu A$                       | -0.7 | -0.95 | -1.2 | V    |
|                     |                                  | V <sub>GS</sub> = -1.8 V, I <sub>DS</sub> = -0.1 A           |      | 405   | 825  |      |
| Б                   | Dunin to anymou on marietamas    | $V_{GS} = -2.5 \text{ V}, I_{DS} = -0.5 \text{ A}$           |      | 150   | 180  | 0    |
| R <sub>DS(on)</sub> | Drain-to-source on-resistance    | $V_{GS} = -4.5 \text{ V}, I_{DS} = -0.5 \text{ A}$           |      | 93    | 109  | mΩ   |
|                     |                                  | $V_{GS} = -8 \text{ V}, I_{DS} = -0.5 \text{ A}$             |      | 80    | 94   |      |
| 9 <sub>fs</sub>     | Transconductance                 | $V_{DS} = -10 \text{ V}, I_{DS} = -0.5 \text{ A}$            |      | 3.5   |      | S    |
| DYNAMI              | C CHARACTERISTICS                |                                                              |      |       |      |      |
| C <sub>iss</sub>    | Input capacitance                |                                                              |      | 175   | 230  | pF   |
| C <sub>oss</sub>    | Output capacitance               | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = -10 V,<br>f = 1 MHz |      | 78    | 102  | pF   |
| C <sub>rss</sub>    | Reverse transfer capacitance     | J = 1 Will2                                                  |      | 5.5   | 7.2  | pF   |
| $R_G$               | Series gate resistance           |                                                              |      | 20    |      | Ω    |
| Qg                  | Gate charge total (–4.5 V)       |                                                              |      | 1090  | 1415 | рС   |
| Q <sub>gd</sub>     | Gate charge gate-to-drain        | V - 40VI - 05A                                               |      | 150   |      | рС   |
| Q <sub>gs</sub>     | Gate charge gate-to-source       | $V_{DS} = -10 \text{ V}, I_{DS} = -0.5 \text{ A}$            |      | 350   |      | рС   |
| Q <sub>g(th)</sub>  | Gate charge at V <sub>th</sub>   |                                                              |      | 210   |      | рС   |
| Q <sub>oss</sub>    | Output charge                    | V <sub>DS</sub> = -10 V, V <sub>GS</sub> = 0 V               |      | 1290  |      | рС   |
| t <sub>d(on)</sub>  | Turnon delay time                |                                                              |      | 9.5   |      | ns   |
| t <sub>r</sub>      | Rise time                        | V <sub>DS</sub> = -10 V, V <sub>GS</sub> = -4.5 V,           |      | 5     |      | ns   |
| t <sub>d(off)</sub> | Turnoff delay time               | $I_{DS} = -0.5 \text{ A}, R_G = 10 \Omega$                   |      | 18    |      | ns   |
| t <sub>f</sub>      | Fall Time                        |                                                              | 8.5  |       |      | ns   |
| DIODE C             | CHARACTERISTICS                  |                                                              |      |       | I    |      |
| $V_{SD}$            | Diode forward voltage            | $I_{SD} = -0.5 \text{ A}, V_{GS} = 0 \text{ V}$              |      | -0.75 |      | ٧    |
| Q <sub>rr</sub>     | Reverse recovery charge          | V = 40 V I = 0.5 A didt = 400 A free                         |      | 970   |      | рС   |
| t <sub>rr</sub>     | Reverse recovery time            | $V_{DS}$ = -10 V, $I_F$ = -0.5 A, di/dt = 100 A/ $\mu$ s     |      | 7.5   |      | ns   |

### **5.2 Thermal Information**

 $T_A = 25$ °C (unless otherwise stated)

|                 | THERMAL METRIC                                        | TYPICAL VALUES | UNIT |
|-----------------|-------------------------------------------------------|----------------|------|
| D               | Junction-to-ambient thermal resistance <sup>(1)</sup> | 85             | °C/W |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance <sup>(2)</sup> | 245            | C/VV |

 <sup>(1)</sup> Device mounted on FR4 material with 1-in² (6.45-cm²), 2-oz (0.071-mm) thick Cu.
 (2) Device mounted on FR4 material with minimum Cu mounting area.

# **5.3 Typical MOSFET Characteristics**

 $T_A = 25$ °C (unless otherwise stated)



Figure 5-1. Transient Thermal Impedance













Figure 5-7. On-State Resistance vs Gate-to-Source Voltage





Figure 5-10. Maximum Safe Operating Area

**Temperature** 

# **6 Device and Documentation Support**

### 6.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **6.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 6.3 Trademarks

FemtoFET<sup>™</sup> is a trademark of Texas Instruments. TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 6.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 6.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 7 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

#### 7.1 Mechanical Dimensions







- A. All linear dimensions are in millimeters (dimensions and tolerancing per AME T14.5M-1994).
- B. This drawing is subject to change without notice.
- C. This package is a PB-free solder land design.

Table 7-1. Pin Configuration

| Gonnigaration |             |  |  |  |  |  |  |  |
|---------------|-------------|--|--|--|--|--|--|--|
| POSITION      | DESIGNATION |  |  |  |  |  |  |  |
| Pin 1         | Gate        |  |  |  |  |  |  |  |
| Pin 2         | Source      |  |  |  |  |  |  |  |
| Pin 3         | Drain       |  |  |  |  |  |  |  |

Submit Document Feedback



# 7.2 Recommended Minimum PCB Layout



- A. All dimensions are in millimeters.
- B. For more information, see FemtoFET Surface Mount Guide (SLRA003D).

### 7.3 Recommended Stencil Pattern



A. All dimensions are in millimeters.



### 7.4 CSD68830F4 Embossed Carrier Tape Dimensions





A. Pin 1 is oriented in the top-right quadrant of the tape enclosure (quadrant 2), closest to the carrier tape sprocket holes.

www.ti.com 11-Jan-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| CSD25484F4       | ACTIVE | PICOSTAR     | YJJ                | 3    | 3000           | RoHS & Green | NIAU                          | Level-1-260C-UNLIM | -55 to 150   | G3                      | Samples |
| CSD25484F4T      | ACTIVE | PICOSTAR     | YJJ                | 3    | 250            | RoHS & Green | NIAU                          | Level-1-260C-UNLIM | -55 to 150   | G3                      | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Jan-2022

PACKAGE MATERIALS INFORMATION

www.ti.com 9-Sep-2021

### TAPE AND REEL INFORMATION





|   |    | Dimension designed to accommodate the component width     |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| 1 | P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CSD25484F4  | PICOST<br>AR    | YJJ                | 3 | 3000 | 178.0                    | 9.2                      | 0.7        | 1.1        | 0.28       | 4.0        | 8.0       | Q2               |
| CSD25484F4T | PICOST<br>AR    | YJJ                | 3 | 250  | 178.0                    | 9.2                      | 0.7        | 1.1        | 0.28       | 4.0        | 8.0       | Q2               |

www.ti.com 9-Sep-2021



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CSD25484F4  | PICOSTAR     | YJJ             | 3    | 3000 | 220.0       | 220.0      | 35.0        |
| CSD25484F4T | PICOSTAR     | YJJ             | 3    | 250  | 220.0       | 220.0      | 35.0        |



PicoStar™



#### NOTES:

PicoStar is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M

  2. This drawing is subject to change without notice.
- 3. This package is a Pb-free bump design. Bump finish may vary. To determine the exact finish, refer to the device datasheet or contact a local TI representative.



PicoStar™



NOTES: (continued)

4. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PicoStar™



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated