Rev. 2.0, 8/2007 # Three-Phase Field Effect Transistor Pre-Driver The 33927 is a Field Effect Transistor (FET) pre-driver designed for three-phase motor control and similar applications. The integrated circuit (IC) uses *SMARTMOS™* technology. The IC contains three high-side FET pre-drivers and three low-side FET pre-drivers. Three external bootstrap capacitors provide gate charge to the high side FETs. The IC interfaces to a MCU via six direct input control signals, a SPI port for device setup and asynchronous reset, enable and interrupt signals. Both 5.0V and 3.0V logic level inputs are accepted and 5.0V logic level outputs are provided. #### **Features** - Fully specified from 8.0V to 40V covers 12V and 24V automotive systems - Extended operating range from 6.0V to 58V covers 12V and 42V systems - 1.0A gate drive capability with protection - Protection against reverse charge injection from CGD and CGS of external FETs - Includes a charge pump to support full FET drive at low battery voltages - Deadtime is programmable via the SPI port - · Simultaneous output capability enabled via safe SPI command - Pb-Free Packaging Designated by Suffix Code EK ## 33927 #### **FET PRE-DRIVER** | ORDERING INFORMATION | | | | | |--------------------------------------------|----------------|-------------|--|--| | Device Temperature Range (T <sub>A</sub> ) | | Package | | | | MCZ33927EK/R2 | -40°C to 125°C | 54 SOICW-EP | | | Figure 1. 33927 Simplified Application Diagram <sup>\*</sup> This document contains certain information on a new product. Specifications and information herein are subject to change without notice. ## **INTERNAL BLOCK DIAGRAM** Figure 2. 33927 Simplified Internal Block Diagram ## **PIN CONNECTIONS** Figure 3. 33927 Pin Connections Table 1. 33927 Pin Definitions A functional description of each pin can be found in the Functional Pin Description section beginning on page 20. | Pin | Pin Name | Pin Function | Formal Name | Definition | |--------------------------|----------|--------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PHASEA | Digital Output | Phase A | Totem Pole output of Phase A comparator. This output is low when the voltage on PA_HS_S (Source of High-Side FET) is less than 50% of VBAT | | 2 | PGND | Ground | Power Ground | Power ground for charge pump | | 3 | EN1 | Digital Input | Enable 1 | Logic signal input must be high (ANDed with EN2) to enable any gate drive output. | | 4 | EN2 | Digital Input | Enable 2 | Logic signal input must be high (ANDed with EN1) to enable any gate drive output | | 5 | RST | Digital Input | Reset | Reset input | | 6, 33, 49,<br>50, 52, 53 | N/C | _ | No Connect | These pins do not connect | | 7 | PUMP | Power Drive<br>Out | Pump | Charge pump output | | 8 | VPUMP | Power Input | Voltage Pump | Charge pump supply | | 9 | VBAT | Digital Input | Voltage Battery | Battery supply | | 10 | PHASEB | Digital Output | Phase B | Totem Pole output of Phase B comparator. This output is low when the voltage on PB_HS_S (Source of High-Side FET) is less than 50% of VBAT | | 11 | PHASEC | Digital Output | Phase C | Totem Pole output of Phase C comparator. This output is low when the voltage on PC_HS_S (Source of High-Side FET) is less than 50% of VBAT | Table 1. 33927 Pin Definitions (continued) A functional description of each pin can be found in the Functional Pin Description section beginning on page 20. | Pin | Pin Name | Pin Function | Formal Name | Definition | |--------|----------|----------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------| | 12 | PA_HS | Digital Input | Phase A High-Side | Active low input logic signal enables the High-Side Driver for Phase A | | 13 | PA_LS | Digital Input | Phase A Low-Side | Active high input logic signal enables the Low-Side Driver for Phase A | | 14 | VDD | Analog Output | VDD Regulator | VDD regulator output. Internally generated 5V supply | | 15 | PB_HS | Digital Input | Phase B High-Side | Active low input logic signal enables the High-Side Driver for Phase B | | 16 | PB_LS | Digital Input | Phase B Low-Side | Active high input logic signal enables the Low-Side Driver for Phase B | | 17 | INT | Digital Output | Interrupt | Interrupt pin output | | 18 | CS | Digital Input | Chip Select | Chip Select input. It frames SPI commands and enables SPI port | | 19 | SI | Digital Input | Serial In | Input data for SPI port. Clocked on the falling edge of SCLK, MSB first | | 20 | SCLK | Digital Input | Serial Clock | Clock for SPI port and typically is 3.0 MHz | | 21 | SO | Digital Output | Serial Out | Output data for SPI port. Tri-state until $\overline{\text{CS}}$ becomes low | | 22 | PC_LS | Digital Input | Phase C Low-Side | Active high input logic signal enables the Low-Side Driver for Phase C | | 23 | PC_HS | Digital Input | Phase C High-Side | Active low input logic signal enables the High-Side Driver for Phase C | | 24 | AMP_OUT | Analog Output | Amplifier Output | Output of the current-sensing amplifier | | 25 | AMP_N | Analog Input | Amplifier Invert | Inverting input of the current-sensing amplifier | | 26 | AMP_P | Analog Input | Amplifier Non-Invert | Non-inverting input of the current-sensing amplifier | | 27 | OC_OUT | Digital Output | Overcurrent Out | Totem pole digital output of the Over-current Comparator | | 28 | OC_TH | Analog Input | Overcurrent Threshold | Threshold of the overcurrent detector | | 29 | VSS | Ground | Voltage Source Supply | Ground reference for logic interface and power supplies | | 30, 31 | GND | Ground | Ground | Substrate and ESD reference, connect to VSS | | 32 | VLS_CAP | Analog Output | VLS Regulator Output<br>Capacitor | VLS Regulator connection for additional output capacitor, providing low impedance supply source for Low-Side Gate Drive | | 34 | PGNDC | Power Input | Phase C Return | Gate current return for the Low-Side FETs for Phase C gate current | | 35 | PC_LS_G | Power Output | Phase C Low-Side Gate<br>Drive | Gate drive output for Phase C Low-Side | | 36 | PC_HS_S | Power Input | Phase C High-Side<br>Source | Source connection for Phase C High-Side FET | | 37 | PC_HS_G | Power Output | Phase C High-Side<br>Gate Drive | Gate Drive for output Phase C High-Side FET | | 38 | PC_BOOT | Analog Input | Phase C Bootstrap | Bootstrap capacitor for Phase C | | 39 | PGNDB | Power Input | Phase B Return | Gate current return for the Low-Side FETs for Phase B | | 40 | PB_LS_G | Power Output | Phase B Low-Side Gate<br>Drive | Gate Drive for output Phase B Low-Side | | 41 | PB_HS_S | Power Input | Phase B High-side<br>Source | Source connection for Phase B High-Side FET | | 42 | PB_HS_G | Power Output | Phase B High-Side<br>Gate Drive | Gate Drive for output Phase B High-Side | | 43 | PB_BOOT | Analog Input | Phase B Bootstrap | Bootstrap capacitor for Phase B | | 44 | PGNDA | Power Input | Phase A Return | Gate current return for the Low-Side FETs for Phase A | | 45 | PA_LS_G | Power Output | Phase A Low-Side Gate<br>Drive | Gate Drive for output Phase A Low-Side | ## Table 1. 33927 Pin Definitions (continued) A functional description of each pin can be found in the Functional Pin Description section beginning on page 20. | Pin | Pin Name | Pin Function | Formal Name | Definition | |-----|----------|---------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 46 | PA_HS_S | Power Input | Phase A High-Side<br>Source | Source connection for Phase A High-Side FET | | 47 | PA_HS_G | Power Output | Phase A High-Side<br>Gate Drive | Gate Drive for output Phase A High-Side | | 48 | PA_BOOT | Analog Input | Phase A Bootstrap | Bootstrap capacitor for Phase A | | 51 | VLS | Analog Output | VLS Regulator | VLS regulator output. Power supply for the gate drives | | 54 | VPWR | Power Input | Voltage Power | Power supply input for gate drives | | | EP | Ground | Exposed Pad | Device will perform as specified with the Exposed Pad un-terminated (floating) however, it is recommended that the Exposed Pad be terminated to pin 29 (VSS) and system ground | ## **ELECTRICAL CHARACTERISTICS** ## **MAXIMUM RATINGS** ## **Table 2. Maximum Ratings** All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. | Ratings | Symbol | Value | Unit | |---------------------------------------------------------------------------------------------|-------------------|--------------|------| | ELECTRICAL RATINGS | | | | | VBAT Supply Voltage | $V_{BAT}$ | | V | | Normal Operation (Steady-State) | | 58 | | | Transient Survival <sup>(1)</sup> | | -1.5 to 80 | | | VPWR Supply Voltage | V <sub>PWR</sub> | | V | | Normal Operation (Steady-State) | | 58 | | | Transient Survival <sup>(1)</sup> | | -1.5 to 80 | | | Charge Pump (PUMP, VPUMP) | V <sub>PUMP</sub> | -0.3 to 40 | V | | VLS Regulator Outputs (VLS, VLS_CAP) | V <sub>LS</sub> | -0.3 to 18 | V | | Logic Supply Voltage | V <sub>DD</sub> | -0.3 to 7.0 | V | | Logic Output (INT, SO, PHASEA, PHASEB, PHASEC, OC_OUT)(2) | V <sub>OUT</sub> | -0.3 to 7.0 | V | | Logic Input Pin Voltage (EN1, EN2, Px_HS, Px_LS, SI, SCLK, CS, RST) 10mA | V <sub>IN</sub> | -0.3 to 7.0 | V | | Amplifier Input Voltage | V <sub>IN_A</sub> | | V | | (Both Inputs-GND), (AMP_P - GND) or (AMP_N - GND) 6mA source or sink | _ | -7.0 to 10.0 | | | Over-current comparator threshold 10mA | V <sub>oc</sub> | -0.3 to 7.0 | V | | Driver Output Voltage <sup>(3)</sup> | | | V | | High-Side bootstrap (PA_BOOT, PB_BOOT, PC_BOOT) | V <sub>BOOT</sub> | 75 | | | High-Side (PA_HS_G, PB_HS_G, PC_HS_G) | V <sub>HS_G</sub> | 75 | | | Low-Side (PA_LS_G, PB_LS_G, PC_LS_G) | V <sub>LS_G</sub> | 16 | | | Driver Voltage Transient Survival | | | V | | High-Side (PA_HS_G, PB_HS_G, PC_HS_G, PA_HS_S, PB_HS_S, | V <sub>HS_G</sub> | -7.0 | | | PC_HS_S) Low-Side (PA_LS_G, PB_LS_G, PC_LS_G, PGNDA, PGNDB, PGNDC) | $V_{HS\_S}$ | -7.0 | | | Low-side (FA_L3_G, FB_L3_G, FG_L3_G, FGINDA, FGINDB, FGINDO) | $V_{LS\_G}$ | -7.0 | | | | $V_{PGND}$ | -7.0 | | | Continuous Output Current | I <sub>GATE</sub> | -0.1 to 0.1 | А | | ESD Voltage <sup>(4)</sup> | V <sub>ESD</sub> | | V | | Human Body Model - HBM (All pins except for the pins listed below) | | ±2000 | | | Pins: PA_Boot, PA_HS_S, PA_HS_G, PB_Boot, PB_HS_S, PB_HS_G, PC_Boot, PC_HS_S, PC_HS_G, VPWR | | ±1000 | | | Charge Device Model - CDM | | ±750 | | | Charge Device Model - CDM | | ±130 | | - 1. The device will withstand load dump transient as defined by ISO7637 with peak voltage of 80V. - 2. Short-circuit proof, the device will not be damaged or induce unexpected behavior due to shorts to external sources within this range. - 3. This voltage should not be applied without also taking voltage at HS\_S and voltage at PGND\_x into account. - 4. ESD testing is performed in accordance with the Human Body Model (HBM) ( $C_{ZAP} = 100pF$ , $R_{ZAP} = 1500\Omega$ ) and the Charge Device Model (CDM), Robotic ( $C_{ZAP} = 4.0pF$ ). ## Table 2. Maximum Ratings (continued) All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. | Ratings | Symbol | Value | Unit | |--------------------------------------|---------------------|-------------|------| | THERMAL RATINGS | | | | | Storage Temperature | T <sub>STG</sub> | -55 to +150 | °C | | Operating Junction Temperature | T <sub>J</sub> | -40 to +150 | °C | | Thermal Resistance <sup>(5)</sup> | | | °C/W | | Junction-to-Case | $R_{ hetaJC}$ | 3.0 | | | Soldering Temperature <sup>(6)</sup> | T <sub>SOLDER</sub> | Note 7 | °C | - 5. Case is considered EP pin 55 under the body of the device. The actual power dissipation of the device is dependent on the operating mode, the heat transfer characteristics of the board and layout and the operating voltage. See <a href="Figure 19">Figure 19</a> and <a href="Figure 20">Figure 19</a> and <a href="Figure 20">Figure 19</a> and <a href="Figure 20">Figure 19</a> and <a href="Figure 20">Figure 19</a> and <a href="Figure 20">Figure 20</a> for examples of power dissipation profiles of two common configurations. Operation above the maximum operating junction temperature will result in a reduction in reliability leading to malfunction or permanent damage to the device. - 6. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device. - Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics. ## STATIC ELECTRICAL CHARACTERISTICS #### **Table 3. Static Electrical Characteristics** Characteristics noted under conditions $8.0V \le V_{PWR} = V_{BAT} \le 40V$ , $-40^{\circ}C \le T_{A} \le 125^{\circ}C$ , unless otherwise noted. Typical values noted reflect the approximate parameter means at $T_{A} = 25^{\circ}C$ under nominal conditions unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------|---------------------|------|-----|-----|------| | POWER INPUTS | | 1 | • | • | • | | VBAT Supply Voltage Startup Threshold <sup>(8)</sup> | V <sub>BAT_ST</sub> | _ | 6.0 | 8.0 | V | | VBAT Supply Current, V <sub>PWR</sub> = V <sub>BAT</sub> = 40V | I <sub>BAT</sub> | | | | mA | | RST and ENABLE = 5.0V | | | | | | | No output loads on Gate Drive Pins, No PWM | | - | 1.0 | - | | | No output loads on Gate Drive Pins, 20kHz, 50% Duty Cycle | | - | _ | 10 | | | VPWR Supply Current, V <sub>PWR</sub> = V <sub>BAT</sub> = 40V | I <sub>PWR_ON</sub> | | | | mA | | RST and ENABLE = 5.0V | _ | | | | | | No output loads on Gate Drive Pins, No PWM | | _ | 11 | 20 | | | Output Loads = 620nC per FET, 20kHz PWM <sup>(9)</sup> | | - | _ | 95 | | | Sleep State Supply Current, RST = 0V | | | | | μΑ | | $V_{BAT} = 40V$ | I <sub>BAT</sub> | - | 14 | 30 | | | $V_{PWR} = 40V$ | I <sub>PWR</sub> | _ | 56 | 100 | | | Sleep State Output Gate Voltage | V <sub>GATESS</sub> | _ | - | 1.3 | V | | IG < 100μA | | | | | | | Trickle Charge Pump (Bootstrap Voltage) | V <sub>Boot</sub> | 22 | 28 | 32 | V | | V <sub>BAT</sub> = 14V | | | | | | | Bootstrap Diode Forward Voltage at 10mA | V <sub>F</sub> | _ | - | 1.2 | V | | VDD V INTERNAL REGULATOR | | - | • | • | • | | $V_{DD}$ Output Voltage, $V_{PWR} = 8V$ to 40V, $C = 0.47\mu F^{(10)}$ | $V_{DD}$ | 4.5 | _ | 5.5 | V | | External Load I <sub>DD_EXT</sub> = 0 to 1.0mA | | | | | | | Internal V <sub>DD</sub> Supply Current, V <sub>DD</sub> = 5.5V, No External Load | I <sub>DD</sub> | _ | _ | 12 | mA | | VLS REGULATOR | • | | | | | | Peak Output Current, V <sub>PWR</sub> = 16V, V <sub>LS</sub> = 10V | I <sub>PEAK</sub> | 350 | 600 | 800 | mA | | Linear Regulator Output Voltage, I <sub>VLS</sub> = 0 to 60mA <sup>(11)</sup> | V <sub>LS</sub> | 13.5 | 15 | 17 | V | | VLS Disable Threshold <sup>(12)</sup> | V <sub>THVLS</sub> | 7.5 | 8.0 | 8.5 | V | | | • | • | | | | - 8. When minimum system voltage could be less than 14V operation with the Charge Pump is recommended. V<sub>BAT</sub> must exceed this threshold in order for the Charge Pump and V<sub>DD</sub> regulator to startup and drive V<sub>PWR</sub> to > 8.0V. Once V<sub>PWR</sub> exceeds 8.0V, the circuits will continue to operate even if V<sub>BAT</sub> drops below 6.0V. - 9. This parameter is guaranteed by design. It is not production tested. - 10. Minimum external capacitor for stable $V_{DD}$ operation is $0.47\mu F$ . - 11. Recommended external capacitor for the V<sub>LS</sub> regulator is 2.2µF low ESR at each pin VLS and VLS\_CAP. - 12. When V<sub>LS</sub> is less than this value, the outputs are disabled and HOLDOFF circuits are active. Characteristics noted under conditions $8.0V \le V_{PWR} = V_{BAT} \le 40V$ , $-40^{\circ}C \le T_{A} \le 125^{\circ}C$ , unless otherwise noted. Typical values noted reflect the approximate parameter means at $T_{A} = 25^{\circ}C$ under nominal conditions unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------|----------------------------|-----|------|------|------| | CHARGE PUMP | 1 | | | • | • | | Charge Pump | | | | | | | High-Side Switch On-Resistance | R <sub>DS(on)_HS</sub> | _ | 6.0 | 10 | Ω | | Low-Side Switch On-Resistance | R <sub>DS(on)_LS</sub> | _ | 5.0 | 9.4 | Ω | | Regulation Threshold Difference <sup>(13)(15)</sup> | V <sub>THREG</sub> | 250 | 500 | 900 | mV | | Charge Pump Output Voltage <sup>(14)</sup> , <sup>(15)</sup> | V <sub>CP</sub> | | | | V | | I <sub>OUT</sub> = 40mA, 6.0V < V <sub>BAT</sub> < 8.0V | | 8.5 | 9.5 | _ | | | $I_{OUT} = 40 \text{mA}, V_{BAT} > = 8.0 \text{V}$ | | 12 | _ | _ | | | GATE DRIVE | 1 | | | | | | High-Side Driver On-Resistance (Sourcing) | R <sub>DS(on)_H_SRC</sub> | | | | Ω | | $V_{PWR} = V_{BAT} = 16V$ , $-40^{\circ}C \le T_A \le 25^{\circ}C$ | , , | _ | _ | 6.0 | | | $V_{PWR} = V_{BAT} = 16V, 25^{\circ}C < T_{A} \le 125^{\circ}C$ | | - | _ | 8.5 | | | High-Side Driver On-Resistance (Sinking) | R <sub>DS(on)_H_SINK</sub> | | | | Ω | | $V_{PWR} = V_{BAT} = 16V$ | \ | _ | _ | 3.0 | | | High-Side Current Injection Allowed Without Malfunction <sup>(15)</sup> , <sup>(16)</sup> | I <sub>HS_INJ</sub> | - | _ | 0.5 | Α | | Low-Side Driver On-Resistance (Sourcing) | R <sub>DS(on)_L_SRC</sub> | | | | Ω | | $V_{PWR} = V_{BAT} = 16V, -40^{\circ}C \le T_{A} \le 25^{\circ}C$ | , , | - | _ | 6.0 | | | $V_{PWR} = V_{BAT} = 16V, 25^{\circ}C < T_{A} \le 125^{\circ}C$ | | - | _ | 8.5 | | | Low-Side Driver On-Resistance (Sinking) | R <sub>DS(on)_L_SINK</sub> | _ | _ | 3.0 | Ω | | $V_{PWR} = V_{BAT} = 16 \text{ V}$ | - 5(4,_=_5 | | | | | | Low-Side Current Injection Allowed Without Malfunction <sup>(15)</sup> , <sup>(16)</sup> | I <sub>LS_INJ</sub> | _ | _ | 0.5 | A | | Gate Source Voltage, V <sub>PWR</sub> = V <sub>BAT</sub> = 40V | _ | | | | V | | High-Side, I <sub>GATE</sub> = 0 <sup>(17)</sup> | V <sub>GS_H</sub> | 13 | 14.8 | 16.5 | | | Low-Side, I <sub>GATE</sub> = 0 | V <sub>GS_L</sub> | 13 | 15.4 | 17 | | | High-Side Gate Drive Output Leakage Current, Per Output <sup>(18)</sup> | I <sub>HS_LEAK</sub> | _ | _ | 18 | μΑ | - 13. When VLS is this amount below the normal VLS linear regulation threshold, the pump is enabled. - 14. With recommended external components (1.0μF, MUR 120 diode). The Charge Pump is designed to supply the gate currents of a system with 100A FETs in a 12V application. - 15. This parameter is a design characteristic, not production tested. - 16. Current injection only occurs during output switch transitions. The IC is immune to specified injected currents for a duration of approximately 1 µs after an output switch transition. 1 µs is sufficient for all intended applications of this IC. - 17. If a slightly higher gate voltage is required, larger bootstrap capacitors are required. At high duty cycles, the bootstrap voltage may not recover completely, leading to a higher output on-resistance. This effect can be minimized by using low ESR capacitors for the bootstrap and the VLS capacitors. - 18. A small internal charge pump will supply up to 30 μA nominal to compensate for leakage on the high-side FET gate output and maintain voltages after bootstrap events. It is not intended for external components to be connected to the High-Side FET gate, but small amounts of additional leakage can be accommodated. Characteristics noted under conditions $8.0V \le V_{PWR} = V_{BAT} \le 40V$ , $-40^{\circ}C \le T_{A} \le 125^{\circ}C$ , unless otherwise noted. Typical values noted reflect the approximate parameter means at $T_{A} = 25^{\circ}C$ under nominal conditions unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------|--------------------------|----------------------|-----|-----------------------|-------| | OVERCURRENT COMPARATOR | <b>-</b> | | | | | | Common Mode Input Range | $V_{CM}$ | 2.0 | _ | V <sub>DD</sub> -0.02 | V | | Input Offset Voltage | V <sub>OS_OC</sub> | -50 | _ | 50 | mV | | Overcurrent Comparator Threshold Hysteresis (19) | V <sub>OC_HYST</sub> | 50 | | 300 | mV | | Output Voltage | | | | | V | | High-Level at I <sub>OH</sub> = -500μA | V <sub>OH</sub> | 0.85 V <sub>DD</sub> | _ | $V_{DD}$ | | | Low-Level at I <sub>OL</sub> = 500μA | V <sub>OL</sub> | - | _ | 0.5 | | | HOLD OFF CIRCUIT | | | | | | | V <sub>DD</sub> Threshold (V <sub>DD</sub> Falling) | V <sub>DD_TH</sub> | 1.5 | _ | 4.0 | V | | RST pin High | _ | | | | | | Hold Off Current (At Each GATE Pin) | I <sub>HOLD</sub> | 10 | - | 300 | μΑ | | $3.0V < V_{BAT} < 40V^{(20)}$ | | | | | | | PHASE COMPARATOR | I | | | | | | High-Level Input Voltage Threshold | V <sub>IH TH</sub> | 0.5 V <sub>BAT</sub> | _ | 0.65 V <sub>BAT</sub> | V | | Low-Level Input Voltage Threshold | V <sub>IL TH</sub> | 0.3 V <sub>BAT</sub> | _ | 0.45 V <sub>BAT</sub> | V | | High-Level Output Voltage at I <sub>OH</sub> = -500μA | V <sub>OH</sub> | 0.85 V <sub>DD</sub> | _ | V <sub>DD</sub> | V | | Low-Level Output Voltage at I <sub>OL</sub> = 500μA | V <sub>OL</sub> | - | _ | 0.5 | V | | High-Side Source Input Resistance <sup>(19), (23)</sup> | R <sub>IN</sub> | _ | 50 | _ | kΩ | | DESATURATION DETECTOR | 1 | | | | | | Desaturation Detector Threshold <sup>(21)</sup> | V <sub>DES_TH</sub> | 1.2 | 1.4 | 1.6 | V | | CURRENT SENSE AMPLIFIER | _ | | | | | | Recommended External Series Resistor (See Figure 9) | R <sub>S</sub> | - | 1.0 | _ | kΩ | | Recommended External Feedback Resistor (See Figure 9) | R <sub>FB</sub> | 5.0 | _ | 15 | kΩ | | Limited by the Output Voltage Dynamic Range | | | | | | | Maximum Input Differential Voltage (See Figure 9) | V <sub>ID</sub> | -800 | _ | +800 | mV | | $V_{ID} = V_{AMP\_P} - V_{AMP\_N}$ | | | | | | | Input Common Mode Range <sup>(19), (22)</sup> | V <sub>CM</sub> | 0 | _ | 3.0 | V | | Input Offset Voltage | V <sub>OS</sub> | -15 | _ | +15 | mV | | $R_S = 1k\Omega$ , $V_{CM} = 0.0V$ | | | | | | | Input Offset Voltage Drift <sup>(19)</sup> | $\delta V_{OS}/\delta T$ | _ | -10 | _ | μV/°C | | Input Bias Current | I <sub>b</sub> | -200 | _ | +200 | nA | | $V_{CM} = 2.0V$ | | | | | | - 19. This parameter is a design characteristic, not production tested. - The hold off circuit is designed to operate over the full operating range of V<sub>BAT</sub>. The specification indicates the conditions used in production test. - 21. Desaturation is measured as the voltage drop below V<sub>BAT</sub>, thus the threshold is compared to the drain-source voltage of the external high-side FET. See <u>Figure 5</u>. - 22. As long as one input is within V<sub>CM</sub> the output is guaranteed to have the correct phase. Exceeding the common mode rails will not cause a phase inversion on the output. - 23. Input resistance is impedance from high-side source and is referenced to ground. Approximate tolerance is $\pm 20\%$ . Characteristics noted under conditions $8.0V \le V_{PWR} = V_{BAT} \le 40V$ , $-40^{\circ}C \le T_{A} \le 125^{\circ}C$ , unless otherwise noted. Typical values noted reflect the approximate parameter means at $T_{A} = 25^{\circ}C$ under nominal conditions unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------|----------------------|----------------------|-----|----------|-------| | CURRENT SENSE AMPLIFIER (CONTINUED) | | | | - | 1 | | Input Offset Current | I <sub>os</sub> | -80 | - | +80 | nA | | $I_{OS} = I_{AMP\_P} - I_{AMP\_N}$ | | | | | | | Input Offset Current Drift (24) | δl <sub>OS</sub> /δT | - | 40 | _ | pA/°C | | Output Voltage | | | | | V | | High-Level with $R_{LOAD}$ = 10 kΩ to $V_{SS}$ | V <sub>OH</sub> | V <sub>DD</sub> -0.2 | - | $V_{DD}$ | | | Low-Level with R <sub>LOAD</sub> = 10 k $\Omega$ to V <sub>DD</sub> | V <sub>OL</sub> | _ | _ | 0.2 | | | Differential Input Resistance | R <sub>I</sub> | 1.0 | _ | _ | ΜΩ | | Output Short Circuit Current | I <sub>SC</sub> | 5.0 | _ | _ | mA | | Common-Mode Input Capacitance at 10 kHz (24)(25) | C <sub>I</sub> | - | _ | 10 | pF | | Common-Mode Rejection Ratio at DC | CMRR | 60 | 80 | _ | dB | | $CMRR = 20*Log ((V_{OUT\_diff}/V_{IN\_diff}) * (V_{IN\_CM}/V_{OUT\_CM}))$ | | | | | | | Large Signal Open Loop Voltage Gain (DC) (24)(25) | A <sub>OL</sub> | - | 60 | _ | dB | | Gain Margin at Gain = 5.0 (24)(25) | A <sub>M</sub> | _ | 5.0 | _ | dB | | Nonlinearity (24)(25) | NL | -1.0 | _ | +1.0 | % | | RL = $1k\Omega$ , $C_L = 500pF$ , $0.3 < V_O < 4.8V$ , $Gain = 5.0$ to 15 | | | | | | <sup>24.</sup> This parameter is a design characteristic, not production tested. <sup>25.</sup> Without considering any offsets such as input offset voltage, internal mismatch and assuming no tolerance error in external resistors. Characteristics noted under conditions $8.0V \le V_{PWR} = V_{BAT} \le 40V$ , $-40^{\circ}C \le T_{A} \le 125^{\circ}C$ , unless otherwise noted. Typical values noted reflect the approximate parameter means at $T_{A} = 25^{\circ}C$ under nominal conditions unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------|-------------------------|----------------------|-----|---------------------|-------| | SUPERVISORY AND CONTROL CIRCUITS | <b>'</b> | l l | | · · | l . | | Logic Inputs (Px_LS, Px_HS, EN1, EN2) (27) | | | | | V | | High-Level Input Voltage Threshold | V <sub>IH</sub> | _ | _ | 2.1 | | | Low-Level Input Voltage Threshold | V <sub>IL</sub> | 0.9 | _ | _ | | | Logic Inputs (SI, SCLK, CS) (26), (27) | | | | | V | | High-Level Input Voltage Threshold | V <sub>IH</sub> | _ | _ | 2.1 | | | Low-Level Input Voltage Threshold | V <sub>IL</sub> | 0.9 | _ | _ | | | Input Logic Threshold Hysteresis (26) | V <sub>IHYS</sub> | 100 | 250 | 450 | mV | | Inputs Px_LS, SI, SCLK, CS, Px_HS, EN1, EN2 | | | | | | | Input Pull-Down Current, (Px_LS, SI, SCLK, EN1, EN2) | I <sub>INPD</sub> | 8.0 | _ | 18 | μΑ | | $0.3\ V_{DD} \le V_{IN} \le V_{DD}$ | | | | | | | Input Pull-Up Current, (CS, Px_HS) (28) | I <sub>INPU</sub> | | | | | | $0 \le V_{IN} \le 0.7 V_{DD}$ | | 10 | _ | 25 | μΑ | | Input Capacitance (26) | C <sub>IN</sub> | _ | 15 | - | pF | | $0.0 \le V_{IN} \le 5.5V$ | | | | | | | RST Threshold (29) | V <sub>TH_RST</sub> | 1.0 | _ | 2.1 | V | | RST Pull-Down Resistance | R <sub>RST</sub> | 40 | 60 | 85 | kΩ | | $0.3 \ V_{DD} \le V_{IN} \le V_{DD}$ | | | | | | | Power-ON RST Threshold, (V <sub>DD</sub> Falling) | V <sub>THRST</sub> | 3.4 | 4.0 | 4.5 | V | | SO High-Level Output Voltage | V <sub>SOH</sub> | 0.9 V <sub>DD</sub> | _ | _ | V | | $I_{OH} = 1.0 \text{mA}$ | | | | | | | SO Low-Level Output Voltage | V <sub>SOL</sub> | - | _ | 0.1 V <sub>DD</sub> | V | | $I_{OL} = 1.0 \text{mA}$ | | | | | | | SO Tri-State Leakage Current | I <sub>SO_LEAK_</sub> T | | | | μΑ | | $\overline{\text{CS}}$ = 0.7 $V_{\text{DD}}$ , 0.3 $V_{\text{DD}}$ = $V_{\text{SO}}$ = 0.7 $V_{\text{DD}}$ | 00 | -1.0 | _ | 1.0 | | | SO Tri-State Capacitance (26), (30) | C <sub>SO_T</sub> | _ | 15 | _ | pF | | $0.0 \leq V_{IN} \leq 5.5V$ | 35_ | | | | | | INT High-Level Output Voltage | V <sub>OH</sub> | 0.85 V <sub>DD</sub> | _ | V <sub>DD</sub> | % VDD | | $I_{OH} = -500\mu A$ | 011 | | | | | | INT Low-Level Output Voltage | V <sub>OL</sub> | _ | _ | 0.5 | V | | $I_{OL} = 500 \mu A$ | | | | | | | THERMAL WARNING | | ı L | | 1 | ı. | | Thermal Warning Temperature (26), (31) | T <sub>WARN</sub> | 150 | 170 | 185 | °C | | Thermal Hysteresis (26) | T <sub>HYST</sub> | 8 | 10 | 12 | °C | - 26. This parameter is guaranteed by design, not production tested. - 27. Logic threshold voltages derived relative to a 3.3V 10% system. - 28. Pull-Up circuits will not allow back biasing of V<sub>DD</sub>. - 29. There are two elements in the $\overline{\mathsf{RST}}$ circuit: 1) one generally lower threshold enables the internal regulator; 2) the second removes the reset from the internal logic. - 30. This parameter applies to the OFF state (tri-stated) condition of SO is guaranteed by design but is not production tested. - 31. The Thermal Warning circuit does not force IC shutdown above this temperature. It is possible to set a bit in the MASK register to generate an interrupt when overtemperature is detected, and the status bits will always read back the state of the three individual Thermal Warning circuits in the IC. ## **DYNAMIC ELECTRICAL CHARACTERISTICS** ## **Table 4. Dynamic Electrical Characteristics** Characteristics noted under conditions $8.0V \le V_{PWR} = V_{BAT} \le 40V$ , $-40^{\circ}C \le T_{A} \le 125^{\circ}C$ , unless otherwise noted. Typical values noted reflect the approximate parameter means at $T_{A} = 25^{\circ}C$ under nominal conditions unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------|---------------------|----------|-----|-----|------| | INTERNAL REGULATORS | 1 | | • | | | | V <sub>DD</sub> Power-Up Time (Until INT High) | t <sub>PU VDD</sub> | | | | ms | | $8.0V \le V_{PWR}^{(32)}$ | | _ | _ | 2.0 | | | VLS Power-Up Time | t <sub>PU_VDD</sub> | | | | ms | | 16V ≤ V <sub>PWR</sub> <sup>(33)</sup> | | _ | _ | 2.0 | | | CHARGE PUMP | | | | | | | Charge Pump Oscillator Frequency | Fosc | 90 | 125 | 190 | kHz | | Charge Pump Slew Rate <sup>(34)</sup> | SR <sub>CP</sub> | _ | 100 | _ | V/µs | | GATE DRIVE | | <u>I</u> | | I | | | High-Side Turn-On Time | t <sub>ONH</sub> | | | | ns | | Transition Time from 1.0 to 10V, Load: C = 500pF, Rg = 0, (Figure 7) | | _ | 20 | 35 | | | High-Side Turn-On Delay <sup>(35)</sup> | t <sub>D_ONH</sub> | | | | ns | | Delay from Command to 1.0V, ( <u>Figure 7</u> ) | | 130 | 265 | 386 | | | High-Side Turn-Off Time | t <sub>OFFH</sub> | | | | ns | | Transition Time from 10 to 1.0V, Load: C = 500pF, Rg = 0, (Figure 8) | | _ | 20 | 35 | | | High-Side Turn-Off Delay <sup>(35)</sup> | t <sub>D OFFH</sub> | | | | ns | | Delay from Command to 10V, ( <u>Figure 8</u> ) | | 130 | 265 | 386 | | | Low-Side Turn-On Time | t <sub>ONL</sub> | | | | ns | | Transition Time from 1.0 to 10V, Load: C = 500pF, Rg = 0, (Figure 7) | | _ | 20 | 35 | | | Low-Side Turn-On Delay <sup>(35)</sup> | t <sub>D ONL</sub> | | | | ns | | Delay from Command to 1.0V, (Figure 7) | | 130 | 265 | 386 | | | Low-Side Turn-Off Time | t <sub>OFFL</sub> | | | | ns | | Transition Time from 10 to 1.0V, Load: C = 500pF, Rg = 0, (Figure 8) | | _ | 20 | 35 | | | Low-Side Turn-Off Delay <sup>(35)</sup> | t <sub>D OFFL</sub> | | | | ns | | Delay from Command to 10V, ( <u>Figure 8</u> ) | | 130 | 265 | 386 | | | Same Phase Command Delay Match <sup>(36)</sup> | t <sub>D_DIFF</sub> | -20 | 0 | +20 | ns | | Thermal Filter Duration (37) | t <sub>DUR</sub> | 8.0 | _ | 30 | μs | - 32. The power-up time of the IC depends in part on the time required for this regulator to charge up the external filter capacitor on V<sub>DD</sub>. - 33. The power-up time of the IC depends in part on the time required for this regulator to charge up the external filter capacitor on VLS. This delay includes the expected time for V<sub>DD</sub> to rise. - 34. The charge pump operating at 12V V<sub>bat</sub>, 1µF pump capacitor, MUR120 diodes and 47µF filter capacitor. - 35. These delays include all logic delays except deadtime. All internal logic is synchronous with the internal clock. The total delay includes one clock period for state machine decision block, an additional clock period for FULLON mux logic, input synchronization time and output driver propagation delay. Subtract one clock period for operation in FULLON mode which bypasses the state machine decision block. Synchronization time accounts for up to one clock period of variation. See <a href="Figure 6">Figure 6</a>. - 36. This is the maximum separation or overlap of the High and Low side gate drives due to propagation delays when commanding one ON and the other OFF simultaneously. - 37. The output of the overtemperature comparator goes through a digital filter before generating a warning or interrupt. Characteristics noted under conditions $8.0V \le V_{PWR} = V_{BAT} \le 40V$ , $-40^{\circ}C \le T_{A} \le 125^{\circ}C$ , unless otherwise noted. Typical values noted reflect the approximate parameter means at $T_{A} = 25^{\circ}C$ under nominal conditions unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------|---------------------|------|------|-----------|------| | GATE DRIVE (CONTINUED) | 1 | | | 1 | | | Duty Cycle <sup>(38)</sup> , <sup>(39)</sup> | t <sub>DC</sub> | 0.0 | _ | 96 | % | | 100% Duty Cycle Duration (38), (39) | t <sub>DC</sub> | - | _ | Unlimited | S | | Maximum Programmable Deadtime (40) | t <sub>MAX</sub> | 10.2 | 15 | 19.6 | μs | | OVERCURRENT COMPARATOR | | | | l l | | | Overcurrent Protection Filter Time | t <sub>OC</sub> | 0.9 | _ | 3.5 | μs | | Rise Time (OC_OUT) | t <sub>ROC</sub> | 10 | - | 240 | ns | | 10% - 90% | | | | | | | $C_L = 100 \text{ pF}$ | | | | | | | Fall Time (OC_OUT) | t <sub>FOC</sub> | 10 | _ | 200 | ns | | 90% - 10% | | | | | | | $C_L = 100 \text{ pF}$ | | | | | | | PHASE COMPARATOR | | | 1 | <u>'</u> | | | Propagation Delay Time to 50% of $V_{DD}$ ; $C_L \le 100 \text{ pF}$ | | | | | ns | | Rising Edge Delay | t <sub>R</sub> | _ | _ | 200 | | | Falling Edge Delay | t <sub>F</sub> | _ | _ | 350 | | | Match Conversion Time (Prop Delay Mismatch of Three Phases) | t <sub>MATCH</sub> | _ | - | 100 | ns | | $C_L = 100 pF^{(38)}$ | | | | | | | DESATURATION DETECTOR | | | 1 | <u> </u> | | | Desaturation and Phase Error Blanking Time | t <sub>BLANK</sub> | 4.0 | _ | 8.1 | μs | | Filter Time (38) | t <sub>FILT</sub> | | | | ns | | Fault Must be Present for This Time to Trigger | | 560 | 1000 | 1230 | | | CURRENT SENSE AMPLIFIER | <u> </u> | · | • | I | | | Output Settle Time to 99% (38), (41) | t <sub>SETTLE</sub> | _ | 1.0 | 2.0 | μs | | $RL = 1k\Omega$ , $C_L = 500pF$ | 3222 | | | | • | | $0.3 < V_O < 4.8V$ | | | | | | | Gain = 5 to 15 | | | | | | - 38. This parameter is guaranteed by design, not production tested. - 39. Maximum duty cycle is actually 100% because there is an internal charge pump to maintain the gate voltage in the 100% on condition. However, in high duty cycle cases, there may not be sufficient time to recharge the bootstrap capacitors during the off time. Large bootstrap capacitors will allow high duty cycles to be obtained for a short time. For applications needing closer to 100% duty cycle, external diodes may optionally be used to provide high peak current charging capability to the bootstrap capacitors. These diodes would be connected between VLS and the Px\_BOOTSTRAP pins. In applications with lower gate charge requirements, the maximum duty cycle can also be increased. - 40. A Minimum Deadtime of 0.0 can be set via a SPI command. When Deadtime is set via a DEADTIME command, a minimum of 1 clock cycle duration and a maximum of 255 clock cycles is set using the internal time base clock as a reference. Commands exceeding this value limits at this value. - 41. Without considering any offsets such as input offset voltage, internal mismatch and assuming no tolerance error in external resistors. Characteristics noted under conditions $8.0V \le V_{PWR} = V_{BAT} \le 40V$ , $-40^{\circ}C \le T_{A} \le 125^{\circ}C$ , unless otherwise noted. Typical values noted reflect the approximate parameter means at $T_{A} = 25^{\circ}C$ under nominal conditions unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------|----------------------|-----|-----|-----|------| | CURRENT SENSE AMPLIFIER (CONTINUED) | | | | | ı | | Output Rise Time to 90% (43) | t <sub>IS_RISE</sub> | | | | μs | | $RL = 1k\Omega$ , $C_L = 500 pF$ | _ | _ | - | 1.0 | | | $0.3 < V_O < 4.8V$ | | | | | | | Gain = 5 to 15 | | | | | | | Output Fall Time to 10% (43) | t <sub>IS_FALL</sub> | | | | μs | | $RL = 1k\Omega$ | 10_112 | _ | _ | 1.0 | | | $C_L = 500pF$ | | | | | | | $0.3 < V_{O} < 4.8V$ | | | | | | | Gain = 5 to 15 | | | | | | | Slew Rate at Gain = 5.0 <sup>(42)</sup> | SR <sup>(5)</sup> | 5.0 | _ | _ | V/µs | | RL = 1 $\kappa\Omega$ , C <sub>L</sub> = 20pF | | | | | | | Phase Margin at Gain = 5.0 <sup>(42)</sup> | f <sub>M</sub> | _ | 30 | _ | 0 | | Unity Gain Bandwidth (42) | G <sub>BW</sub> | _ | 20 | _ | MHz | | RL = 1 $\kappa\Omega$ , C <sub>L</sub> = 100pF | | | | | | | Bandwidth at Gain = 15 (42) | BW <sub>G</sub> | 2.0 | _ | _ | MHz | | $R_L = 1 \kappa \Omega$ , $C_L = 50pF$ | | | | | | | Common Mode Rejection (CMR) (42) with V <sub>IN</sub> | CMR | | | | dB | | $V_{IN CM} = 400 \text{mV*sin}(2^*\pi^*\text{freq*t})$ | | | | | | | $V_{IN\_DIF} = 0.0V$ , RS = $1k\Omega$ | | | | | | | $R_{FB} = 15 \text{ k}\Omega$ , $V_{REFIN} = 0.0 \text{V}$ | | | | | | | $CMR = 20*Log(V_{OUT}/V_{IN\_CM})$ | | | | | | | Freq = 100kHz | | 50 | _ | - | | | Freq = 1.0MHz | | 40 | _ | - | | | Freq = 10MHz | | 30 | _ | - | | | SUPERVISORY AND CONTROL CIRCUITS | , | | • | • | | | EN1 and EN2 Propagation Delay | t <sub>PROP</sub> | - | - | 280 | ns | | INT Rise Time CL = 100 pF | t <sub>RINT</sub> | 10 | _ | 250 | ns | | INT Fall Time CL = 100 pF | t <sub>FINT</sub> | 10 | _ | 200 | ns | | INT Propagation Time | tpropint | _ | _ | 250 | ns | - 42. This parameter is guaranteed by design, not production tested. - 43. Rise and fall times are measured from the transition of a step function on the input to 90% of the change in output voltage. Characteristics noted under conditions $8.0V \le V_{PWR} = V_{BAT} \le 40V$ , $-40^{\circ}C \le T_{A} \le 125^{\circ}C$ , unless otherwise noted. Typical values noted reflect the approximate parameter means at $T_{A} = 25^{\circ}C$ under nominal conditions unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------|---------------------|-----|-----|-----|------| | SPI INTERFACE TIMING | <b>-</b> | | • | | | | Maximum Frequency of SPI Operation | f <sub>OP</sub> | _ | | 5.0 | MHz | | Internal Time Base | f <sub>TB</sub> | 13 | 17 | 25 | MHz | | Internal Time Base drift from value at 25°C (44) | TC <sub>TB</sub> | -5 | - | 5 | % | | Falling Edge of CS to Rising Edge of SCLK (Required Setup Time) (44) | t <sub>LEAD</sub> | 100 | - | - | ns | | Falling Edge of SCLK to Rising Edge of CS (Required Setup Time) (44) | t <sub>LAG</sub> | 100 | - | - | ns | | SI to Falling Edge of SCLK (Required Setup Time) (44) | t <sub>SISU</sub> | 25 | - | - | ns | | Falling Edge of SCLK to SI (Required Setup Time) (44) | t <sub>SIHOLD</sub> | 25 | _ | - | ns | | SI, $\overline{\text{CS}}$ , SCLK Signal Rise Time <sup>(44)</sup> , <sup>(45)</sup> | t <sub>RSI</sub> | - | 5.0 | - | ns | | SI, $\overline{\text{CS}}$ , SCLK Signal Fall Time (44), (45) | t <sub>FSI</sub> | - | 5.0 | - | ns | | Time from Falling Edge of CS to SO Low Impedance (44), (46) | t <sub>SOEN</sub> | - | 55 | 100 | ns | | Time from Rising Edge of CS to SO High Impedance (44), (47) | t <sub>SODIS</sub> | - | 100 | 125 | ns | | Time from Rising Edge of SCLK to SO Data Valid (44), (48) | t <sub>VALID</sub> | - | 55 | 100 | ns | | Time from Rising Edge of $\overline{\text{CS}}$ to Falling Edge of the next $\overline{\text{CS}}$ (44) | t <sub>DT</sub> | 200 | _ | - | ns | - 44. This parameter is guaranteed by design, not production tested. - 45. Rise and Fall time of incoming SI, $\overline{CS}$ , and SCLK signals suggested for design consideration to prevent the occurrence of double pulsing. - 46. Time required for valid output status data to be available on SO pin. - 47. Time required for output states data to be terminated at SO pin. - 48. Time required to obtain valid data out from SO following the rise of SCLK with 200 pF load. ## **TIMING DIAGRAMS** Figure 4. SPI Interface Timing Figure 5. Desaturation Blanking and Filtering Detail Figure 6. Deadtime Control Delays Figure 7. Driver Turn-On Time and Turn-On Delay Figure 8. Driver Turn-Off Time and Turn-Off Delay 0V Figure 9. Current Amplifier and Input Waveform ( $V_{\text{IN}}$ Voltage Across $R_{\text{SENSE}}$ ) $0.5\mu S\text{ - }50\mu S$ 0V $0\mu S$ - $0.5\mu S$ - $0.5\mu S$ - $50\mu S$ ## **FUNCTIONAL DESCRIPTIONS** ## INTRODUCTION The 33927 provides an interface between an MCU and the large FETs used to drive three-phase loads. A typical load FET may have an on-resistance of $4.0 m\Omega$ or less and could require a gate charge of over 400 nC to fully turn on. The IC can operate in automotive 12V to 42V environments. Because there are so many methods of controlling threephase systems, the IC enforces few constraints on driving the FETs. It does provide deadtime (cross-over) blanking and logic, both of which can be overridden, ensuring both FETs in a phase are not simultaneously enabled. A SPI port is used to configure the IC modes. ## **FUNCTIONAL PIN DESCRIPTION** ## PHASE A (PHASEA) This pin is the totem pole output of the Phase A comparator. This output is low when the voltage on Phase A high-side source (source of the High-Side load FET) is less than 50 percent of VBAT. #### **POWER GROUND (PGND)** This pin is power ground for the charge pump. It should be connected to VSS, however routing to a single point ground on the PCB may help to isolate charge pump noise. NOTE: This is NOT the same as the Phase Grounds for each of the Phases. ## **ENABLE 1 AND ENABLE 2 (EN1, EN2)** Both of these logic signal inputs must be high to enable any gate drive output. When either or both are low, the internal logic (SPI port, etc.) still functions normally, but all gate drives are forced off (external power FET gates pulled low). The signal is asynchronous. When EN1 and EN2 return high to enable the outputs, each LS driver must be pulsed on before the corresponding HS driver can be commanded on. This ensures that the bootstrap capacitors are charged. ## RESET (RST) When the reset pin is low the integrated circuit (IC) is in a low power state. In this mode all outputs are disabled, internal bias circuits are turned off, and a small pull down current is applied to the output gate drives. The internal logic will be reset within 77ns of RESET going low. When RST is low, the IC will consume minimal current. This input should not be driven above the VDD voltage. ## **CHARGE PUMP OUT (PUMP)** This pin is the switching node of the charge pump circuit. The output of the internal charge pump support circuit. When the charge pump is used, it is connected to the external pumping capacitor. This pin may be left floating if the charge pump is not required. ## **CHARGE PUMP INPUT (VPUMP)** This pin is the input supply for the charge pump circuit. When the charge pump is required, this pin should be connected to a polarity protected supply. Typical applications would connect it to VBAT. This input should never be connected to a supply greater than 40V. If the charge pump is not required this pin may be left floating. ## **VBAT INPUT (VBAT)** This pin should be connected to the system battery voltage. It is used to provide power to the internal steady state trickle charge pump and to energize the hold-off circuit. It is also the reference bias for the Phase Comparators and Desaturation Comparator. ## PHASE B (PHASEB) This pin is the totem pole output of the Phase B comparator. This output is low when the voltage on Phase B high-side source (source of the High-Side load FET) is less than 50 percent of VBAT. ## PHASE C (PHASEC) This pin is the totem pole output of the Phase C comparator. This output is low when the voltage on Phase C high-side source (source of the High-Side load FET) is less than 50 percent of VBAT. ## PHASE A HIGH-SIDE INPUT (PA HS) This input logic signal pin enables the High-Side Driver for Phase A. The signal is active low, and is pulled up by an internal current source. ## PHASE A LOW-SIDE INPUT (PA LS) This input logic signal pin enables the Low-Side Driver for Phase A. The signal is active high, and is pulled down by an internal current sink. ## VDD VOLTAGE REGULATOR (VDD) This pin is an internally generated 5V supply. The internal regulator provides continuous power to the IC and is a supply reference for the SPI port. A $0.47\mu F$ (min) decoupling capacitor must be connected to this pin. This regulator is intended for internal IC use and can supply only a small (1mA) external load current. A power-on-reset (POR) circuit monitors this pin and until the voltage rises above the threshold, the internal logic will be reset; driver outputs will be tri-stated and SPI communication disabled. The VDD regulator can be disabled by asserting the $\overline{\text{RST}}$ signal low. The VDD regulator is powered from the VPWR pin. ## PHASE B HIGH-SIDE CONTROL INPUT (PB HS) This pin is the input logic signal, enabling the High-Side driver for Phase B. The signal is active low, and is pulled up by an internal current source. ## PHASE B LOW-SIDE INPUT (PB\_LS) This pin is the input logic signal, enabling the Low-Side driver for Phase B. The signal is active high, and is pulled down by an internal current sink. ## **INTERRUPT (INT)** The Interrupt pin is a totem pole logic output. When a fault is detected, this pin will pull high until it is cleared by executing the Clear Interrupt command via the SPI port. The faults capable of causing an interrupt can be masked via the MASK0 and MASK1 SPI registers to customize the response. ## CHIP SELECT (CS) Chip select is a logic input that frames the SPI commands and enables the SPI port. This signal is active low, and is pulled up by an internal current source. ## **SERIAL IN (SI)** The Serial In pin is used to input data to the SPI port. Clocked on the falling edge of SCLK, it is the most significant bit (MSB) first. This pin is pulled down by an internal current sink. #### SERIAL CLOCK (SCLK) This logic input is the clock is used for the SPI port. The SCLK typically runs at 3 MHz (up to 5 MHz) and is pulled down by an internal current sink. ## **SERIAL OUT (SO)** Output data for the SPI port streams from this pin. It is tristated until $\overline{CS}$ is low. New data appears on rising edges of SCLK in preparation for latching by the falling edge of SCLK on the master. ## PHASE C LOW-SIDE INPUT (PC LS) This input logic pin enables the Low-Side Driver for Phase C. This pin is an active high, and is pulled down by an internal current sink. ## PHASE C HIGH-SIDE INPUT (PC HS) This input logic pin enables the High-Side Driver for Phase C. This signal is active low, and is pulled up by an internal current source. ## AMPLIFIER OUTPUT (AMP\_OUT) This pin is the output for the current sensing amplifier. It is also the sense input to the overcurrent comparator. ## AMPLIFIER INVERTING INPUT (AMP N) The inverting input to the current sensing amplifier. ## AMPLIFIER NON-INVERTING INPUT (AMP\_P) The non-inverting input to the current sensing amplifier. ## OVERCURRENT COMPARATOR OUTPUT (OC OUT) The overcurrent comparator output is a totem pole logic level output. A logic high indicates an overcurrent condition. ## OVERCURRENT COMPARATOR THRESHOLD (OC TH) This input sets the threshold level of the overcurrent comparator. ## **VOLTAGE SOURCE SUPPLY (VSS)** VSS is the ground reference for the logic interface and power supplies. ## **GROUND (GND0,GND1)** These two pins are connected internally to VSS by a 1.0 $\Omega$ resistor. They provide device substrate connections and also the primary return path for ESD protection. ## VLS REGULATOR CAPACITOR (VLS CAP) This connection is for a capacitor which will provide a low impedance for switching currents on the gate drive. A low ESR decoupling capacitor, capable of sourcing the pulsed drive currents must be connected between this pin and VSS. This is the same DC node as VLS, but it is physically placed on the opposite end of the IC to minimize the source impedance to the gate drive circuits. ## PHASE C GROUND (PGNDC) The phase C power ground is the pin used to return the gate currents from the low side FET. Best performance is normally realized by connecting this node directly to the source of the low side FET for phase C. 33927 ## PHASE C LOW-SIDE GATE (PC LS G) This is the gate drive for the phase C low side output FET. It provides a high current with a low impedance to turn on and off the low side FET. A low impedance drive ensures transient currents do not overcome an off-state driver and allow pulses of current to flow in the external FET. This output has been designed to resist the influence of negative currents also. ## PHASE C HIGH-SIDE SOURCE (PC HS S) The source connection for the phase C high side output FET is the reference voltage for the gate drive on the high side FET and also the low voltage end of the bootstrap capacitor. ## PHASE C HIGH-SIDE GATE (PC HS G) This is the gate drive for the phase C high side output FET. This pin provides the gate bias to turn the external FET on or off. The gate voltage is limited to about 15V above the FET source voltage. A low impedance drive is used, ensuring transient currents do not overcome an off-state driver and allow pulses of current to flow in the external FETs. This output has been designed to resist the influence of negative currents also. ## PHASE C BOOTSTRAP (PC BOOT) This is the bootstrap capacitor connection for phase C. A capacitor (typically $0.1\mu F$ ) connected between PC\_HS\_S and this pin provides the gate voltage and current to drive the external FET gate. The voltage across this capacitor is limited to about 15V. ## **PHASE B GROUND (PGNDB)** The phase B power ground is the pin used to return the gate currents from the low side FET. Best performance is normally realized by connecting this node directly to the source of the low side FET for phase B. ## PHASE B LOW-SIDE GATE (PC\_LS\_G) This is the gate drive for the phase B low side output FET. It provides a high current with a low impedance to turn on and off the low side FET. A low impedance drive ensures transient currents do not overcome an off-state driver and allow pulses of current to flow in the external FET. This output has been designed to resist the influence of negative currents also. ## PHASE B HIGH-SIDE SOURCE (PB HS S) The source connection for the phase B high side output FET is the reference voltage for the gate drive on the high side FET and also the low voltage end of the bootstrap capacitor. ## PHASE B HIGH-SIDE GATE (PB HS G) This is the gate drive for the phase B high side output FET. This pin provides the gate bias to turn the external FET on or off. The gate voltage is limited to about 15V above the FET source voltage. A low impedance drive is used, ensuring transient currents do not overcome an off-state driver and allow pulses of current to flow in the external FETs. This output has been designed to resist the influence of negative currents also. ## PHASE B BOOTSTRAP (PB BOOT) This is the bootstrap capacitor connection for phase B. A capacitor (typically $0.1\mu F$ ) connected between PB\_HS\_S and this pin provides the gate voltage and current to drive the external FET gate. The voltage across this capacitor is limited to about 15V. ## **PHASE A GROUND (PGNDA)** The phase A power ground is the pin used to return the gate currents from the low side FET. Best performance is normally realized by connecting this node directly to the source of the low side FET for phase A. ## PHASE A LOW-SIDE GATE (PA\_LS\_G) This is the gate drive for the phase A low side output FET. It provides a high current with a low impedance to turn on and off the low side FET. A low impedance drive ensures transient currents do not overcome an off-state driver and allow pulses of current to flow in the external FET. This output has been designed to resist the influence of negative currents also. ## PHASE A HIGH-SIDE SOURCE (PA\_HS\_S) The source connection for the phase A high side output FET is the reference voltage for the gate drive on the high side FET and also the low voltage end of the bootstrap capacitor. ## PHASE A HIGH-SIDE GATE (PA\_HS\_G) This is the gate drive for the phase A high side output FET. This pin provides the gate bias to turn the external FET on or off. The gate voltage is limited to about 15V above the FET source voltage. A low impedance drive is used, ensuring transient currents do not overcome an off-state driver and allow pulses of current to flow in the external FETs. This output has been designed to resist the influence of negative currents also. ## PHASE A BOOTSTRAP (PA\_BOOT) This is the bootstrap capacitor connection for phase A. A capacitor (typically $0.1\mu F$ ) connected between PA\_HS\_S and this pin provides the gate voltage and current to drive the external FET gate. The voltage across this capacitor is limited to about 15V. ## **VLS REGULATOR (VLS)** VLS is the gate drive power supply regulated at approximately 15V. This is an internally generated supply from VPWR. It is the source for the low side gate drive voltage, and also the high side bootstrap source. A low ESR decoupling capacitor, capable of sourcing the pulsed drive currents, must be connected between this pin and VSS or PGND. ## **VPWR INPUT (VPWR)** VPWR is the power supply input for VLS and VDD. Current flowing into this input recharges the bootstrap capacitors as well as supplying power to the low-side gate drivers and the VDD regulator. An internal regulator regulates the actual gate voltages. This pin can be connected to system battery voltage if power dissipation is not a concern. ## **EXPOSED PAD (EP)** The primary function of the Exposed Pad is to conduct heat out of the device. This pad may be connected electrically to the substrate of the device. The device will perform as specified with the Exposed Pad un-terminated (floating). However, it is recommended that the Exposed Pad be terminated to pin 29 (VSS) and the system ground. ## **FUNCTIONAL INTERNAL BLOCK DESCRIPTION** Figure 10. Functional Internal Block Description All functions of the IC can be described as the following five major functional blocks: - Logic Inputs and Interface - Bootstrap Supply - · Low-Side Drivers - High-Side Drivers - · Charge Pump #### LOGIC INPUTS AND INTERFACE This section contains the SPI port, control logic, and shoot-through timers. The IC logic inputs have Schmitt trigger inputs with hysteresis. Logic inputs are 3V compatible. The logic outputs are driven from the internal supply of approximately 5.0V. When the internal supply is not enabled, the SO pin should not be externally driven high. The SPI registers and functionality is described completely in the LOGIC COMMANDS AND REGISTERS section of this document. SPI functionality includes the following: - Programming of deadtime delay—This delay is adjustable in approximately 50 ns steps from 0 ns to 12 μs. Calibration of the delay, because of internal IC variations, is performed via the SPI. - Enabling of simultaneous operation of high-side and low-side FETs—Normally, both FETs would not be enabled simultaneously. However, for certain applications where the load is connected between the high-side and low-side FETs, this could be advantageous. If this mode is enabled, the blanking time delay will be disabled. A sequence of commands may be required to enable this function to prevent inadvertent enabling. In addition, this command can only be executed once after reset to enable or disable simultaneous turn-on. - Setting of various operating modes of the IC and enabling of interrupt sources. The 33927 allows different operating modes to be set and locked by a SPI command (FULLON, Desaturation Fault, Zero-Deadtime). SPI commands can also determine how the various faults are (or are not) reported. Read back of internal registers. The status of the 33927 Status Registers The status of the 33927 Status Registers can be read back by the Master (DSP or MCU). The Px\_HS and Px\_LS logic inputs are edge sensitive. This means the leading edge on an input will cause the complementary output to immediately turn off and the selected one to turn on after the deadtime delay as illustrated in Figure 11. The deadtime delay timer starts when the corresponding FET was commanded off (see Figure 6 and Figure 11). Figure 11. Edge Sensitive Logic Inputs (Phase A) ## **BOOTSTRAP SUPPLY (VPWR)** This is the portion of the IC providing current to recharge the bootstrap capacitors. It also supplies the peak currents required for the low-side gate drivers. The power for the gate drive circuits is provided through the VPWR pin. This pin can be connected to VBAT and is capable of withstanding up to the full load dump voltage of the system. However, the IC only requires a low-voltage supply on this pin, typically 15V. Higher voltages on the pin increases the IC power dissipation. In 12V systems the supply voltage can fall as low as 6.0V. This limits the gate voltage capable of being applied to the FETs and reduces system performance due to the higher FET on-resistance. To allow a higher gate voltage to be supplied, the IC also incorporates a charge pump. The switches and control circuitry are internal; the capacitors and diodes are external (see Figure 17). ## **LOW SIDE DRIVERS** These three drivers turn on and off the external low side FETs. The circuits provide a low impedance drive to the gate, ensuring the FETs remain off in the presence of high dV/dt transients on their drains. Additionally, these output drivers isolate the other portions of the IC from currents capable of being injected into the substrate due to rapid dV/dt transients on the FET drains. Low-side drivers switch power from VLS to the gates of the low-side FETs. The low-side drivers are capable of providing a typical peak current of 2.0A. This gate drive current may be limited by external resistors in order to achieve a good trade-off between the efficiency and EMC (Electro-Magnetic Compatibility) compliance of the application. the low side driver uses high side PMOS for turn on and low side isolated LDMOS for turn off. The circuit ensures the impedance of the driver remains low, even during periods of reduced current. Current limit is blanked immediately after subsequent input state change in order to ensure device stays off during dV/dt transients. ## **HIGH SIDE DRIVERS** These three drivers switch the voltage across the bootstrap capacitor to the external high side FETs. The circuits provide a low-impedance drive to the gate, ensuring the FETs remain off in the presence of high dV/dt transients on their sources. Further, these output drivers isolate the other portions of the IC from currents capable of being injected into the substrate due to rapid dV/dt transients on the FETs. The high-side drivers deliver power from their bootstrap capacitor to the gate of the external high-side FET, thus turning the high-side FET on. The high-side driver uses a level shifter, which allows the gate of the external high-side FET to be turned off by switching to the high-side FET source. Because the gate supply voltage for the high-side drivers is obtained from the bootstrap supply, a short time is required after the application of power to the IC to charge the bootstrap capacitors. To ensure this occurrence, the internal control logic will not allow a high-side switch to be turned on after entering the ENABLE state until the corresponding low side switch is enabled at least once. Caution must be exercised after a long period of inactivity of the low-side switches, to verify the bootstrap capacitor is not discharged. It can be recharged by activating the low-side switches for a brief period, or by attaching external bleed resistors to the HS S pins to GND. In order to achieve a 100% duty cycle operation of the high-side external FETs, a fully integrated trickle charge pump provides the charge necessary to fully enhance the external FET gates. The slew rate of the external output FET is limited by the driver output impedance, overall (external and internal) gate resistance and the load capacitance. To ensure the low-side FET is not turned on by a large positive dV/dt on the drain of the low side FET, the turn-on slew rate of the high-side should be limited. If the slew rate of the high side is limited by the gate-drain capacitance of the high side FET, then the displacement current injected into the low-side gate drive output will be approximately the same value. Therefore, to ensure the low side drivers can be held off, the voltage drop across the low side gate driver must be lower than the threshold voltage of the low side FET (see Figure 12). Similarly, during large negative dV/dt, the high side FET will be able to remain off if its gate drive low side switch, develops a voltage drop less than the threshold voltage of the high side FET. The gate drive low side switch discharges the gate to the source. Additionally, during negative dV/dt the low side gate drive could be forced below ground. The low side FETs must not inject detrimental substrate currents in this condition. The occurrence of these cases depends on the polarity of the load current during switching. Figure 12. Positive DV/dt Transient #### **DRIVER FAULT PROTECTION** The 33927 IC integrates several protection mechanisms against various faults. The first of them is the Current Sense Amplifier with the Overcurrent Comparator. These two blocks are common for all three driver phases. ## **Current Sense Amplifier** This amplifier is usually connected as a differential amplifier (see Figure 9). It senses a current flowing through the external FETs as a voltage across the current sense resistor R<sub>SENSE</sub>. Since the amplifier common mode range does not extend below ground, it is necessary to use an external reference to permit measuring both positive and negative currents. The amplifier output can be monitored directly (e.g. by the microcontroller's ADC) at the AMP\_OUT pin, providing the means for closed loop control with the 33927. The output voltage is internally compared with the Overcurrent Comparator threshold voltage (see Figure 17). ## **Overcurrent Comparator** The amplified voltage across the Rsense is compared with the pre-set threshold value by the Overcurrent Comparator input. If the Current Sense Amplifier output voltage exceeds the threshold of the Overcurrent Comparator it would change the status of its output (OC\_OUT pin) and the fault condition would be latched (see Figure 15). The occurrence of this fault would be signalled by the return value of the Status Register 0. If the proper Interrupt Mask has been set, this fault condition will generate an interrupt - the INT pin will be asserted High. The INT will be held in the High state until the fault is removed, and the appropriate bit in the Status Register 0 is cleared by the CLINTO command. This fault reporting technique is described in detail in the Logic Commands and Registers section. ## **Desaturation Detector** The Desaturation Detector is a comparator integrated into the output driver of each phase channel. It provides an additional means to protect against "Short-to-Ground" fault condition when the output node gets shorted to the supply voltage (short across the high-side FET). Figure 13. Short to Ground Detection When switching from low-side to high-side, the high-side will be commanded ON after the end of the deadtime. The deadtime period starts when the low-side is commanded OFF. If the voltage at $P_{X\text{-HS}\_S}$ is less than 1.4V below $V_{BAT}$ after the blanking time $(t_{BLANK})$ a desaturation fault is initiated. An additional 1ms digital filter is applied from the initiation of the desaturation fault before it is registered, and all phase drivers are turned OFF (placed in a high impedance state). If the desaturation fault condition clears before the filter time expires, the fault is ignored and the filter timer resets. Valid faults are registered in the fault status register, which can be retrieved by way of the SPI. Additional SPI commands will mask the INT flag and disable output stage shutdown, due to desaturation and phase errors. See the Logic Commands and Registers section for details on masking INT behavior and disabling the protective function. Figure 14. Short to Battery Detection ## **Phase Comparator** Faults could also be detected as Phase Errors. A phase error is generated if the output signal (at Px\_HS\_S) does not properly reflect the drive conditions. A phase error is detected by a Phase Comparator. The Phase Comparator compares the voltage at the Px\_HS\_S node with a reference of one half the voltage at the VBAT pin. A high side phase error (which will also trigger the Desaturation Detector) occurs when the high side FET is commanded on, and Px\_HS\_S is still *low* at the end of the deadtime and blanking time duration. Similarly, a LS phase error occurs when the low side FET is commanded on, and the Px\_HS\_S is still *high* at the end of the deadtime and blanking time duration. The Phase Error Flag is the triple OR of phase errors from each phase. Each phase error is the OR of the high side and low side phase errors. This flag can generate an interrupt if the appropriate mask bit is set. The INT will be held in the High state until the fault is removed, and the appropriate bit in the Status Register 0 is cleared by the CLINT1 command. This fault reporting mechanism is described in detail in the Logic Commands and Registers section. #### **HOLD OFF CIRCUIT** The IC guarantees the output FETs are turned off in the absence of $V_{DD}$ or $V_{PWR}$ by means of the Hold off circuit. A small current source, generated from VBAT, typically 100 $\mu A$ , is mirrored and pulls all the output gate drive pins low when $V_{DD}$ is less than about 3.0V, $\overline{RST}$ is active (low), or when VLS is lower than the VLS Disable threshold. #### **CHARGE PUMP** The Charge Pump circuit provides the basic switching elements required to implement a charge pump when combined with external capacitors and diodes for enhanced low voltage operation. When the 33927 is connected per the typical application using the charge pump (see Figure 17), the regulation path for VLS includes the charge pump and a linear regulator. The regulation set point for the linear regulator is nominally at 15.34V. As long as VLS output voltage (VLS $_{\rm OUT}$ ) is greater than the VLS analog regulator threshold (VLS $_{\rm ATH}$ ) minus V $_{\rm THREG}$ , the charge pump is not active. If VLS $_{\rm OUT}$ < VLS $_{\rm ATH}$ – V $_{\rm THREG}$ the charge pump turns ON until VLS $_{\rm OUT}$ > VLS $_{\rm ATH}$ – V $_{\rm THREG}$ + V $_{\rm HYST}$ $V_{HYST}$ is approximately 200mV. VLS<sub>ATH</sub> will not interfere with this cycle even when there is overlap in the thresholds due to the design of the regulator system. The maximum current the charge pump can supply is dependent on the pump capacitor value and quality, the pump frequency (nominally 130kHz) and the Rdson of the pump FETs. The effective charge voltage for the pump capacitor would be $V_{BAT}-2^*V_{DIODE}$ . The total charge transfer would then be $C_{PUMP}^{\phantom{PMMP}}$ ( $V_{BAT}-2^*V_{DIODE}$ ). Multiplying by the switch frequency gives the theoretical current the pump can transfer: $F_{PUMP}^{\phantom{PMMP}}$ ( $V_{BAT}-2^*V_{DIODE}$ ). NOTE: There is also another smaller, fully integrated charge pump (Trickle Charge Pump - see Figure 2), which is used to maintain the high-side drivers' gate $V_{GS}$ in 100 percent duty cycle modes. ## **FUNCTIONAL DEVICE OPERATION** ## **OPERATIONAL MODES** #### **RESET AND ENABLE** The 33927 has three power modes of operation described in <u>Table 5</u>. There are three global control inputs (RST, EN1, EN2), which together with the status of the VDD and VLS, control the behavior of the IC. The operating status of the IC can be described by the following three modes: Sleep Mode - When $\overline{\rm RST}$ is low, the IC is in Sleep Mode. The current consumption of the IC is at minimum. - Standby Mode The RST input is high while one of the Enable inputs is low. The IC is fully biased up and operating, all the external FETs are actively turned off by both high-side and low-side gate drives. The IC is ready to enter the Enable Mode. - Enable Mode In order to enter the Enable Mode (normal mode of operation), and to operate the outputs, the RST input must be high, and both Enable inputs EN1 and EN2 must also be high. Table 5. Functions of RST, EN1 and EN2 Pins | RST | EN1, EN2 | Mode of Operation (Driver Condition) | |-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | xx | <b>Sleep Mode</b> - in this mode (low quiescent current) the driver output stage is switched-off with a weak pull-down. All error and SPI registers are cleared. The internal 5.0V regulator is turned off and VDD is pulled low. Logic outputs are clamped to GND. | | 1 | 0x<br>x0 | <b>Standby Mode</b> - IC fully biased up and all functions are operating, the output drivers actively turn off all of the external FETs. The SPI port is functional. Logic level outputs are driven with low impedance. $V_{DD}$ , Charge Pump and $V_{LS}$ regulators are all operating. The IC is ready to move to Enable Mode. | | 1 | 11 | <b>Enable Mode</b> - (normal operation). Drivers are enabled; output stages follow the input command. After Enable, outputs require a pulse on Px_LS before corresponding HS outputs will turn on in order to recharge bootstrap capacitor. All error pin and register bits are active if detected. | After entry to Enable Mode, the IC requires a pulse on Px\_LS in order to charge the bootstrap capacitor before allowing the Px\_HS to turn on. This pulse should be about 50 µs to guarantee the bootstrap capacitor is charged, but the IC does not enforce this condition. If there is an alternate means of pre-charging the bootstrap capacitor, i.e. an external resistor from Px\_HS\_S to GND, then a very brief pulse of 1.0 $\mu$ s is sufficient to reset the logic. ## **Table 6. Functional Ratings** $(T_J=-40^{\circ}C$ to 150°C and supply voltage range $V_{BAT}=V_{PWR}=5.0V$ to 45V, $C=0.47\mu F)$ | Characteristic | | | | | | | |------------------------------------------------------------------------------|--------------|--|--|--|--|--| | Default State of input pin Px_LS, EN1, EN2, RST, SI, SCLK, if left open (49) | Low (<1.0V) | | | | | | | (Driver output is switched off, high impedance mode) | | | | | | | | Default State of input pin Px_HS, CS if left open (49) | High (>2.0V) | | | | | | | (Driver output is switched off, high impedance mode) | | | | | | | #### Notes 49. To assure a defined status for all inputs, these pins are internally biased by pull-up/down current sources. ## LOGIC COMMANDS AND REGISTERS ## **COMMAND DESCRIPTIONS** The IC contains internal registers to control the various operating parameters, modes, and interrupt characteristics. These commands are sent and status is read via 8-bit SPI commands. The IC will use the last eight bits in a SPI transfer, so devices can be daisy-chained. The first three bits in a SPI word can be considered to be the Command with the trailing five bits being the data. The SPI logic will generate a framing error and ignore the SPI message if the number of received bits is not eight or if it is not a multiple of eight. After $\overline{RST}$ , the first SPI result returned is Status Register 0. Table 7. Command List | Command | Name | Description | |-------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 000x xxxx | NULL | These commands are used to read IC status. These commands do not change any internal IC status. Returns Status Register 0-3, depending on sub command. | | <b>001</b> 0 xxxx | MASK0 | Sets a portion of the interrupt mask using lower four bits of command. A "1" bit enables interrupt generation for that flag. INT remains asserted if uncleared faults are still present. Returns Status Register 0. | | <b>001</b> 1 xxxx | MASK1 | Sets a portion of the interrupt mask using lower four bits of command. A "1" bit enables interrupt generation for that flag. INT remains asserted if uncleared faults are still present. Returns Status Register 0. | | 010x xxxx | Mode | Enables Desat/Phase Error Mode. Enables FULLON Mode. Locks further Mode changes. Returns Status Register 0. | | <b>011</b> 0 xxxx | CLINT0 | Clears a portion of the fault latch corresponding to MASK0 using lower four bits of command. A 1 bit clears the interrupt latch for that flag. INT remains asserted if other unmasked faults are still present. Returns Status Register 0. | | <b>011</b> 1 xxxx | CLINT1 | Clears a portion of the fault latch corresponding to MASK1 using lower four bits of command. A 1 bit clears the interrupt latch for that flag. INT remains asserted if other unmasked faults are still present. Returns Status Register 0. | | 100x xxxx | DEADTIME | Set deadtime with calibration technique. Returns Status Register 0. | ## FAULT REPORTING AND INTERRUPT GENERATION Different fault conditions described in the previous chapters can generate an interrupt - INT pin output signal asserted high. When an interrupt occurs, the source can be read from Status Register 0, which is also the return word of most SPI messages. Faults are latched on occurrence, and the interrupt and faults are only cleared by sending the corresponding CLINTx command. A fault that still exists will continue to assert an interrupt. Note: If there are multiple pending interrupts, the INT line will not toggle when one of the faults is cleared. Interrupt processing circuitry on the host must be level sensitive to correctly detect multiple simultaneous interrupt. Thus, when an interrupt occurs, the host can query the IC by sending a NULL command; the return word contains flags indicating any faults not cleared since the CLINTx command was last written (rising edge of $\overline{CS}$ ) and the beginning of the current SPI command (falling edge of $\overline{CS}$ ). The NULL command causes no changes to the state of any of the fault or mask bits. The logic clearing the fault latches occurs only when: - A valid command had been received(i.e. no framing error); - 2. A state change did not occur during the SPI message (if the bit is being returned as a 0 and a fault change occurs during the middle of the SPI message, the latch will remain set). The latch is cleared on the trailing (rising) edge of the CS pulse. Note, to prevent missing any faults the CLINTx command should not generally clear any faults without being observed; i.e. it should only clear faults returned in the prior NULL response. ## **NULL COMMANDS** This command is sent by sending binary 000x xxxx data. This can be used to read IC status in the SPI return word. Message 000x xx00 reads Status Register 0. Message 000x xx01 through 000x xx11 read additional internal registers. **Table 8. NULL Commands** | SPI Data Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|---|---| | Write | 0 | 0 | 0 | х | х | х | 0 | 0 | | Reset | | | | | | | | | NULL Commands are described in detail in the STATUS REGISTERS section of this document. #### **MASK Command** This is the mask for interrupts. A bit set to "1" enables the corresponding interrupt. Because of the number of MASK bits, this register is in two portions: - 1. MASK0 - 2. MASK1 Both are accessed with 0010 xxxx and 0011 xxxx patterns respectively. Figure illustrates how interrupts are enabled and faults cleared. CLINT0 and CLINT1 have the same format as MASK0 and MASK1 respectively, but the action is to clear the interrupt latch and status register 0 bit corresponding to the lower nibble of the command. Table 9. MASK0 Register | SPI Data Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|---|---| | Write | 0 | 0 | 1 | 0 | х | х | Х | х | | Reset | | | | | 1 | 1 | 1 | 1 | ## INTERRUPT HANDLING Figure 15. Interrupt Handling Table 10. MASK1 Register | SPI Data Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|---|---| | Write | 0 | 0 | 1 | 1 | х | х | х | х | | Reset | | | | | 1 | 1 | 1 | 1 | **Table 11. Setting Interrupt Masks** | Mask:bit | Description | |----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MASK0:0 | Overtemperature on any gate drive output generates an interrupt if this bit is set. | | MASK0:1 | Desaturation event on any output generates an interrupt if this bit is set. | | MASK0:2 | VLS undervoltage generates an interrupt if this bit is set. | | MASK0:3 | Overcurrent Error-if the overcurrent comparator threshold is exceeded, an interrupt is generated. | | MASK1:0 | <b>Phase Error</b> —if any Phase comparator output is not at the expected value when an output is command on, an interrupt is generated. This signal is the XOR of the phase comparator output with the output drive state, and blacked for the duration of the desaturation blanking interval. | | | In FULLON mode, this signal is blanked and cannot generate an error. | | MASK1:1 | Framing Error-if a framing error occurs, an interrupt is generated. | | MASK1:2 | Write Error after locking. | | MASK1:3 | Reset Event–If the IC is set or disabled, an interrupt occurs. Since the IC will always start from a reset condition, this can be used to test the interrupt mechanism because when the IC comes out of RESET, an interrupt will immediately occur. | #### MODE COMMAND This command is sent by sending binary 010x xxxx data. Table 12. MODE Command | SPI Data Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|----------------------------|---|----------------|--------------| | Write | 0 | 1 | 0 | 0 | Desaturation<br>Fault Mode | 0 | FULLON<br>Mode | Mode<br>Lock | | Reset | | | | | 0 | 0 | 0 | 0 | - **Bit 0–Mode Lock** is used to enable or disable Mode Lock. If Bit 0 is set, changes to the internal registers are disallowed to prevent inadvertent changes. This bit cannot be cleared once set. Since the mode Lock mode can only be set, this bit prevents any subsequent, and likely erroneous, mode, deadtime, or mask register changes from being received. The only way to clear this bit is to RESET the IC. If an attempt is made to write to a register when Mode Lock is enabled, a Write Error fault is generated. - Bit 1–FULLON Mode. If this bit is set, programmed deadtime control is disabled, making it is possible to have both highand low-side drivers in a phase on simultaneously. This could be useful in special applications such as alternator regulators, or switched-reluctance motor drive applications. There is no deadtime control in FULLON mode. Input signals directly control the output stages, synchronized with the internal clock. - This bit is a "0", after RESET. Until overwritten, the IC operates normally; deadtime control and logic prevents both outputs from being turned on simultaneously. - Bit 3— Desaturation Fault Mode controls what happen when a desaturation event is detected. When set to "0", any desaturation on any channel causes all six output drivers to shutoff. The drivers can only be re-enabled by executing the CLINT command. When 1, desaturation faults are completely ignored. - Bit 3 controls behavior if a Desaturation, or Phase Error event is detected. The possibilities are: - 0: Default: When a Desaturation, or Phase Error event is detected on *any* channel, *all* channels turn off and generates an Interrupt, if interrupts are enabled. - 1: Disable: Desaturation /Phase Error channel shutdown is disabled, but interrupts are still possible if unmasked. Sending a MODE command and setting the Mode Lock simultaneously are allowed. This sets the requested mode and locks out any further changes. ## **DEADTIME COMMAND** Deadtime prevents the turn-on of both transistors in the same phase until the deadtime has expired. The deadtime timer starts when a FET is commanded off (see <u>Figure 6</u> and <u>Figure 11</u>). The deadtime control is disabled by enabling the FULLON mode. The deadtime is set by sending the DEADTIME command (100x xxx1), and then sending a calibration pulse of $\overline{\text{CS}}$ . This pulse must be 16 times longer than the required deadtime (see Figure 16). Deadtime is measured in cycle times of the internal time base, $f_{\text{TB}}$ . This measurement is divided by 16 and stored in an internal register to provide the reference for timing the deadtime between high and low gate transactions in the same phase. For example: the internal time base is running at 20MHz and a 1.5 $\mu$ s deadtime is required. First a DEADTIME command is sent (using the SPI), then a $\overline{\text{CS}}$ is sent. The $\overline{\text{CS}}$ pulse is $16^*1.5=24~\mu$ s wide. The IC measures this pulse as 24000ns/50ns = 480~clock cycles and stores 480/16=30~in the deadtime register. Until the next deadtime calibration is performed, 30 clock cycles will separate the turn off and turn on gate signals in the same phase. The worst case error immediately after calibration will be $\pm 0/-1$ time base cycle, for this example $\pm 0$ ns/ $\pm 5$ 0ns. Note that if the internal time base drifts, the effect on dead time will scale directly. Sending a ZERO DEADTIME command (100x xxx0) sets the deadtime timer to 0. However, simultaneous turn-on of high-side and low-side FETs in the same phase is still prevented unless the FULLON command has been transmitted. There is no calibration pulse expected after receiving the ZERO DEADTIME command. After RESET, deadtime is set to the maximum value of 255 time base cycles (typically 15 $\mu$ s). The IC ignores any SPI data that is sent during the calibration pulse. If there are any transitions on SI or SCLK while the Deadtime $\overline{\text{CS}}$ pulse is low, a Framing Error will be generated, however, the $\overline{\text{CS}}$ pulse will be used to calibrate the deadtime Table 13. .DEADTIME Command | SPI Data Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|---|--------------------| | Write | 1 | 0 | 0 | х | Х | Х | х | ZERO/<br>CALIBRATE | | Reset | | | | | Х | Х | Х | Х | Figure 16. Deadtime Calibration #### **STATUS REGISTERS** After any SPI command, the status of the IC is reported in the return value from the SPI port. There are four variants of the NULL command used to read various status in the IC. Other commands return a general status word in the Status Register 0. There are four Status Registers in the IC. Status Register 0 is most commonly used for general status. Registers one through three are used to read or confirm internal IC settings. ## Status Register 0 (Status Latch Bits) This register is read by sending the NULL0 command (000x xx00). It is also returned after any other command. This command returns the following data: Table 14. Status Register 0 | SPI Data Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------------------|----------------|----------------|------------------|----------------|-------------|------------|-------------------------------------|------------------------------------| | Results<br>Register 0<br>Read | RESET<br>Event | Write<br>Error | Framing<br>Error | Phase<br>Error | Overcurrent | Low<br>VLS | DESAT<br>Detected on<br>any Channel | TLIM<br>Detected on<br>any Channel | | Reset | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | All status bits are latched. The latches are cleared only by sending a CLINT0 or CLINT1 command with the appropriate bits set. If the status is still present, that bit will not clear. CLINT0 and CLINT1 have the same format as MASK0 and MASK1 respectively. - **Bit 0**—is a flag for **Overtemperature** on any channel. This bit is the OR of the latched three internal TLIM detectors. This flag can generate an interrupt if the appropriate mask bit is set. - **Bit 1**—is a flag for **Desaturation Detection** on any channel. This bit is the OR of the latched three internal high-side desaturation detectors and phase error logic. Faults are also detected on the low-side as *phase errors*. A phase error is generated if the output signal (at Px\_HS\_S) does not properly reflect the drive conditions. The phase error is the triple OR of phase errors from each phase. Each phase error is the OR of the HS and LS phase errors. An HS phase error (which will also trigger the desaturation detector) occurs when the HS FET is commanded on, and the Px\_HS\_S is still *low* in the deadtime duration after it is driven ON. Similarly, a LS phase error occurs when the LS FET is commanded on, and the Px\_HS\_S is still *high* in the deadtime duration after the FET is driven ON. This flag can generate an interrupt if the appropriate mask bit is set. - Bit 2- is a flag for Low Supply Voltage. This bit is latched, thus a prior low voltage event is returned once before being cleared on read. This flag can generate an interrupt if the appropriate mask bit is set. - Bit 3—is a flag for the output of the Overcurrent Comparator. This flag can generate an interrupt if the appropriate mask bit is set - **Bit 4**—is a flag for a **Phase Error**. If any Phase comparator output is not at the expected value when just one of the individual high- or low-side outputs is enabled, the fault flag is set. This signal is the XOR of the phase comparator output with the output driver state, and blanked for the duration of the desaturation blanking interval. This flag can generate an interrupt if the appropriate mask bit is set. - **Bit 5**—is a flag for a **Framing Error**. A framing error is a SPI message not a multiple of eight bits (a 0-length message is also a framing error), or SI, or SCLK toggling detected while measuring the Deadtime calibration pulse. This would typically be a transient or permanent hardware error, perhaps due to noise on the SPI lines. This flag can generate an interrupt if the appropriate mask bit is set. - Bit 6-indicates a Write Error After the Lock bit is set. A write error is any attempted write to the MASKn, Mode, or a Deadtime command after the Mode Lock bit is set. A write error is any attempt to write any other command than the one defined in the <u>Table 7</u>. This would typically be a software error. This flag can generate an interrupt if the appropriate mask bit is set. - Bit 7—is set upon exiting RST. It can be used to test the interrupt mechanism or to flag for a condition where the IC gets reset without the host being otherwise aware. This flag can generate an interrupt if the appropriate mask bit is set. ## Status Register 1 (MODE Bits) This register is read by sending the NULL1 command (000x xx01). This is guaranteed to not affect IC operation and returns the following data: Table 15. Status Register 1 | SPI Data Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------------------|---|----------------------|-------------------------|-------------------------|-------------------------|---|----------------|-------------| | Results<br>Register 1<br>Read | 0 | Desaturation<br>Mode | Zero<br>Deadtime<br>Set | Calibration<br>Overflow | Deadtime<br>Calibration | 0 | FULLON<br>Mode | Lock<br>Bit | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - Bit 0-Lock Bit indicates the IC registers (Deadtime, MASKn, CLINTn, and Mode) are locked. Any subsequent write to these registers is ignored and will set the Write Error flag. - **Bit 1** is the present status of **FULLON Mode**. If this bit is set to "0", the FULLON mode is not allowed. A "1" indicates the IC can operate in FULLON Mode (both High-Side and Low-Side FETs of one phase can be simultaneously turned on). - **Bit 3**–indicates **Deadtime Calibration** occurred. It will be "0" until a successful Deadtime command is executed. This includes the Zero Deadtime setting, as well as a Calibration Overflow. - Bit 4-is a flag for a Deadtime Calibration Overflow. - Bit 5-is set if Zero Deadtime is commanded. - Bit 6-reflects the current state of the Desaturation/Phase Error turn-off mode. ## Status Register 2 (MASK bits) This register is read by sending the NULL2 command (000x xx10). This is guaranteed to not affect IC operation and returns the following data: Table 16. Status Register 2 | SPI Data Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------------------|---------|---------|---------|---------|---------|---------|---------|---------| | Results<br>Register 2<br>Read | Mask1:3 | Mask1:2 | Mask1:1 | Mask1:0 | Mask0:3 | Mask0:2 | Mask0:1 | Mask0:0 | | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | #### Status Register 3 (Deadtime) This register is read by sending the NULL3 command (000x xx11). This is guaranteed to not affect IC operation and returns the following data: Table 17. Status Register 3 | SPI Data Bits | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------------------|-------|-------|-------|-------|-------|-------|-------|-------| | Results<br>Register 3<br>Read | Dead7 | Dead6 | Dead5 | Dead4 | Dead3 | Dead2 | Dead1 | Dead0 | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | These bits represent the calibration applied to the internal oscillator to generate the requested deadtime. If calibration is not yet performed, all these bits return 0 even though the actual dead time is the maximum. #### IC Initialization Here is a possible flow to initialize the IC and its software environment. - 1. Apply power (VBAT) to module - 1.1. This doesn't wake-up the IC because VPUMP isn't powered. VBAT current will be low because it will only be leakage and the small hold off bias current. - 2. Power-up VPUMP - 2.1. No changes will occur until RST rises - 3. Remove RST (EN1 and EN2 are still low) - 3.1. As the module powers up, RST will rise, allowing the IC to power-up. The charge pump will start, and VPWR and VLS will stabilize. - 3.2. VDD will rise as the internal regulator charges the external reservoir capacitor and the IC will come out of reset. - 3.3. Initialize interrupt handler for MCU - 3.4. Interrupt will occur because of the RESET (Interrupt processing will occur here) - 4. Initialize registers - 4.1. Initialize MASK register by sending 0010 xxxx or 0011 xxxx to mask out unwanted interrupts. - 4.2. Send MODE command with desired bits, and also the Lock bit. e.g. 01000001. This prevents further mode changes. - 5. Bring EN1 & EN2 high - 5.1. This fully enables the IC #### **MAIN LOOP** - 1. While (forever) - 1.1. Send SPI messages (except NULL1-3), read results - 1.2. If sending NULL1-3 messages, use a semaphore to detect interrupts - 1.2.1. Set Semaphore flag in RAM - 1.2.2. Send NULL1-3 - 1.2.3. Send NULL0, read SR1-3 - 1.2.4. If Semaphore is still set, then result is good, else go to 1.2.1 (because an interrupt has gotten in the way) - 1.2.5. Clear semaphore - 2. END #### Interrupt Handler When an interrupt occurs, the general procedure is to send NULL0 and NULL1 commands to determine what happened, take corrective action (if needed), clear the fault and return. Because the return value from a SPI command is actually returned in the subsequent message, main-loop software that tries to read SR1, SR2 or SR3, may experience an interrupt between sending the SPI command and the subsequent read. Thus if these registers are to be read, special care must be taken in the software to ensure that the correct results are being interpreted. - 1. Interrupt Service Routine: - 1.1. Disable further interrupts from 33927 - 1.2. Clear semaphore in 1.2.1 of Main loop. This indicates to the main loop that an interrupt occurred and that the return value it gets may not be as expected. - 1.3. Send NULL0 Command. Ignore return value, since this will have been associated with some unknown previous command - 1.4. Send NULL0 Command. The return value will be SR0 from the previous NULL0 command - 2. Process Bits in SR0 and correct any faults - 3. Send CLINT0 command to clear known (i.e. processed faults from SR0) faults 0:3 - 4. Send CLINT1 command to clear processed faults 4:7. Note, the return SR0 register from this command is actually read in the main routine. - 5. Re-enable interrupts from the 33927 - 6. Return ## **PROTECTION AND DIAGNOSIS FEATURES** Table 18. 33927 Fault Protection | No. | Fault | Cause | Detection | 33927 Protective Action | |-----|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Phase Output<br>Shorted to VBAT<br>(High-Side FET<br>Shorted) | Wire harness shorted to<br>battery<br>Drain-to-Source short on the<br>High-Side FET | <ul> <li>Directly sensed by ADC as voltage across R<sub>SENSE</sub></li> <li>Overcurrent Comparator output OC_OUT monitoring (Overcurrent Error)</li> <li>Low-Side Phase Error</li> <li>Direct PHASEx output monitoring</li> </ul> | <ul> <li>All external FETs turned off</li> <li>Fault bit set in Status Register</li> <li>INT pin set high</li> <li>OC_OUT pin set high</li> </ul> | | 2 | Phase Output<br>Shorted to<br>Ground (R <sub>SENSE</sub><br>Bypassed) | Wire harness shorted to battery | <ul><li>Desaturation Error</li><li>High-Side Phase Error</li><li>Direct PHASEx output<br/>monitoring</li></ul> | All external FETs turned off Fault bit set in Status Register INT pin set high | | 3 | Low-Side FET<br>Shorted | Drain-to-Source short on the<br>Low-Side FET | <ul> <li>Directly sensed by the ADC as voltage across R<sub>SENSE</sub></li> <li>Overcurrent Comparator output OC_OUT high (Overcurrent error)</li> <li>Desaturation Error</li> <li>High-Side Phase Error</li> <li>Direct PHASEx output monitoring</li> </ul> | <ul> <li>All external FETs turned off</li> <li>Fault bit set in Status Register</li> <li>INT pin set high</li> <li>OC_OUT pin set high</li> </ul> | | 4 | High-Side FET<br>Opened | Module board assembly issue | Desaturation Error High-Side Phase Error | <ul><li>All external FETs turned off</li><li>Fault bit set in Status Register</li><li>INT pin set high</li></ul> | | 5 | Low-Side FET<br>Opened | Module board assembly issue | Directly sensed by ADC as voltage across R <sub>SENSE</sub> Low-Side Phase Error | <ul><li> All external FETs turned off</li><li> Fault bit set in Status Register</li><li> INT pin set high</li></ul> | | 6 | Phase Output<br>Opened (No<br>Load) | Wire harness open | Directly sensed by ADC as<br>voltage across R <sub>SENSE</sub> | | NOTE: Other protective actions should be taken at the system level by the controlling microcontroller or DSP. It is possible to disable all automatic shutdowns except for VLS undervoltage. Even when masked, faults will be registered by the status registers. ## **TYPICAL APPLICATIONS** Figure 17. Typical Application Diagram Using Charge Pump (+12V Battery System) Figure 18. High-Voltage Application Diagram (+42V Battery System) Figure 19. Power Dissipation Profile of Application Using Charge Pump Reference application with: - Pump capacitor: 1μF MLC - Pump filter capacitor: 47µF low ESR aluminum electrolytic - Pump diodes: MUR120 - · Output FET gate charge: 240 nC @ 10V - PWM Frequency: 20kHz - · Switching Single Phase Below approximately 17V the charge pump is actively regulating Vpwr. The increased power dissipation is due to the charge pump losses. Above this voltage the charge pump oscillator shuts down and Vbat is passed through the pump diodes directly to Vpwr. Figure 20. Power Dissipation Profile of Application Not Using Charge Pump Reference application with: - Output FET gate charge: 240 nC @ 10V - · PWM Frequency: 20kHz - · Switching Single Phase - No connections to PUMP or VPUMP - VPWR connected to Vbat If VPWR is supplied by a separate pre-regulator, the power dissipation profile will be nearly flat at the value of the pre-regulator voltage for all Vbat voltages. ## **PACKAGING** ## **PACKAGING DIMENSION** For the most current package revision, visit www.freescale.com and perform a keyword search using the "98A" listed below. EK SUFFIX (PB-FREE) 54-PIN 98ASA99334D ISSUE C ## PACKAGING DIMENSION (CONTINUED) | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | OT TO SCALE | |------------------------------------------------------|-----------|--------------|------------------|-------------| | TITLE: | ee Ditch | DOCUMENT NO | REV: C | | | 54LD SOIC W/B, 0.0<br>4.6 X 6.3 EXPOSE | | CASE NUMBER | 2: 1377–02 | 11 MAR 2005 | | CASE-OUTLII | • | STANDARD: NO | N-JEDEC | | EK SUFFIX (PB-FREE) 54-PIN 98ASA99334D ISSUE C ## **REVISION HISTORY** | REVISION | DATE | DESCRIPTION OF CHANGES | |----------|--------|------------------------| | 2.0 | 8/2007 | Initial Release | ## How to Reach Us: #### Home Page: www.freescale.com #### Web Support: http://www.freescale.com/support #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com #### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc., 2007. All rights reserved.