



#### **General Description**

The MAX3946 is a +3.3V, multirate, low-power laser diode driver designed for Ethernet and Fibre Channel transmission systems at data rates up to 11.3Gbps. This device is optimized to drive a differential transmitter optical subassembly (TOSA) with a  $25\Omega$  flex circuit. The unique design of the output stage enables use of unmatched TOSAs, greatly reducing headroom limitations and lowering power consumption.

The device receives differential CML-compatible signals with on-chip line termination. It can deliver laser modulation current of up to 80mA, at an edge speed of 22ps (20% to 80%), into a  $5\Omega$  to  $25\Omega$  external differential load. The device is designed to have a symmetrical output stage with on-chip back terminations integrated into its outputs. A high-bandwidth, fully differential signal path is implemented to minimize deterministic jitter. An equalization block can be activated to compensate for the SFP+ connector. The integrated bias circuit provides programmable laser bias current up to 80mA. Both the laser bias generator and the laser modulator can be disabled from a single pin.

A 3-wire digital interface reduces the pin count and permits adjustment of input equalization, pulse-width adjustment, Tx polarity, Tx deemphasis, modulation current, and bias current without the need for external components. The MAX3946 is available in a 4mm x 4mm, 24-pin TQFN package.

#### **Applications**

4x/8x FC SFP+ Optical Transceivers 10GFC SFP+ Optical Transceivers 10GBASE-LR SFP+ Optical Transceivers 10GBASE-LRM SFP+ Optical Transceivers OC192-SR XFP/SFP+ SDH/SONET Transceivers

#### **Features**

- ♦ 225mW Power Dissipation Enables < 1W SFP+ **Modules**
- ♦ Up to 100mW Power Consumption Reduction by **Enabling the Use of Unmatched FP/DFB TOSAs**
- ♦ Supports SFF-8431 SFP+ MSA and SFF-8472 **Digital Diagnostic**
- ♦ 225mW Power Dissipation at 3.3V (I<sub>MOD</sub> = 40mA, IBIAS = 60mA Assuming  $25\Omega$  TOSA)
- ♦ Single +3.3V Power Supply
- ♦ Up to 11.3Gbps (NRZ) Operation
- ♦ Programmable Modulation Current from 10mA to 100mA (5 $\Omega$  Load)
- ♦ Programmable Bias Current from 5mA to 80mA
- **♦ Programmable Input Equalization**
- ♦ Programmable Output Deemphasis
- ♦ 25Ω Output Back Termination at TOUT+ and TOUT-
- **♦** DJ Performance 7psp-p with Mismatched Differential Load (5 $\Omega$ )
- ♦ DJ Performance 5psp-p with Mismatched Differential Load (25 $\Omega$ )
- ♦ DJ Performance 5psp-p with 50Ω Differential Load
- ♦ Programmable Pulse Width
- **♦** Edge Transition Times of 22ps
- ♦ Bias Current Monitor
- ♦ Integrated Eye Safety Features
- **♦ 3-Wire Digital Interface**
- ♦ -40°C to +95°C Operation

#### **Ordering Information**

| PART        | TEMP RANGE     | PIN-PACKAGE |
|-------------|----------------|-------------|
| MAX3946ETG+ | -40°C to +85°C | 24 TQFN-EP* |

Note: Parts are guaranteed by design and characterization to operate over the -40°C to +95°C ambient temperature range (T<sub>A</sub>) and are tested up to +85°C.

+Denotes a lead(Pb)-free/RoHS-compliant package.

<sup>\*</sup>EP = Exposed pad.

#### **ABSOLUTE MAXIMUM RATINGS**

| VCC, VCCT, VCCD0.3V to +4.0V                                | Current ir |
|-------------------------------------------------------------|------------|
| Current Into TOUT+ and TOUT+100mA                           | Continuo   |
| Current Into TIN+ and TIN20mA to +20mA                      | TQFN       |
| Voltage Range at TIN+, TIN-,                                | Storage    |
| DISABLE, SDA, SCL, CSEL, FAULT,                             | Die Attac  |
| BMAX, and BMON0.3V to (VCC + 0.3V)                          | Lead Te    |
| Voltage Range at BIAS0.3V to VCC                            | Soldering  |
| Voltage Range at TOUT+ and TOUT(Vcc - 1.3V) to (Vcc + 1.3V) |            |

| Current into BIAS                                     | +130mA         |
|-------------------------------------------------------|----------------|
| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) |                |
| TQFN (derate 27.8mW/°C above +70°C)                   | 2222mW         |
| Storage Temperature Range                             | 55°C to +150°C |
| Die Attach Temperature                                | +400°C         |
| Lead Temperature (soldering, 10s)                     | +300°C         |
| Soldering Temperature (reflow)                        | +260°C         |
|                                                       |                |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### PACKAGE THERMAL CHARACTERISTICS (Note 1)

**TQFN** 

Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ )......36°C/W Junction-to-Case Thermal Resistance ( $\theta_{JC}$ )......3°C/W

**Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to **www.maxim-ic.com/thermal-tutorial**.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = +2.85V \text{ to } +3.63V, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ and Figure 1. Guaranteed by design and characterization from T}_A = -40^{\circ}\text{C} \text{ to } +95^{\circ}\text{C}.$  Typical values are at  $V_{CC} = +3.3V$ ,  $I_{BIAS} = 60\text{mA}$ ,  $I_{MOD} = 40\text{mA}$ ,  $25\Omega$  differential output load, and  $I_{A} = +25^{\circ}\text{C}$ , unless otherwise noted.) (Note 2)

| PARAMETER                        | SYMBOL   | CONDITIONS                                                             | MIN  | TYP  | MAX  | UNITS             |
|----------------------------------|----------|------------------------------------------------------------------------|------|------|------|-------------------|
| POWER SUPPLY                     |          |                                                                        |      |      |      |                   |
| Power-Supply Current             | Icc      | Excludes output current through the external pullup inductors (Note 3) |      | 68   | 90   | mA                |
| Power-Supply Voltage             | Vcc      |                                                                        | 2.85 |      | 3.63 | V                 |
| Dower Cumply Noise               |          | DC to 10MHz                                                            |      |      | 100  | m\/p p            |
| Power-Supply Noise               |          | 10MHz to 20MHz                                                         |      |      | 10   | mV <sub>P-P</sub> |
| POWER-ON RESET                   |          |                                                                        |      |      |      |                   |
| VCC for Enable High              |          |                                                                        |      | 2.55 | 2.75 | V                 |
| V <sub>CC</sub> for Enable Low   |          |                                                                        | 2.3  | 2.45 |      | V                 |
| DATA INPUT SPECIFICATION         |          |                                                                        |      |      |      |                   |
| Input Data Rate                  |          |                                                                        | 1    | 10   | 11.3 | Gbps              |
| Differential Input Voltage       | VIN      | TXEQ_EN = high, launch amplitude into FR4 transmission line ≤ 5.5in    | 0.19 |      | 0.7  | V <sub>P-P</sub>  |
|                                  |          | TXEQ_EN = low                                                          | 0.15 |      | 1.0  |                   |
| Differential Input Resistance    | RIN      |                                                                        | 75   | 100  | 125  | Ω                 |
| Differential Input Return Loss   | SDD11    | Part powered on, f ≤ 10GHz                                             |      | 12   |      | dB                |
| Common-Mode Input Return<br>Loss | SCC11    | Part powered on, 1GHz ≤ f ≤ 10GHz                                      |      | 10   |      | dB                |
| BIAS GENERATOR                   | ·        |                                                                        |      |      |      |                   |
| Maximum Bias Current             | IBIASMAX | Current into BIAS pin, DISABLE = low, and TX_EN = high                 | 80   |      |      | mA                |

#### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{CC} = +2.85V \text{ to } +3.63V, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ and Figure 1. Guaranteed by design and characterization from } T_A = -40^{\circ}\text{C} \text{ to } +95^{\circ}\text{C}.$  Typical values are at  $V_{CC} = +3.3V$ ,  $I_{BIAS} = 60\text{mA}$ ,  $I_{MOD} = 40\text{mA}$ ,  $25\Omega$  differential output load, and  $T_A = +25^{\circ}\text{C}$ , unless otherwise noted.) (Note 2)

| PARAMETER                                                     | SYMBOL                          | CONDITIONS                                                                                                            | MIN          | TYP | MAX          | UNITS             |  |
|---------------------------------------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------|--------------|-----|--------------|-------------------|--|
| Minimum Bias Current                                          | IBIASMIN                        | Current into BIAS pin, DISABLE = low, and TX_EN = high                                                                |              | ,   | 5            | mA                |  |
| Bias-Off Current                                              | IBIAS-OFF                       | Current into BIAS pin, DISABLE = high or TX_EN = low or SET_IBIAS[8:0] = H0x00; BIAS pin voltage at V <sub>CC</sub>   |              |     | 100          | μΑ                |  |
| Bias Current DAC Stability                                    |                                 | 5mA ≤ IBIAS ≤ 80mA, VBIAS = VCC - 1.5V (Notes 2, 4)                                                                   |              | 1   | 3            | %                 |  |
| Instantaneous Compliance<br>Voltage at BIAS                   | VBIAS                           |                                                                                                                       | 0.9          | 1.5 | 2.1          | V                 |  |
| BMON Current Gain                                             | GBMON                           | GBMON = IBMON/IBIAS, external resistor to ground defines voltage                                                      | 9            | 10  | 11           | mA/A              |  |
| Compliance Voltage at BMON                                    |                                 |                                                                                                                       | 0            |     | 1.8          | V                 |  |
| BMON Current Gain Stability                                   |                                 | 5mA ≤ I <sub>BIAS</sub> ≤ 80mA (Notes 2, 4)                                                                           |              | 1.2 | 4            | %                 |  |
| LASER MODULATOR                                               |                                 |                                                                                                                       |              |     |              |                   |  |
| TOUT+ and TOUT-<br>Instantaneous Output<br>Compliance Voltage |                                 |                                                                                                                       | VCC -<br>1.0 |     | VCC +<br>1.0 | V                 |  |
| Maximum Modulation Current                                    | hashay                          | Current into external $25\Omega$ differential termination, output common-mode voltage = VCC                           | 80           |     |              | m A n n           |  |
| Maximum Modulation Current                                    | IMODMAX                         | Current into external $50\Omega$ differential termination, output common-mode voltage = $V_{CC}$                      | 60           |     |              | - mAp-p           |  |
| Minimum Modulation Current                                    | IMODMIN                         |                                                                                                                       |              |     | 10           | mA <sub>P-P</sub> |  |
| Differential Output Resistance                                | 2 x Rout                        |                                                                                                                       |              | 50  |              | Ω                 |  |
| Modulation-Off Maximum Current                                | IMOD-OFF                        | Current between TOUT+ and TOUT- when DISABLE = high or TX_EN = low or SET_IMOD[8:0] = H0x00                           |              |     | 100          | μΑ                |  |
| Modulation Current DAC Stability                              |                                 | 10mA ≤ I <sub>MOD</sub> ≤ 80mA (Notes 2, 4)                                                                           |              | 1.5 | 3            | %                 |  |
| Madulation Courset False Co.                                  |                                 | 20% to 80%, 20mA ≤ I <sub>MOD</sub> ≤ 80mA                                                                            |              | 22  | 30           |                   |  |
| Modulation Current Edge Speed (Note 2)                        | t <sub>R</sub> , t <sub>F</sub> | 20% to 80%, 10mA ≤ I <sub>MOD</sub> ≤ 80mA,<br>TXDE_MD[1:0] = 3d                                                      |              | 22  | 30           | ps                |  |
|                                                               |                                 | $10\text{mA} \leq \text{IMOD} \leq 60\text{mA}, \ 11.3\text{Gbps}, \ \text{output}$ differential load = $50\Omega$    |              | 5   | 12           |                   |  |
| Deterministic litter (Nets 2, 5)                              |                                 | $10\text{mA} \leq \text{I}_{MOD} \leq 80\text{mA}, \ 11.3\text{Gbps}, \ \text{output}$ differential load = $25\Omega$ |              | 5   | 12           |                   |  |
| Deterministic Jitter (Notes 2, 5)                             | DJ                              | $10\text{mA} \leq \text{I}_{MOD} \leq 80\text{mA, } 11.3\text{Gbps, output}$ differential load = $5\Omega$            |              | 7   |              | psp-p             |  |
|                                                               |                                 | $10\text{mA} \le I_{MOD} \le 60\text{mA}$ , $10.7\text{Gbps}$ , output differential load = $50\Omega$ (K28.5 pattern) |              | 5   | 10.5         |                   |  |

#### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{CC} = +2.85V \text{ to } +3.63V, T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, \text{ and Figure 1. Guaranteed by design and characterization from } T_A = -40^{\circ}\text{C} \text{ to } +95^{\circ}\text{C}.$  Typical values are at  $V_{CC} = +3.3V$ ,  $I_{BIAS} = 60\text{mA}$ ,  $I_{MOD} = 40\text{mA}$ ,  $25\Omega$  differential output load, and  $T_A = +25^{\circ}\text{C}$ , unless otherwise noted.) (Note 2)

| PARAMETER                         | SYMBOL     | CONDITIONS                                                                                                                                | MIN          | TYP          | MAX          | UNITS  |
|-----------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|--------|
| Random Jitter                     | RJ         | $10\text{mA} \le I_{\text{MOD}} \le 80\text{mA}$ , output differential load = $25\Omega$ (Note 2)                                         |              | 0.19         | 0.55         | psRMS  |
| Differential Output Return Loss   | SDD22      | Part powered on, f ≤ 5GHz                                                                                                                 |              | 8            |              | dB     |
| ·                                 | ODDZZ      | Part powered on, f ≤ 10GHz                                                                                                                |              | 6            |              | ав     |
| SAFETY FEATURES                   | 1          |                                                                                                                                           | r            |              |              |        |
| Threshold Voltage at BMAX         | VBMAX      | FAULT always occurs for V <sub>BMAX</sub> ≥ 1.3V,<br>FAULT never occurs for V <sub>BMAX</sub> < 1.1V<br>(Note 2, Figure 1)                | 1.1          | 1.2          | 1.3          | V      |
| Threshold Voltage at BIAS         | VBIAS      | FAULT never occurs for V <sub>BIAS</sub> ≥ 0.57V,<br>FAULT always occurs for V <sub>BIAS</sub> < 0.44V                                    | 0.44         | 0.48         | 0.57         | V      |
| Threshold Voltage at BMON         | VBMON      | Warning always occurs for V <sub>BMON</sub> ≥ V <sub>CC</sub> - 0.5V, warning never occurs for V <sub>BMON</sub> < V <sub>CC</sub> - 0.7V | VCC -<br>0.7 | VCC -<br>0.6 | VCC -<br>0.5 | \<br>\ |
| SFP TIMING REQUIREMENTS           |            |                                                                                                                                           |              |              |              |        |
| DISABLE Assert Time               | t_OFF      | Time from rising edge of DISABLE input signal to IBIAS < IBIAS-OFF and IMOD < IMOD-OFF                                                    |              | 0.05         | 1            | μs     |
| DISABLE Negate Time               | t_ON       | Time from falling edge of DISABLE to IBIAS and IMOD at 90% of steady state                                                                |              | 0.5          | 5            | μs     |
| FAULT Reset Time of Power-On Time | t_INIT     | Time from power-on or negation of FAULT using DISABLE                                                                                     |              | 50           | 200          | μs     |
| FAULT Reset Time                  | t_FAULT    | Time from fault to FAULT on, CFAULT $\leq$ 20pF, RFAULT = 4.7k $\Omega$                                                                   |              | 0.5          | 2            | μs     |
| DISABLE to Reset                  |            | Time DISABLE must be held high to reset FAULT                                                                                             | 0.5          |              |              | μs     |
| BIAS CURRENT DAC                  |            |                                                                                                                                           |              |              |              |        |
| Full-Scale Current                | IBIAS-FS   | SET_IBIAS[8:1] = HxFF                                                                                                                     | 80           | 100          |              | mA     |
| LSB Size                          |            |                                                                                                                                           |              | 190          |              | μΑ     |
| Integral Nonlinearity             | INL        | 5mA ≤ I <sub>BIAS</sub> ≤ 80mA                                                                                                            |              | ±0.5         |              | %FS    |
| Differential Nonlinearity         | DNL        | 5mA ≤ I <sub>BIAS</sub> ≤ 80mA, guaranteed monotonic at 8-bit resolution SET_IBIAS[8:1]                                                   |              | ±0.5         |              | LSB    |
| MODULATION CURRENT DAC (          | 25Ω DIFFER | ENTIAL LOAD)                                                                                                                              |              |              |              |        |
| Full-Scale Current                | IMOD-FS    | SET_IMOD[8:1] = HxFF                                                                                                                      | 80           | 105          |              | mA     |
| LSB Size                          |            |                                                                                                                                           |              | 200          |              | μΑ     |
| Integral Nonlinearity             | INL        | 10mA ≤ I <sub>MOD</sub> ≤ 80mA                                                                                                            |              | ±1           |              | %FS    |
| Differential Nonlinearity         | DNL        | 10mA ≤ I <sub>MOD</sub> ≤ 80mA, guaranteed monotonic at 9-bit resolution SET_IMOD[8:0]                                                    |              | ±0.5         |              | LSB    |

#### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{CC} = +2.85 \text{V to } +3.63 \text{V}, T_A = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}, \text{ and Figure 1. Guaranteed by design and characterization from } T_A = -40 ^{\circ}\text{C} \text{ to } +95 ^{\circ}\text{C}.$  Typical values are at  $V_{CC} = +3.3 \text{V}$ ,  $I_{BIAS} = 60 \text{mA}$ ,  $I_{MOD} = 40 \text{mA}$ ,  $25 \Omega$  differential output load, and  $T_A = +25 ^{\circ}\text{C}$ , unless otherwise noted.) (Note 2)

| PARAMETER                                   | SYMBOL                            | CONDITIONS                                                                     | MIN       | TYP | MAX  | UNITS |
|---------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------|-----------|-----|------|-------|
| CONTROL I/O SPECIFICATIONS                  |                                   |                                                                                |           |     |      |       |
| DICABLE Input Current                       | lін                               |                                                                                |           |     | 12   | μA    |
| DISABLE Input Current                       | IIL                               | Depends on pullup resistance                                                   |           | 500 | 800  | μΑ    |
| DISABLE Input High Voltage                  | VIH                               |                                                                                | 1.8       |     | Vcc  | V     |
| DISABLE Input Low Voltage                   | VIL                               |                                                                                | 0         |     | 0.8  | V     |
| DISABLE Input Resistance                    | Rpull                             | Internal pullup resistor                                                       | 4.7       | 7.5 | 10   | kΩ    |
| 3-WIRE DIGITAL I/O SPECIFICAT               | TIONS (SDA                        | , SCL, CSEL)                                                                   |           |     |      |       |
| Input High Voltage                          | VIH                               |                                                                                | 2.0       |     | Vcc  | V     |
| Input Low Voltage                           | VIL                               |                                                                                |           |     | 0.8  | V     |
| Input Hysteresis                            | VHYST                             |                                                                                |           | 80  |      | mV    |
| Input Leakage Current                       | I <sub>IL</sub> , I <sub>IH</sub> | $V_{IN} = 0V$ or $V_{CC}$ , internal pullup or pulldown is $75k\Omega$ typical |           |     | 150  | μА    |
| Output High Voltage                         | Voн                               | External pullup is $(4.7k\Omega \text{ to } 10k\Omega)$ to $V_{CC}$            | Vcc - 0.5 |     |      | V     |
| Output Low Voltage                          | Vol                               | External pullup is $(4.7k\Omega \text{ to } 10k\Omega)$ to $V_{CC}$            |           |     | 0.4  | V     |
| 3-WIRE DIGITAL INTERFACE TII                | VING CHAR                         | ACTERISTICS (Figure 5)                                                         |           |     |      |       |
| SCL Clock Frequency                         | fscl                              |                                                                                |           | 400 | 1000 | kHz   |
| SCL Pulse-Width High                        | tCH                               |                                                                                | 0.5       |     |      | μs    |
| SCL Pulse-Width Low                         | tCL                               |                                                                                | 0.5       |     |      | μs    |
| SDA Setup Time                              | tDS                               |                                                                                |           | 100 |      | ns    |
| SDA Hold Time                               | tDH                               |                                                                                |           | 100 |      | ns    |
| SCL Rise to SDA Propagation Time            | tD                                |                                                                                |           | 5   |      | ns    |
| CSEL Pulse-Width Low                        | tcsw                              |                                                                                | 500       |     |      | ns    |
| CSEL Leading Time Before the First SCL Edge | t∟                                |                                                                                |           | 500 |      | ns    |
| CSEL Trailing Time After the Last SCL Edge  | t⊤                                |                                                                                |           | 500 |      | ns    |
| SDA, SCL Load                               | Св                                | Total bus capacitance on one line with 4.7kΩ pullup to VCC                     |           |     | 20   | pF    |

- Note 2: Guaranteed by design and characterization (T<sub>A</sub> = -40°C to +95°C).
- Note 3: BIAS is connected to 2.0V. TOUT+/TOUT- are connected through pullup inductors to a separate supply that is equal to VCCT.
- Note 4: Stability is defined as [(I\_measured) (I\_reference)]/(I\_reference) over the listed current range, temperature, and V<sub>CC</sub> = V<sub>CCREF</sub> ±5%. V<sub>CCREF</sub> = 3.0V to 3.45V. Reference current measured at V<sub>CCREF</sub>, T<sub>A</sub> = +25°C.
- Note 5: Measured with K28.5 data pattern at 10.7Gbps and with a (2<sup>7</sup> 1 PRBS + 72 zeros + 2<sup>7</sup> 1 PRBS (inverted) + 72 ones) pattern at 11.3Gbps.



Figure 1. AC Test Setup

### **Typical Operating Characteristics**

 $(V_{CC} = +3.3V, T_A = +25^{\circ}C, data pattern = 2^7 - 1 PRBS + 72 zeros + 2^7 - 1 PRBS (inverted) +72 ones, unless otherwise noted.)$ 

#### 10.3Gbps OPTICAL EYE DIAGRAM



#### 10.3Gbps ELECTRICAL EYE DIAGRAM



### INPUT DIFFERENTIAL RETURN LOSS vs. Frequency



INPUT COMMON-MODE RETURN LOSS vs. Frequency



INPUT DIFFERENTIAL TO COMMON-MODE RETURN LOSS vs. FREQUENCY



OUTPUT DIFFERENTIAL RETURN LOSS vs. FREQUENCY



OUTPUT COMMON-MODE RETURN LOSS vs. FREQUENCY



RANDOM JITTER vs. MODULATION CURRENT (AT LOAD)



### Typical Operating Characteristics (continued)

 $(V_{CC} = +3.3V, T_A = +25^{\circ}C, data pattern = 2^7 - 1 PRBS + 72 zeros + 2^7 - 1 PRBS (inverted) +72 ones, unless otherwise noted.)$ 



### **Typical Operating Characteristics (continued)**

(V<sub>CC</sub> = +3.3V, T<sub>A</sub> = +25°C, data pattern = 2<sup>7</sup> - 1 PRBS + 72 zeros + 2<sup>7</sup> - 1 PRBS (inverted) +72 ones, unless otherwise noted.)







#### VBIAS EXTERNAL FAULT REMOVED FAULT LOW HIGH

**FAULT RECOVERY** 





### **Pin Configuration**



### **Pin Description**

| PIN          | NAME    | FUNCTION                                                                                                                                                                                                                                                                                                                                                             |
|--------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 15        | VCCD    | Power Supply. Provides supply voltage to the digital block.                                                                                                                                                                                                                                                                                                          |
| 2            | DISABLE | Disable Input, CMOS. Set to logic-low for normal operation. Logic-high or open disables both the modulation current and the bias current. Internally pulled up by a 7.5kΩ resistor to V <sub>CCD</sub> .                                                                                                                                                             |
| 3            | FAULT   | Fault Output, Open Drain. Logic-high indicates a fault condition. FAULT remains high even after the fault condition has been removed. A logic-low occurs when the fault condition has been removed and the fault latch has been cleared by toggling the DISABLE pin. FAULT should be pulled up to VCC by a $4.7 \mathrm{k}\Omega$ to $10 \mathrm{k}\Omega$ resistor. |
| 4            | BMAX    | Analog Laser Bias-Current Limit. A resistive voltage-divider connected among BMON, BMAX, and ground sets the maximum allowed laser bias current limit. The voltage at BMAX is internally compared to 1.2V bandgap reference voltage.                                                                                                                                 |
| 5            | BMON    | Bias Current-Monitor Output. Current out of this pin develops a ground-referenced voltage across external resistor(s) that is proportional to the laser bias current. The current sourced by this pin is typically 1/100th the BIAS pin current.                                                                                                                     |
| 6, 7, 12, 13 | VCCT    | Power Supply. Provides supply voltage to the output block.                                                                                                                                                                                                                                                                                                           |
| 8, 9         | TOUT-   | Inverted Modulation Current Output. Internally pulled up by a $25\Omega$ resistor to VCCT.                                                                                                                                                                                                                                                                           |
| 10, 11       | TOUT+   | Noninverted Modulation Current Output. Internally pulled up by a $25\Omega$ resistor to V <sub>CCT</sub> .                                                                                                                                                                                                                                                           |
| 14           | BIAS    | Laser Bias Current Connection. This pin requires a 0.1µF capacitor to V <sub>EET</sub> for proper operation.                                                                                                                                                                                                                                                         |
| 16           | CSEL    | Chip-Select Input, CMOS. Setting CSEL to logic-high starts a cycle. Setting CSEL to logic-low ends the cycle and resets the control state machine. Internally pulled down by a $75k\Omega$ resistor to VEET.                                                                                                                                                         |
| 17           | SDA     | Serial-Data Bidirectional Input, CMOS. Open-drain output. This pin has a $75k\Omega$ internal pullup, but it requires an external $4.7k\Omega$ to $10k\Omega$ pullup resistor. (Data line-collision protection is implemented.)                                                                                                                                      |

### Pin Description (continued)

| PIN    | NAME | FUNCTION                                                                                                                                                                             |
|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 18     | SCL  | Serial-Clock Input, CMOS. This pin has a 75kΩ internal pulldown.                                                                                                                     |
| 19, 24 | VEET | Ground                                                                                                                                                                               |
| 20, 23 | Vcc  | Power-Supply Connections. Provides supply voltage to the core circuitry.                                                                                                             |
| 21     | TIN+ | Noninverted Data Input                                                                                                                                                               |
| 22     | TIN- | Inverted Data Input                                                                                                                                                                  |
| _      | EP   | Exposed Pad. Ground. Must be soldered to circuit board ground for proper thermal and electrical performance (see the <i>Exposed-Pad Package and Thermal Considerations</i> section). |



Figure 2. Functional Diagram

#### **Detailed Description**

The MAX3946 SFP+ laser driver is designed to drive  $5\Omega$  to  $50\Omega$  TOSAs from 1Gbps to 11.3Gbps. The device contains an input buffer with programmable equalization, pulse-width adjustment, bias current and modulation current DACs, output driver with programmable deemphasis, power-on reset circuitry, bias monitor, laser current limiter, and eye-safety circuitry. A 3-wire digital interface is used to control the transmitter functions. The registers that control the device's functionality are TXCTRL, SET\_IMOD, SET\_IBIAS, IMODMAX, IBIASMAX, MODINC, BIASINC, SET\_TXEQ, SET\_PWCTRL, and SET\_TXDE.

#### Input Buffer with Programmable Equalization

The input is internally biased and terminated with  $50\Omega$  to a common-mode voltage. The first amplifier stage features a programmable equalizer for high-frequency losses including SFP connector. Equalization is controlled by the SET\_TXEQ register and TXEQ\_EN bit, TXCTRL[3] (Table 1). The TX\_POL bit in the TXCTRL register controls the polarity of TOUT+ and TOUT- vs. TIN+ and TIN-. The SET\_PWCTRL register controls the output eye crossing (Table 5). A status indicator bit (TXED) monitors the presence of an AC input signal.

#### **Bias Current DAC**

The device's bias current is optimized to provide up to 80mA of bias current into a  $5\Omega$  to  $50\Omega$  laser load with 200µA resolution. The bias current is controlled through the 3-wire digital interface using the SET\_IBIAS, IBIASMAX, and BIASINC registers.

For laser operation, the laser bias current can be set using the 9-bit SET\_IBIAS DAC. The upper 8 bits are set by the SET\_IBIAS[8:1] register, commonly used during

the initialization procedure after POR. The LSB (bit 0) of SET\_IBIAS is initialized to zero after POR and can be updated using the BIASINC register. The IBIASMAX register should be programmed to a desired maximum bias current value (up to 96mA) to protect the laser. The IBIASMAX register limits the maximum SET\_IBIAS[8:1] DAC code.

After initialization the value of the SET\_IBIAS DAC register should be updated using the BIASINC register to optimize cycle time and enhance laser safety. The BIASINC register is an 8-bit register where the first 5 bits contain the increment information in two's complement notation. Increment values range from -16 to +15 LSBs. If the updated value of SET\_IBIAS[8:1] exceeds IBIASMAX[7:0], the IBIASERR warning flag is set and SET\_IBIAS[8:0] remains unchanged.

#### **Modulation Current DAC**

The modulation current from the device is optimized to provide up to 80mA of modulation current into a  $5\Omega$  to  $25\Omega$  differential laser load (60mA for  $50\Omega$  laser load) with 300µA to 200µA resolution. The modulation current is controlled through the 3-wire digital interface using the SET\_IMOD, IMODMAX, MODINC, and SET\_TXDE registers.

For laser operation, the laser modulation current can be set using the 9-bit SET\_IMOD DAC. The upper 8 bits are set by the SET\_IMOD[8:1] register, commonly used during the initialization procedure after POR. The LSB (bit 0) of SET\_IMOD is initialized to zero after POR and can be updated using the MODINC register. The IMODMAX register should be programmed to a desired maximum modulation current value (up to 96mA) to protect the laser. The IMODMAX register limits the maximum SET\_IMOD[8:1] DAC code.

**Table 1. Input Equalization Control Register Settings** 

| TXCTRL[3] | CET TV        | /FO[0.4] | DESCRIPTION                                                                                                          |
|-----------|---------------|----------|----------------------------------------------------------------------------------------------------------------------|
| TXEQ_EN   | SET_TXEQ[2:1] |          | DESCRIPTION                                                                                                          |
| 0         | X X 0 0       |          | 150mV <sub>P-P</sub> to 1000mV <sub>P-P</sub> differential input amplitude (default setting)                         |
| 1         |               |          | Optimized for 1in to 4in FR4, 190mV <sub>P-P</sub> to 450mV <sub>P-P</sub> differential launch amplitude from source |
| 1         | 0             | 1        | Optimized for 4in to 6in FR4, 190mVp-p to 450mVp-p differential launch amplitude from source                         |
| 1         |               |          | Optimized for 1in to 4in FR4, 450mV <sub>P-P</sub> to 700mV <sub>P-P</sub> differential launch amplitude from source |
| 1         |               |          | Optimized for 4in to 6in FR4, 450mVp-p to 700mVp-p differential launch amplitude from source                         |



Figure 3. BMON and BMAX Circuitry

After initialization the value of the SET\_IMOD DAC register should be updated using the MODINC register to optimize cycle time and enhance laser safety. The MODINC register is an 8-bit register where the first 5 bits contain the increment information in two's complement notation. Increment values range from -16 to +15 LSBs. If the updated value of SET\_IMOD[8:1] exceeds IMODMAX[7:0], the IMODERR warning flag is set and SET\_IMOD[8:0] remains unchanged.

Modulation current sent to the laser is actually the combination of the current generated by the SET\_IMOD register and current subtracted from this by the SET\_TXDE register.

#### **Output Driver**

The output driver is optimized for a  $5\Omega$  to  $50\Omega$  differential load. The output stage also features programmable deemphasis that can be set as a percentage of the modulation current. The deemphasis function is controlled by the TXDE\_MD[1] and TXDE\_MD[0] bits (TXCTRL[5:4]) and SET\_TXDE[5:0].

#### Power-On Reset (POR)

POR ensures that the laser is off until supply voltage has reached a specified threshold (2.75V). After POR, bias current and modulation current ramps are controlled to avoid overshoot. In the case of a POR, all registers are reset to their default values.

#### **BMON and BMAX Functions**

Current out of the BMON pin is typically 1/100th the value of the current at the BIAS pin. The total resistance to ground at BMON sets the voltage gain. An internal comparator at the BMAX pin latches a fault if the voltage on BMAX exceeds the value of 1.2V. The BMAX voltagesense pin is connected by means of a voltage-divider to the BMON pin and ground. The full-scale range of the BMON voltage is 1.2V x (R1/R2 + 1) (Figure 3). The analog bias-current limit is determined by (1.2V/R2) x 100.

#### **Eye Safety and Output Control Circuitry**

The safety and output control circuitry includes the disable pin (DISABLE) and disable bit (TX\_EN), along with a fault indicator and fault detectors (Figure 4). The device has two types of faults, HARD FAULT and SOFT FAULT. A HARD FAULT triggers the FAULT pin, and the output to the laser is disabled. A SOFT FAULT operates as a warning, and the outputs are not disabled. Both types of faults are stored in the TXSTAT1 and TXSTAT2 registers.

The FAULT pin is a latched output that can be cleared by toggling the DISABLE pin. Toggling the DISABLE pin also clears the TXSTAT1 and TXSTAT2 registers. A single-point fault can be a short to VCC or ground. Table 2 shows the circuit response to various single-point faults.



Figure 4. Eye Safety Circuitry

**Table 2. Circuit Response to Single-Point Faults** 

| PIN | NAME    | SHORT TO VCC                                      | SHORT TO GROUND                                        | OPEN                           |
|-----|---------|---------------------------------------------------|--------------------------------------------------------|--------------------------------|
| 1   | VCCD    | Normal                                            | Disabled—HARD FAULT                                    | Normal (Note 3)—Redundant path |
| 2   | DISABLE | Disabled                                          | Normal (Note 1). Can only be disabled by other means.  | Disabled                       |
| 3   | FAULT   | Normal (Note 1)                                   | Normal (Note 1)                                        | Normal (Note 1)                |
| 4   | BMAX    | Disabled—HARD FAULT                               | Normal (Note 1)                                        | Disabled—HARD FAULT            |
| 5   | BMON    | Disabled—HARD FAULT                               | Normal (Note 1)                                        | Disabled—HARD FAULT            |
| 6   | VCCT    | Normal                                            | Disabled—Fault (external supply shorted) (Note 2)      | Normal (Note 3)—Redundant path |
| 7   | VCCT    | Normal                                            | Disabled—Fault (external supply shorted) (Note 2)      | Normal (Note 3)—Redundant path |
| 8   | TOUT-   | I <sub>MOD</sub> is reduced                       | Disabled—HARD FAULT                                    | I <sub>MOD</sub> is reduced    |
| 9   | TOUT-   | I <sub>MOD</sub> is reduced                       | Disabled—HARD FAULT                                    | I <sub>MOD</sub> is reduced    |
| 10  | TOUT+   | I <sub>MOD</sub> is reduced                       | Disabled—HARD FAULT                                    | I <sub>MOD</sub> is reduced    |
| 11  | TOUT+   | IMOD is reduced                                   | Disabled—HARD FAULT                                    | IMOD is reduced                |
| 12  | VCCT    | Normal                                            | Disabled—Fault (external supply shorted) (Note 2)      | Normal (Note 3)—Redundant path |
| 13  | VCCT    | Normal                                            | Disabled—Fault (external supply shorted) (Note 2)      | Normal (Note 3)—Redundant path |
| 14  | BIAS    | IBIAS is on—No fault                              | Disabled—HARD FAULT                                    | Disabled—HARD FAULT            |
| 15  | VCCD    | Normal                                            | Disabled—Fault (external supply shorted) (Note 2)      | Normal (Note 3)—Redundant path |
| 16  | CSEL    | Normal (Note 1)                                   | Normal (Note 1)                                        | Normal (Note 1)                |
| 17  | SDA     | Normal (Note 1)                                   | Normal (Note 1)                                        | Normal (Note 1)                |
| 18  | SCL     | Normal (Note 1)                                   | Normal (Note 1)                                        | Normal (Note 1)                |
| 19  | VEET    | Disabled—Fault (external supply shorted) (Note 2) | Normal                                                 | Normal (Note 3)—Redundant path |
| 20  | Vcc     | Normal                                            | Disabled—HARD FAULT (external supply shorted) (Note 2) | Normal (Note 3)—Redundant path |
| 21  | TIN+    | SOFT FAULT                                        | SOFT FAULT                                             | Normal (Note 1)                |
| 22  | TIN-    | SOFT FAULT                                        | SOFT FAULT                                             | Normal (Note 1)                |
| 23  | Vcc     | Normal                                            | Disabled—HARD FAULT (external supply shorted) (Note 2) | Normal (Note 3)—Redundant path |
| 24  | VEET    | Disabled—Fault (external supply shorted) (Note 2) | Normal                                                 | Normal (Note 3)—Redundant path |

Note 1: Normal—Does not affect laser power.

Note 2: Supply-shorted current is assumed to be primarily on the circuit board (outside this device), and the main supply is collapsed by the short.

Note 3: Normal in functionality, but performance could be affected.

Warning: Shorted to VCC or shorted to ground on some pins can violate the Absolute Maximum Ratings.

#### **3-Wire Interface**

The device implements a proprietary 3-wire digital interface. An external controller generates the clock. The 3-wire interface consists of an SDA bidirectional data line, an SCL clock signal input, and a CSEL chip-select input (active high). The external master initiates a data transfer by asserting the CSEL pin. The master starts to generate a clock signal after the CSEL pin has been set to a logic-high. All data transfers are most significant bit (MSB) first.

#### Protocol

Each operation consists of 16-bit transfers (15-bit address/data, 1-bit RWN). The bus master generates 16 clock cycles to SCL. All operations transfer 8 bits to the device. The RWN bit determines if the cycle is read or write. See Table 3.

#### Register Addresses

The device contains 13 registers available for programming. Table 4 shows the registers and addresses.

#### Write Mode (RWN = 0)

The master generates 16 total clock cycles at SCL. The master outputs a total of 16 bits (MSB first) to the SDA line at the falling edge of the clock. The master closes the transmission by setting CSEL to 0. Figure 5 shows the interface timing.

#### Read Mode (RWN = 1)

The master generates 16 total clock cycles at SCL. The master outputs a total of 8 bits (MSB first) to the SDA line at the falling edge of the clock. The SDA line is released after the RWN bit has been transmitted. The slave outputs 8 bits of data (MSB first) at the rising edge of the clock. The master closes the transmission by setting CSEL to 0. Figure 5 shows the interface timing.

#### **Mode Control**

Normal mode allows read-only instruction for all registers except MODINC and BIASINC. The MODINC and BIASINC registers can be updated during normal mode. Doing so speeds up the laser control update through the 3-wire interface by a factor of two. The normal mode is the default mode.

Setup mode allows the master to write unrestricted data into any register except the status (TXSTAT1, TXSTAT2) registers. To enter the setup mode, the MODECTRL register (address = H0x0E) must be set to H0x12. After the MODECTRL register has been set to H0x12, the next operation is unrestricted. The setup mode is automatically exited after the next operation is finished. This sequence must be repeated if further unrestricted settings are necessary.

Table 3. Digital Communication Word Structure

|    | BIT              |    |    |    |    |     |   |   |      |           |           |      |   |   |   |
|----|------------------|----|----|----|----|-----|---|---|------|-----------|-----------|------|---|---|---|
| 15 | 14               | 13 | 12 | 11 | 10 | 9   | 8 | 7 | 6    | 5         | 4         | 3    | 2 | 1 | 0 |
|    | Register Address |    |    |    |    | RWN |   |   | Data | that is w | ritten or | read |   |   |   |

#### Table 4. Register Descriptions and Addresses

| ADDRESS | NAME       | FUNCTION                                      |  |  |
|---------|------------|-----------------------------------------------|--|--|
| H0x05   | TXCTRL     | Transmitter Control Register                  |  |  |
| H0x06   | TXSTAT1    | Transmitter Status Register 1                 |  |  |
| H0x07   | TXSTAT2    | Transmitter Status Register 2                 |  |  |
| H0x08   | SET_IBIAS  | Bias Current Setting Register                 |  |  |
| H0x09   | SET_IMOD   | Modulation Current Setting Register           |  |  |
| H0x0A   | IMODMAX    | Maximum Modulation Current Setting Register   |  |  |
| H0x0B   | IBIASMAX   | Maximum Bias Current Setting Register         |  |  |
| H0x0C   | MODINC     | Modulation Current Increment Setting Register |  |  |
| H0x0D   | BIASINC    | Bias Current Increment Setting Register       |  |  |
| H0x0E   | MODECTRL   | Mode Control Register                         |  |  |
| H0x0F   | SET_PWCTRL | Pulse-Width Control Register                  |  |  |
| H0x10   | SET_TXDE   | Deemphasis Control Register                   |  |  |
| H0x11   | SET_TXEQ   | Equalization Control Register                 |  |  |



Figure 5. Timing for 3-Wire Digital Interface

#### Transmitter Control Register (TXCTRL)

| Bit #         | 7 | 6 | 5          | 4          | 3       | 2       | 1      | 0     | ADDRESS |
|---------------|---|---|------------|------------|---------|---------|--------|-------|---------|
| Name          | Χ | Χ | TXDE_MD[1] | TXDE_MD[0] | TXEQ_EN | SOFTRES | TX_POL | TX_EN | H0x05   |
| Default Value | Χ | Χ | 0          | 0          | 0       | 0       | 1      | 1     | ПОХОЗ   |

Bits 5 and 4: TXDE\_MD[1:0]. Controls the mode of the transmit output deemphasis circuitry.

00 = deemphasis is fixed at 6.25% of the modulation amplitude

01 = deemphasis is fixed at 3.125% of the modulation amplitude

10 = deemphasis is programmed by the SET\_TXDE register setting

11 = deemphasis is at its maximum of approximately 9%

Bit 3: TXEQ EN. Enables or disables the input equalization circuitry.

0 = disabled

1 = enabled

**Bit 2: SOFTRES.** Resets all registers to their default values (the DISABLE pin must be at a logic 1 during a write to SOFTRES for the registers to be set to their default values).

0 = normal

1 = reset

**Bit 1: TX\_POL.** Controls the polarity of the signal path.

0 = inverse

1 = normal

Bit 0: TX\_EN. Enables or disables the output circuitry.

0 = disabled

1 = enabled

#### Transmitter Status Register 1 (TXSTAT1)

Bit #
Name
Default Value

| 7<br>(STICKY) | 6<br>(STICKY) | 5<br>(STICKY) | 4<br>(STICKY) | 3<br>(STICKY) | 2<br>(STICKY) | 1<br>(STICKY) | 0<br>(STICKY) | ADDRESS |
|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------|
| FST[7]        | FST[6]        | Χ             | FST[4]        | FST[3]        | FST[2]        | FST[1]        | TX_FAULT      | H0x06   |
| Χ             | Χ             | Χ             | Х             | Χ             | Х             | Χ             | Χ             | HUXUO   |

**Bit 7: FST[7].** When the VCCT supply voltage is below 2.3V, the POR circuitry reports a fault. Once the VCCT supply voltage is above 2.75V, the POR resets all registers to their default values and the fault is cleared.

Bit 6: FST[6]. When the voltage at BMON is above VCC - 0.5V, a SOFT FAULT is reported.

Bit 4: FST[4]. When the voltage at BMAX goes above 1.3V, a HARD FAULT is reported.

Bit 3: FST[3]. When the common-mode voltage at VTOUT± goes below VCC - 1.3V, a SOFT FAULT is reported.

Bit 2: FST[2]. When the voltage at VTOUT± goes below VCC - 0.8V, a HARD FAULT is reported.

Bit 1: FST[1]. When the BIAS voltage goes below 0.44V, a HARD FAULT is reported.

Bit 0: TX\_FAULT. Copy of a FAULT signal in FST[7:6] and FST[4:1]. A POR resets the FST bits to 0.

#### Transmitter Status Register 2 (TXSTAT2)

| Bit #         |
|---------------|
| Name          |
| Default Value |

| 7 | 6 | 5 | 4 | 3<br>(STICKY) | 2<br>(STICKY) | 1<br>(STICKY) | 0<br>(STICKY) | ADDRESS |
|---|---|---|---|---------------|---------------|---------------|---------------|---------|
| X | X | Χ | X | IMODERR       | IBIASERR      | TXED          | Х             | H0x07   |
| Χ | Χ | Χ | Χ | Χ             | Χ             | Χ             | Χ             | ПОХОТ   |

**Bit 3: IMODERR.** Any attempt to modify SET\_IMOD[8:1] above IMODMAX[7:0] flags a warning at IMODERR. (See the *Programming Modulation Current* section.)

**Bit 2: IBIASERR.** Any attempt to modify SET\_IBIAS[8:1] above IBIASMAX[7:0] flags a warning at IBIASERR. (See the *Programming Bias Current* section.)

Bit 1: TXED. This indicates the absence of an AC signal at the transmit input.

#### Bias Current Setting Register (SET\_IBIAS)

Bit #
Name

Default Value

| 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         | ADDRESS |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|---------|
| SET_IBIAS |         |
| [8] (MSB) | [7]       | [6]       | [5]       | [4]       | [3]       | [2]       | [1]       | H0x08   |
| 0         | 0         | 0         | 0         | 0         | 0         | 0         | 1         |         |

**Bits 7 to 0: SET\_IBIAS[8:1].** The bias current DAC is controlled by a total of 9 bits. The SET\_IBIAS[8:1] bits are used to set the bias current with even denominations from 0 to 510 bits. The LSB (SET\_IBIAS[0]) is controlled by the BIASINC register and is used to set the odd denominations in the SET\_IBIAS[8:0]. Any direct write to SET\_IBIAS[8:1] resets the LSB.

#### Modulation Current Setting Register (SET\_IMOD)

| Bit #         |      |
|---------------|------|
| Name          | SET. |
|               | [8]  |
| Default Value |      |

| 7         | 6        | 5        | 4        | 3        | 2        | 1        | 0        | ADDRESS |
|-----------|----------|----------|----------|----------|----------|----------|----------|---------|
| SET_IMOD  | SET_IMOD | SET_IMOD | SET_IMOD | SET_IMOD | SET_IMOD | SET_IMOD | SET_IMOD |         |
| [8] (MSB) | [7]      | [6]      | [5]      | [4]      | [3]      | [2]      | [1]      | H0x09   |
| 0         | 0        | 0        | 0        | 0        | 1        | 0        | 0        |         |

**Bits 7 to 0: SET\_IMOD[8:1].** The modulation current DAC is controlled by a total of 9 bits. The SET\_IMOD[8:1] bits are used to set the modulation current with even denominations from 0 to 510 bits. The LSB (SET\_IMOD[0]) is controlled by the MODINC register and is used to set the odd denominations in the SET\_IMOD[8:0]. Any direct write to SET\_IMOD[8:1] resets the LSB.

#### Maximum Modulation Current Setting Register (IMODMAX)

| Bit # |  |
|-------|--|
| Name  |  |

Default Value

| 7         | 6       | 5       | 4       | 3       | 2       | 1       | 0         | ADDRESS |
|-----------|---------|---------|---------|---------|---------|---------|-----------|---------|
| IMODMAX   | IMODMAX | IMODMAX | IMODMAX | IMODMAX | IMODMAX | IMODMAX | IMODMAX   |         |
| [7] (MSB) | [6]     | [5]     | [4]     | [3]     | [2]     | [1]     | [0] (LSB) | H0x0A   |
| 0         | 0       | 1       | 0       | 0       | 0       | 0       | 0         |         |

**Bits 7 to 0: IMODMAX[7:0].** The IMODMAX register is an 8-bit register that can be used to limit the maximum modulation current. IMODMAX[7:0] is continuously compared to SET\_IMOD[8:1]. Any attempt to modify SET\_IMOD[8:1] above IMODMAX[7:0] is ignored and flags a warning at IMODERR.

#### Maximum Bias Current Setting Register (IBIASMAX)

| Bit # |  |
|-------|--|
| Name  |  |

Default Value

|   | 7         | 6        | 5        | 4        | 3        | 2        | 1        | 0         | ADDRESS |
|---|-----------|----------|----------|----------|----------|----------|----------|-----------|---------|
|   | IBIASMAX  | IBIASMAX | IBIASMAX | IBIASMAX | IBIASMAX | IBIASMAX | IBIASMAX | IBIASMAX  |         |
|   | [7] (MSB) | [6]      | [5]      | [4]      | [3]      | [2]      | [1]      | [0] (LSB) | H0x0B   |
| , | 0         | 0        | 1        | 0        | 0        | 0        | 0        | 0         |         |

**Bits 7 to 0:** IBIASMAX[7:0]. The IBIASMAX register is an 8-bit register that can be used to limit the maximum bias current. IBIASMAX[7:0] is continuously compared to SET\_IBIAS[8:1]. Any attempt to modify SET\_IBIAS[8:1] above IBIASMAX[7:0] is ignored and flags a warning at IBIASERR.

#### Modulation Current Increment Setting Register (MODINC)

| DIL# |  |
|------|--|
| Name |  |

Default Value

| 7                     | 6 | 5 | 4                   | 3             | 2             | 1             | 0                   | ADDRESS |
|-----------------------|---|---|---------------------|---------------|---------------|---------------|---------------------|---------|
| SET_IMOD<br>[0] (LSB) | Χ | Χ | MODINC<br>[4] (MSB) | MODINC<br>[3] | MODINC<br>[2] | MODINC<br>[1] | MODINC<br>[0] (LSB) | H0x0C   |
| 0                     | 0 | 0 | 0                   | 0             | 0             | 0             | 0                   |         |

**Bit 7: SET\_IMOD[0].** This is the LSB of the SET\_IMOD[8:0] bits. This bit can only be updated by the use of MODINC[4:0]. **Bits 4 to 0: MODINC[4:0].** This string of bits is used to increment or decrement the modulation current. When written to, the SET\_IMOD[8:0] bits are updated. MODINC[4:0] are a two's complement string.

#### Bias Current Increment Setting Register (BIASINC)

Bit # Name Default Value

| 7         | 6 | 5        | 4         | 3       | 2       | 1       | 0         | ADDRESS |
|-----------|---|----------|-----------|---------|---------|---------|-----------|---------|
| SET_IBIAS | V | <b>V</b> | BIASINC   | BIASINC | BIASINC | BIASINC | BIASINC   |         |
| [0] (LSB) | ^ | Λ        | [4] (MSB) | [3]     | [2]     | [1]     | [0] (LSB) | H0x0D   |
| 0         | 0 | 0        | 0         | 0       | 0       | 0       | 0         |         |

Bit 7: SET\_IBIAS[0]. This is the LSB of the SET\_IBIAS[8:0] bits. This bit can only be updated by the use of BIASINC[4:0]. Bits 4 to 0: BIASINC[4:01. This string of bits is used to increment or decrement the bias current. When written to, the SET\_IBIAS[8:0] bits are updated. BIASINC[4:0] are a two's complement string.

#### Mode Control Register (MODECTRL)

| DIL# |  |
|------|--|
| Name |  |

| Bit #         | 7         | 6        | 5        | 4        | 3        | 2        | 1        | 0         | ADDRESS |
|---------------|-----------|----------|----------|----------|----------|----------|----------|-----------|---------|
| Nama          | MODECTRL  | MODECTRL | MODECTRL | MODECTRL | MODECTRL | MODECTRL | MODECTRL | MODECTRL  |         |
| Name          | [7] (MSB) | [6]      | [5]      | [4]      | [3]      | [2]      | [1]      | [0] (LSB) | H0x0E   |
| Default Value | 0         | 0        | 0        | 0        | 0        | 0        | 0        | 0         |         |

Bits 7 to 0: MODECTRL[7:0]. The MODECTRL register enables the user to switch between normal and setup modes. The setup mode is achieved by setting this register to H0x12. MODECTRL must be updated before each write operation. Exceptions are MODINC and BIASINC, which can be updated in normal mode.

#### Pulse-Width Control Register (SET\_PWCTRL)

| Bit #         | 7 | 6 | 5 | 4 | 3                    | 2              | 1              | 0                    | ADDRESS |
|---------------|---|---|---|---|----------------------|----------------|----------------|----------------------|---------|
| Name          | Χ | X | Χ | Х | SET_PWCTRL [3] (MSB) | SET_PWCTRL [2] | SET_PWCTRL [1] | SET_PWCTRL [0] (LSB) | H0x0F   |
| Default Value | Х | Х | Χ | Х | 0                    | 0              | 0              | 0                    |         |

Bits 3 to 0: SET PWCTRL[3:0]. This is a 4-bit register used to control the eye crossing by adjusting the pulse width.

#### Deemphasis Control Register (SET\_TXDE)

| Bit #         |
|---------------|
| Name          |
| Default Value |

| 7 | 6 | 5                     | 4               | 3            | 2            | 1            | 0                     | ADDRESS |
|---|---|-----------------------|-----------------|--------------|--------------|--------------|-----------------------|---------|
| X | X | SET_TXDE<br>[5] (MSB) | SET_TXDE<br>[4] | SET_TXDE [3] | SET_TXDE [2] | SET_TXDE [1] | SET_TXDE<br>[0] (LSB) | H0x10   |
| Χ | Χ | 0                     | 0               | 0            | 0            | 0            | 1                     |         |

Bits 5 to 0: SET\_TXDE[5:0]. This is a 6-bit register used to control the amount of deemphasis on the transmitter output. When calculating the total modulation current, the amount of deemphasis must be taken into account. The deemphasis is set as a percentage of modulation current.

#### Equalization Control Register (SET\_TXEQ)

| Bit #         | 7 | 6 | 5 | 4 | 3 | 2               | 1               | 0 | ADDRESS |
|---------------|---|---|---|---|---|-----------------|-----------------|---|---------|
| Name          | Χ | X | X | Χ | X | SET_TXEQ<br>[2] | SET_TXEQ<br>[1] | X | H0x11   |
| Default Value | Χ | Χ | Χ | Χ | Χ | 0               | 0               | Χ |         |

Bits 2 to 1: SET\_TXEQ[2:1]. These 2 bits are used to control the amount of equalization on the transmitter input. See Table 1 for more information.

#### **Design Procedure**

#### **Programming Bias Current**

- 1) IBIASMAX[7:0] = Maximum\_Bias\_Current\_Value
- 2) SET\_IBIAS<sub>i</sub>[8:1] = Initial\_Bias\_Current\_Value

**Note:** The total bias current is calculated using the SET\_IBIAS[8:0] DAC value. SET\_IBIAS[8:1] are the bits that can be manually written. SET\_IBIAS[0] can only be updated using the BIASINC register.

When implementing an APC loop it is recommended to use the BIASINC register, which guarantees the fastest bias current update.

- 3) BIASINC<sub>i</sub>[4:0] = New\_Increment\_Value
- 4) If  $(SET\_IBIAS_i[8:1] \le IBIASMAX[7:0])$ , then  $(SET\_IBIAS_i[8:0] = SET\_IBIAS_{i-1}[8:0] + BIASINC_i[4:0])$
- 5) Else (SET\_IBIAS $_{i}$ [8:0] = SET\_IBIAS $_{i-1}$ [8:0])

The total bias current can be calculated as follows:

6)  $I_{BIAS} = [SET_IBIAS_i[8:0] + 16] \times 200\mu A$ 

#### **Programming Modulation Current**

- 1) IMODMAX[7:0] = Maximum\_Modulation\_Current\_Value
- 2) SET\_IMODi[8:1] = Initial\_Modulation\_Current\_Value x 1.06

**Note:** The total modulation laser current is calculated using the SET\_IMOD[8:0] DAC value and the SET\_TXDE register value. SET\_IMOD[8:1] are the bits that can be manually written. SET\_IMOD[0] can only be updated using the MODINC register.

When implementing modulation compensation, it is recommended to use the MODINC register, which guarantees the fastest modulation current update.

- 3) MODINC;[4:0] = New Increment Value
- 4) If (SET\_IMODi[8:1] ≤ IMODMAX[7:0]), then (SET\_IMODi[8:0] = SET\_IMODi-1[8:0] + MODINCi[4:0])
- 5) Else (SET\_IMOD $_{i}[8:0] = SET_{IMOD}_{i-1}[8:0]$ )

The following equations give the modulation current (peak-to-peak) seen at the laser when driven differentially. Rexto is the differential load impedance of the laser plus any added series resistance.

6a)  $TXDE_MD[1:0] = 00$ , then

$$I_{MOD} = \begin{bmatrix} 0.3\text{mA}\big(\text{SET\_IMOD}[8:0] + 16\big) \\ -0.15\text{mA}\big(\text{SET\_IMOD}[8:3] + 2\big) \end{bmatrix} \times \frac{50\Omega}{50\Omega + R_{LD}}$$

6b)  $TXDE\_MD[1:0] = 01$ , then

$$I_{MOD} = \begin{bmatrix} 0.3\text{mA}(\text{SET\_IMOD}[8:0] + 16) \\ -0.15\text{mA}(\text{SET\_IMOD}[8:4] + 1) \end{bmatrix} \times \frac{50\Omega}{50\Omega + R_{LD}}$$

6c) TXDE\_MD[1:0] = 10, then set SET\_TXDE[5:0] can be set to any value ≥ SET\_IMOD[8:4] and

$$I_{MOD} = \begin{bmatrix} 0.3\text{mA}(\text{SET\_IMOD[8:0]} + 16) \\ -0.15\text{mA}(\text{SET\_TXDE[5:0]} + 1) \end{bmatrix} \times \frac{50\Omega}{50\Omega + R_{LD}}$$

When SET\_TXDE[5:0] is increased, the deemphasis current increases and the overall peak-to-peak modulation current decreases. This effect saturates when SET\_TXDE[5:0] =  $0.2 \times (SET_IMOD[8:0] + 16) - 1$ , and further increases to SET\_TXDE[5:0] do not increase the deemphasis current.

6d)  $TXDE_MD[1:0] = 11$ , then

$$I_{MOD} = 0.9 \times \left[ 0.3 \text{mA} \left( \text{SET\_IMOD} \left[ 8:0 \right] + 16 \right) \right] \times \frac{50\Omega}{50\Omega + R_{LD}}$$

**Note:** When TXDE\_MD[1:0] = 10 and the SET\_TXDE register is set by the user, the minimum allowed deemphasis is 3% and the maximum is 10%. These limits are internally set by the MAX3946.

#### **Programming Transmit Output Deemphasis**

- 1) TXDE\_MD[1:0] = Transmit\_Deemphasis\_Mode
- 2) SET\_TXDE[5:0] = Transmit\_Deemphasis\_Value. If TXDE\_MD[1:0] = 00, 01, or 11, the value of SET\_TXDE is automatically set by the device and there is no need to enter data to SET\_TXDE.

For Transmit\_Deemphasis\_Mode:

00 = deemphasis is fixed at 6% of the modulation amplitude (the device controls the SET\_TXDE value), default setting

01 = deemphasis is fixed at 3% of the modulation amplitude (the device controls the SET\_TXDE value)

10 = deemphasis is programmed by the SET\_TXDE register setting

11 = deemphasis is at its maximum of approximately 9% (the device controls the SET\_TXDE value)

#### **Programming Pulse-Width Control**

The eye crossing at the Tx output can be adjusted using the SET\_PWCTRL register. Table 5 shows these settings. The sign of the number specifies the direction of

### Table 5. Eye-Crossing Settings for SET\_PWCTRL

| SET_PWCTRL[3:0] | PWD | SET_PWCTRL[3:0] | PWD |
|-----------------|-----|-----------------|-----|
| 1000            | -7  | 0111            | 8   |
| 1001            | -6  | 0110            | 7   |
| 1010            | -5  | 0101            | 6   |
| 1011            | -4  | 0100            | 5   |
| 1100            | -3  | 0011            | 4   |
| 1101            | -2  | 0010            | 3   |
| 1110            | -1  | 0001            | 2   |
| 1111            | 0   | 0000            | 1   |

pulse-width distortion. The code of 1111 corresponds to a balanced state for differential output. The pulse-width distortion is bidirectional around the balanced state (see the *Typical Operating Characteristics* section).

### Applications Information Laser Safety and IEC 825

Using the MAX3946 laser driver alone does not ensure that a transmitter design is compliant with IEC 825. The entire transmitter circuit and component selections must be considered. Each user must determine the level of fault tolerance required by the application, recognizing that Maxim products are neither designed nor authorized for use as components in systems intended for surgical implant into the body, for applications intended to support or sustain life, or for any other application in which the failure of a Maxim product could create a situation where personal injury or death could occur.

**Table 6. Register Summary** 

| REGISTER<br>FUNCTION/<br>ADDRESS             | REGISTER<br>NAME | NORMAL<br>MODE | SETUP<br>MODE | BIT<br>NUMBER/<br>TYPE | BIT NAME   | DEFAULT<br>VALUE | NOTES                                                   |                                       |
|----------------------------------------------|------------------|----------------|---------------|------------------------|------------|------------------|---------------------------------------------------------|---------------------------------------|
|                                              |                  | R              | RW            | 5                      | TXDE_MD[1] | 0                | MSB deemphasis mode                                     |                                       |
|                                              |                  |                | R             | RW                     | 4          | TXDE_MD[0]       | 0                                                       | LSB deemphasis mode                   |
| Transmitter Control Register Address = H0x05 |                  |                |               |                        | R          | RW               | 3                                                       | TXEQ_EN                               |
|                                              | TXCTRL           | R              | RW            | 2                      | SOFTRES    | 0                | Global digital reset                                    |                                       |
|                                              |                  | R              | RW            | 1                      | TX_POL     | 1                | Tx polarity<br>0: inverse, 1: normal                    |                                       |
|                                              |                  |                | R             | RW                     | 0          | TX_EN            | 1                                                       | Tx control 0: disabled, 1: enabled    |
|                                              |                  |                | R             | R                      | 7 (sticky) | FST[7]           | X                                                       | TX_POR→TX_VCC low-<br>limit violation |
|                                              |                  | R              | R             | 6 (sticky)             | FST[6]     | X                | BMON open/shorted to VCC                                |                                       |
| Transmitter                                  |                  | R              | R             | 4 (sticky)             | FST[4]     | X                | BMAX current exceeded or open/short to ground           |                                       |
| Status Register 1  Address =                 | TXSTAT1          | R              | R             | 3 (sticky)             | FST[3]     | X                | VTOUT+/common-mode low-limit                            |                                       |
| H0x06                                        |                  | R              | R             | 2 (sticky)             | FST[2]     | Х                | VTOUT+/- low-limit violation                            |                                       |
|                                              |                  | R              | R             | 1 (sticky)             | FST[1]     | X                | BIAS open or shorted to ground                          |                                       |
|                                              |                  | R              | R             | 0 (sticky)             | TX_FAULT   | Х                | Copy of FAULT signal in case POR bits 6 to 1 reset to 0 |                                       |

**Table 6. Register Summary (continued)** 

| REGISTER<br>FUNCTION/<br>ADDRESS  | REGISTER<br>NAME | NORMAL<br>MODE         | SETUP<br>MODE                       | BIT<br>NUMBER/<br>TYPE | BIT NAME     | DEFAULT<br>VALUE | NOTES                               |
|-----------------------------------|------------------|------------------------|-------------------------------------|------------------------|--------------|------------------|-------------------------------------|
| Transmitter                       |                  | R                      | R                                   | 3 (sticky)             | IMODERR      | Х                | Warning increment result > IMODMAX  |
| Status Register 2 Address = H0x07 | TXSTAT2          | R                      | R                                   | 2 (sticky)             | IBIASERR     | Х                | Warning increment result > IBIASMAX |
|                                   |                  | R                      | R                                   | 1 (sticky)             | TXED         | Х                | Tx edge detection                   |
|                                   |                  | R                      | RW                                  | 7                      | SET_IBIAS[8] | 0                | MSB bias DAC                        |
|                                   |                  | R                      | RW                                  | 6                      | SET_IBIAS[7] | 0                |                                     |
|                                   |                  | R                      | RW                                  | 5                      | SET_IBIAS[6] | 0                |                                     |
| Bias Current                      |                  | R                      | RW                                  | 4                      | SET_IBIAS[5] | 0                |                                     |
| Setting Register                  | SET_IBIAS        | R                      | RW                                  | 3                      | SET_IBIAS[4] | 0                |                                     |
| Address =                         | SET_IDIAS        | R                      | RW                                  | 2                      | SET_IBIAS[3] | 0                |                                     |
| H0x08                             |                  | R                      | RW                                  | 1                      | SET_IBIAS[2] | 0                |                                     |
|                                   |                  | R                      | RW                                  | 0                      | SET_IBIAS[1] | 1                |                                     |
|                                   |                  | Accessible<br>REG_ADDR |                                     | 7                      | SET_IBIAS[0] | 0                | LSB bias DAC                        |
|                                   |                  | R                      | RW                                  | 7                      | SET_IMOD[8]  | 0                | MSB modulation DAC                  |
|                                   |                  | R                      | RW                                  | 6                      | SET_IMOD[7]  | 0                |                                     |
|                                   |                  | R                      | RW                                  | 5                      | SET_IMOD[6]  | 0                |                                     |
| Modulation                        |                  | R                      | RW                                  | 4                      | SET_IMOD[5]  | 0                |                                     |
| Current Setting                   | SET_IMOD         | R                      | RW                                  | 3                      | SET_IMOD[4]  | 0                |                                     |
| Register Address =                |                  | R                      | RW                                  | 2                      | SET_IMOD[3]  | 1                |                                     |
| H0x09                             |                  | R                      | RW                                  | 1                      | SET_IMOD[2]  | 0                |                                     |
| TIOXOO                            |                  | R                      | RW                                  | 0                      | SET_IMOD[1]  | 0                |                                     |
|                                   |                  |                        | Accessible through REG_ADDR = H0x0C |                        | SET_IMOD[0]  | 0                | LSB modulation DAC                  |
|                                   |                  | R                      | RW                                  | 7                      | IMODMAX[7]   | 0                | MSB modulation limit                |
| Maximarina                        |                  | R                      | RW                                  | 6                      | IMODMAX[6]   | 0                |                                     |
| Maximum<br>Modulation             |                  | R                      | RW                                  | 5                      | IMODMAX[5]   | 1                |                                     |
| Current Setting                   |                  | R                      | RW                                  | 4                      | IMODMAX[4]   | 0                |                                     |
| Register                          | IMODMAX          | R                      | RW                                  | 3                      | IMODMAX[3]   | 0                |                                     |
| Address =                         |                  | R                      | RW                                  | 2                      | IMODMAX[2]   | 0                |                                     |
| H0x0A                             |                  | R                      | RW                                  | 1                      | IMODMAX[1]   | 0                |                                     |
|                                   |                  | R                      | RW                                  | 0                      | IMODMAX[0]   | 0                | LSB modulation limit                |
|                                   |                  | R                      | RW                                  | 7                      | IBIASMAX[7]  | 0                | MSB bias limit                      |
|                                   |                  | R                      | RW                                  | 6                      | IBIASMAX[6]  | 0                |                                     |
| Maximum Bias                      |                  | R                      | RW                                  | 5                      | IBIASMAX[5]  | 1                |                                     |
| Current Setting                   | IDIA CA AAN      | R                      | RW                                  | 4                      | IBIASMAX[4]  | 0                |                                     |
| Register Address =                | IBIASMAX         | R                      | RW                                  | 3                      | IBIASMAX[3]  | 0                |                                     |
| H0x0B                             |                  | R                      | RW                                  | 2                      | IBIASMAX[2]  | 0                |                                     |
|                                   |                  | R                      | RW                                  | 1                      | IBIASMAX[1]  | 0                |                                     |
|                                   |                  | R                      | RW                                  | 0                      | IBIASMAX[0]  | 0                | LSB bias limit                      |

Table 6. Register Summary (continued)

| REGISTER<br>FUNCTION/<br>ADDRESS | REGISTER<br>NAME | NORMAL<br>MODE | SETUP<br>MODE | BIT<br>NUMBER/<br>TYPE | BIT NAME      | DEFAULT<br>VALUE | NOTES                                         |  |
|----------------------------------|------------------|----------------|---------------|------------------------|---------------|------------------|-----------------------------------------------|--|
|                                  | MODINC           | R              | R             | 7                      | SET_IMOD[0]   | 0                | LSB of SET_IMOD DAC register address = H0x09  |  |
| Modulation Current Increment     |                  | RW             | RW            | 4                      | MODINC[4]     | 0                | MSB MOD DAC two's complement                  |  |
|                                  |                  | RW             | RW            | 3                      | MODINC[3]     | 0                |                                               |  |
| Setting Register  Address =      |                  | RW             | RW            | 2                      | MODINC[2]     | 0                |                                               |  |
| H0x0C                            |                  | RW             | RW            | 1                      | MODINC[1]     | 0                |                                               |  |
|                                  |                  | RW             | RW            | 0                      | MODINC[0]     | 0                | LSB MOD DAC two's complement                  |  |
|                                  | BIASINC          | R              | R             | 7                      | SET_IBIAS[0]  | 0                | LSB of SET_IBIAS DAC register address = H0x08 |  |
| Bias Current                     |                  | RW             | RW            | 4                      | BIASINC[4]    | 0                | MSB bias DAC two's complement                 |  |
| Setting Register                 |                  | RW             | RW            | 3                      | BIASINC[3]    | 0                |                                               |  |
| Address =                        |                  | RW             | RW            | 2                      | BIASINC[2]    | 0                |                                               |  |
| H0x0D                            |                  | RW             | RW            | 1                      | BIASINC[1]    | 0                |                                               |  |
|                                  |                  | RW             | RW            | 0                      | BIASINC[0]    | 0                | LSB bias DAC two's complement                 |  |
|                                  | MODECTRL         | RW             | RW            | 7                      | MODECTRL[7]   | 0                | MSB mode control                              |  |
|                                  |                  | RW             | RW            | 6                      | MODECTRL[6]   | 0                |                                               |  |
| Mode Control                     |                  | RW             | RW            | 5                      | MODECTRL[5]   | 0                |                                               |  |
| Register                         |                  | RW             | RW            | 4                      | MODECTRL[4]   | 0                |                                               |  |
| Address =                        |                  | RW             | RW            | 3                      | MODECTRL[3]   | 0                |                                               |  |
| H0x0E                            |                  | RW             | RW            | 2                      | MODECTRL[2]   | 0                |                                               |  |
|                                  |                  | RW             | RW            | 1                      | MODECTRL[1]   | 0                |                                               |  |
|                                  |                  | RW             | RW            | 0                      | MODECTRL[0]   | 0                | LSB mode control                              |  |
| Pulse-Width                      | SET_<br>PWCTRL   | R              | RW            | 3                      | SET_PWCTRL[3] | 0                | MSB Tx pulse-width control                    |  |
| Control Register Address = H0x0F |                  | R              | RW            | 2                      | SET_PWCTRL[2] | 0                |                                               |  |
|                                  |                  | R              | RW            | 1                      | SET_PWCTRL[1] | 0                |                                               |  |
|                                  |                  | R              | RW            | 0                      | SET_PWCTRL[0] | 0                | LSB Tx pulse-width control                    |  |
|                                  |                  | R              | RW            | 5                      | SET_TXDE[5]   | 0                | MSB Tx deemphasis                             |  |
|                                  |                  | R              | RW            | 4                      | SET_TXDE[4]   | 0                |                                               |  |
| Deemphasis                       |                  | R              | RW            | 3                      | SET_TXDE[3]   | 0                |                                               |  |
| Control Register Address = H0x10 |                  | R              | RW            | 2                      | SET_TXDE[2]   | 0                |                                               |  |
|                                  |                  | R              | RW            | 1                      | SET_TXDE[1]   | 0                |                                               |  |
|                                  |                  | R              | RW            | 0                      | SET_TXDE[0]   | 1                | LSB Tx deemphasis                             |  |
| Equalization Control Register    | SET_TXEQ         | R              | RW            | 2                      | SET_TXEQ[2]   | 0                | Tx equalization                               |  |
| Address = H0x11                  |                  | R              | RW            | 1                      | SET_TXEQ[1]   | 0                |                                               |  |



Figure 6. Simplified I/O Structures

#### **Layout Considerations**

The data inputs and outputs are the most critical paths for the device and great care should be taken to minimize discontinuities on these transmission lines between the connector and the IC. Here are some suggestions for maximizing the performance of the IC:

- The data inputs should be wired directly between the module connector and IC without stubs.
- The data transmission lines to the laser should be kept as short as possible and be designed for  $50\Omega$  differential or  $25\Omega$  single-ended characteristic impedance.
- An uninterrupted ground plane should be positioned beneath the high-speed I/Os.
- Ground path vias should be placed close to the IC and the input/output interfaces to allow a return current path to the IC and the laser.

- Maintain 100 $\Omega$  differential transmission line impedance into the IC.
- Use good high-frequency layout techniques and multilayer boards with an uninterrupted ground plane to minimize EMI and crosstalk.

Refer to the schematic and board layers of the MAX3946 Evaluation Kit (MAX3946EVKIT) for more information.

#### Exposed-Pad Package and Thermal Considerations

The exposed pad on the 24-pin TQFN provides a very low-thermal resistance path for heat removal from the IC. The pad is also electrical ground on the IC and must be soldered to the circuit board ground for proper thermal and electrical performance. Refer to Application Note 862: HFAN-08.1: Thermal Considerations of QFN and Other Exposed-Paddle Packages for additional information.

### **Typical Application Circuit for 10GBASE-LRM**



### **Typical Application Circuit for 10GBASE-LR**



PROCESS: SiGe BiPOLAR

### 1Gbps to 11.3Gbps, SFP+ Laser Driver with Laser Impedance Mismatch Tolerance

**Chip Information** 

#### **Package Information**

For the latest package outline information and land patterns (footprints), go to www.maxim-ic.com/packages. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE    | PACKAGE | OUTLINE        | LAND        |
|------------|---------|----------------|-------------|
| TYPE       | CODE    | NO.            | PATTERN NO. |
| 24 TQFN-EP | T2444+3 | <u>21-0139</u> |             |

### **Revision History**

| REVISION<br>NUMBER | REVISION DATE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PAGES<br>CHANGED                            |
|--------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| 0                  | 3/10          | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | _                                           |
| 1                  | 5/11          | Changed the title from 1.0625Gbps to 1Gbps; changed the edge speed from 20ps to 22ps in the <i>General Description</i> and <i>Features</i> ; added the <i>Package Thermal Characteristics</i> section; updated graphs 2, 10, 16, and 17 and replaced graphs 6 and 7 in the <i>Typical Operating Characteristics</i> section; updated the BIAS (requires a 0.1µF capacitor to VEET) and CSEL (pulled down to VEET rather than GND) pin descriptions in the <i>Pin Description</i> table; updated Figure 2 SCL and CSEL connections; changed the increment value range from -8 to +7 LSBs to -16 to +15 LSBs in the <i>Bias Current DAC</i> and <i>Modulation Current DAC</i> sections; changed the ground symbols to VEET in Figure 4; updated the Transmitter Control Register (TXCTRL) bit 2 (SOFTRES) description; updated Figure 6, <i>Typical Application Circuit for 10GBASE-LRM</i> , and <i>Typical Application Circuit for 10GBASE-LR</i> ; added the land pattern no. to the <i>Package Information</i> table | 1, 2, 7, 8, 10,<br>11, 12, 14, 17,<br>25–28 |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.