<span id="page-0-1"></span><span id="page-0-0"></span>

# Audio Processor for Advanced TV ADAV4601

#### **FEATURES**

**Fully programmable 28-bit audio processor for enhanced ATV sound—default audio processing flow loaded on reset Implements Analog Devices, Inc. and third-party branded audio algorithms Adjustable digital delay line for audio/video Synchronization for up to 200 ms stereo delay High performance 24-bit ADC and DAC 94 dB DNR performance on DAC channels 95 dB DNR performance on ADC channels Headphone output with integrated amplifiers High performance pulse-width modulation (PWM) digital outputs Multichannel digital baseband I/O 4 stereo synchronous digital I<sup>2</sup>S input channels One 6-channel sample rate converter (SRC) and one stereo SRC supporting input sample rates from 5 kHz to 50 kHz One stereo synchronous digital I<sup>2</sup>S output S/PDIF output with S/PDIF input mux capability Fast I<sup>2</sup>C control Operates from 3.3 V (analog), 1.8 V (digital core), and 3.3 V (digital interface) Available in 80-lead LQFP APPLICATIONS** 

**General-purpose consumer audio post processing Home audio DVD recorders Home theater in a box systems and DVD receivers Audio processing subsystems for DTV-ready TVs Analog broadcast capability for iDTVs** 

### **GENERAL DESCRIPTION**

The ADAV4601 is an enhanced audio processor targeting advanced TV applications with full support for digital and analog baseband audio.

The audio processor, by default, loads a dedicated TV audio flow that incorporates full matrix switching (any input to any output), automatic volume control that compensates for volume changes during advertisements or when switching channels, dynamic bass, a multiband equalizer, and up to 200 ms of stereo delay memory for audio-video synchronization.

Alternatively, Analog Devices offers an award-winning graphical programming tool (SigmaStudio™) that allows custom flows to be quickly developed and evaluated. This allows the creation of customer-specific audio flows, including the use of ADI library of third-party algorithms.

The analog I/O integrates Analog Devices proprietary continuoustime, multibit Σ-Δ architecture to bring a higher level of performance to ATV systems, required by third-party algorithm providers to meet system branding certification. The analog input is provided by 95 dB dynamic range (DNR) ADCs, and analog output is provided by 94 dB DNR DACs.

The main speaker outputs can be supplied as a digitally modulated PWM stream to support digital amplifiers.

The ADAV4601 includes multichannel digital inputs and outputs. In addition, digital input channels can be routed through integrated sample rate converters (SRC), which are capable of supporting any arbitrary sample rate from 5 kHz to 50 kHz.



by Analog Devices **Rev. B** 

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

# **TABLE OF CONTENTS**





### <span id="page-2-0"></span>**REVISION HISTORY**



### **4/09—Rev. 0 to Rev. A**





# <span id="page-3-0"></span>FUNCTIONAL BLOCK DIAGRAM



Figure 1. ADAV4601 with PWM-Based Speaker Outputs

### <span id="page-4-0"></span>SPECIFICATIONS

AVDD = 3.3 V, DVDD = 1.8 V, ODVDD = 3.3 V, operating temperature = −40°C to +85°C, master clock 24.576 MHz, measurement bandwidth = 20 Hz to 20 kHz, ADC input signal = DAC output signal = 1 kHz, unless otherwise noted.

### **PERFORMANCE PARAMETERS**





<span id="page-6-0"></span>

### **TIMING SPECIFICATIONS**



### <span id="page-7-0"></span>**TIMING DIAGRAMS**



Figure 6. Load Circuit for Digital Output Timing Specifications

**100µA IOH**

07070-032

## <span id="page-8-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 3.**



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **THERMAL RESISTANCE**

 $\theta_{JA}$  is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages. Thermal resistance is based on JEDEC 2S2P PCB.

#### **Table 4.**



### **THERMAL CONDITIONS**

To ensure correct operation of the device, the case temperature  $(T_{\text{CASE}})$  must be kept below 121°C to keep the junction temperature  $(T_J)$  below the maximum allowed, 125 $^{\circ}$ C.

#### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# <span id="page-9-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



#### **Table 5. Pin Function Descriptions**

<span id="page-9-1"></span>



# <span id="page-11-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS



Figure 10. DAC Composite Filter Response (48 kHz)









Figure 15. ADC Pass-Band Ripple (48 kHz)



# <span id="page-13-0"></span>**TERMINOLOGY**

### **Dynamic Range**

The ratio of a full-scale input signal to the integrated input noise in the pass band (20 Hz to 20 kHz), expressed in decibels (dB). Dynamic range is measured with a −60 dB input signal and is equal to (S/[THD+N]) + 60 dB. Note that spurious harmonics are below the noise with a −60 dB input; therefore, the noise level establishes the dynamic range. The dynamic range is specified with and without an A-weight filter applied.

#### **Pass Band**

The region of the frequency spectrum unaffected by the attenuation of the filter of the digital decimator.

#### **Pass-Band Ripple**

The peak-to-peak variation in amplitude response from equal amplitude input signal frequencies within the pass band, expressed in decibels.

#### **Stop Band**

The region of the frequency spectrum attenuated by the filter of the digital decimator to the degree specified by stop-band attenuation.

### **Gain Error**

With a near full-scale input, the ratio of the actual output to the expected output, expressed in dB.

#### **Interchannel Gain Mismatch**

With identical near full-scale inputs, the ratio of the outputs of the two stereo channels, expressed in decibels.

#### **Crosstalk**

Ratio of response on one channel with a grounded input to a full-scale 1 kHz sine wave input on the other channel, expressed in decibels.

#### **Power Supply Rejection**

With no analog input, the signal present at the output when a 300 mV p-p signal is applied to power supply pins, expressed in decibels of full scale.

#### **Group Delay**

Intuitively, the time interval required for an input pulse to appear at the output of the converter, expressed in milliseconds (ms); more precisely, the derivative of radian phase with respect to radian frequency at a given frequency.

### <span id="page-14-0"></span>PIN FUNCTIONS **DETAILED PIN DESCRIPTIONS**

[Table 5](#page-9-1) shows the pin numbers, mnemonics, and descriptions for the ADAV4601. The input pins have a logic threshold compatible with 3.3 V input levels.

### **SDIN0, SDIN1, SDIN2, and SDIN3/SPDIF\_IN0**

Serial data inputs. These input pins provide the digital audio data to the signal processing core. Any of the inputs can be routed to either of the SRCs for conversion; this input is then not available as a synchronous input to the audio processor but only as an input through the selected SRC. The serial format for the synchronous data is selected by Bits[3:2] of the Serial Port Control Register 1. If the SRCs are required, the serial format is selected by Bits[12:9] of the same register. The synchronous inputs are capable of using any pair of serial clocks, LRCLK0/BCLK0, LRCLK1/BCLK1, or LRCLK2/BCLK2. By default, they use LRCLK1 and BCLK1. See [Figure 26](#page-19-1) for more details regarding the configuration of the synchronous inputs.

SDIN3 is a shared pin with SPDIF\_IN0. If SDIN3 is not in use, this pin can be used to connect an S/PDIF signal from an external source, such as an MPEG decoder, to the ADAV4601 on-chip S/PDIF output multiplexer. If SPDIF\_OUT is selected from one of the SPDIF\_IN (external) signals, the signal is simply passed through from input to output.

#### LRCLK0/SPDIF\_IN1, BCLK0/SPDIF\_IN2, LRCLK1/SPDIF\_IN3, BCLK1/SPDIF\_IN4, **LRCLK2/SPDIF\_IN5, and BCLK2/SPDIF\_IN6**

By default, LRCLK1 and BCLK1 are associated with the synchronous inputs, LRCLK0 and BCLK0 are associated with SRC1, and LRCLK2 and BCLK2 are associated with SRC2. However, the SRCs and synchronous inputs can use any of the serial clocks (see [Figure 26\)](#page-19-1). LRCLK0, BCLK0, LRCLK1, BCLK1, LRCLK2, and BCLK2 are shared pins with SPDIF\_IN1, SPDIF\_IN2, SPDIF\_IN3, SPDIF\_IN4, SPDIF\_IN5, and SPDIF\_IN6, respectively. If LRCLK0/LRCLK1/ LRCLK2 or BCLK0/BCLK1/BCLK2 are not in use, these pins can be used to connect an S/PDIF signal from an external source, such as an MPEG decoder, to the ADAV4601 on-chip S/PDIF output multiplexer. If SPDIF\_OUT is selected from one of the SPDIF\_IN (external) signals, the signal is simply passed through from input to output.

### **SDO0/AD0**

Serial data output. This pin can output two channels of digital audio using a variety of standard 2-channel formats. The clocks for SDO0 are always the same as those used by the synchronous inputs; therefore, LRCLK1 and BCLK1 are used by default, although SDO0 is capable of using any pair of serial clocks, LRCLK0/BCLK0, LRCLK1/BCLK1, or LRCLK2/BCLK2. The Serial Port Control Register 1 selects the serial format for the synchronous output. On reset, the SDO0 pin duplicates as the I<sup>2</sup>C<sup>®</sup> address select pin. In this mode, the logical state of the pin is polled for four MCLKI cycles following reset. The address select bit is set as the majority poll of the logic level of the pin after the four MCLKI cycles.

### **SPDIF\_OUT/SDO1**

The ADAV4601 contains an S/PDIF multiplexer functionality that allows the SPDIF\_OUT signal to be chosen from an internally generated S/PDIF signal or from the S/PDIF signal of an external source, which is connected via one of the SPDIF\_IN pins. This pin can also be configured as an additional serial output (SDO1) as an alternate function.

### **MCLKI/XIN**

Master clock input. The ADAV4601 uses a PLL to generate the appropriate internal clock for the audio processing core. A clock signal of a suitable frequency can be connected directly to this pin, or a crystal can be connected between MCLKI/XIN and XOUT together with the appropriate capacitors to DGND to generate a suitable clock signal.

### **XOUT**

This pin is used in conjunction with MCLKI/XIN to generate a clock signal for the ADAV4601.

### **MCLK\_OUT**

This pin can be used to output MCLKI or one of the internal system clocks. Note that the output level of this pin is referenced to DVDD (1.8 V) and not ODVDD (3.3 V) like all the other digital inputs and outputs.

### **SDA**

Serial data input for the I<sup>2</sup>C control port. SDA features a glitch elimination filter that removes spurious pulses that are less than 50 ns wide.

### **SCL**

Serial clock for the I<sup>2</sup>C control port. SCL features a glitch elimination filter that removes spurious pulses that are less than 50 ns wide.

### **MUTE**

Mute input request. This active-low input pin controls the muting of the output ports (both analog and digital) from the ADAV4601. When low, it asserts mute on the outputs that are enabled in the audio flow.

### **RESET**

Active-low reset signal. After RESET goes high, the circuit blocks are powered down. The blocks can be individually powered up with software. When the part is powered up, it takes approximately 3072 internal clocks to initialize the internal circuitry. The internal system clock is equal to MCLKI until the PLL is powered and enabled, after which the internal system clock becomes  $2560 \times f_s$ (122.88 MHz). When the PLL is powered up and enabled after reset, it takes approximately 3 ms to lock. When the audio processor is enabled, it takes approximately 32,768 internal system clocks to initialize and load the default flow to the audio processor memory. The audio processor is not available during this time.

### **AUXIN1L AND AUXIN1R**

Analog inputs to the on-chip ADCs.

### **AUXOUT1L, AUXOUT1R, AUXOUT3L, AUXOUT3R, AUXOUT4L, and AUXOUT4R**

Auxiliary DAC analog outputs. These pins can be programmed to supply the outputs of the internal audio processing for line out or record use.

### **HPOUT1L and HPOUT1R**

Analog outputs from the headphone amplifiers.

### **PLL\_LF**

PLL loop filter connection. A 100 nF capacitor and a 2 kΩ resistor in parallel with a 1 nF capacitor tied to AVDD are required for the PLL loop filter to operate correctly.

### **VREF**

Voltage reference for DACs and ADCs. This pin is driven by an internal 1.5 V reference voltage.

### **FILTA and FILTD**

Decoupling nodes for the ADC and DAC. Decoupling capacitors should be connected between these nodes and AGND, typically 47  $\mu$ F in parallel with 0.1  $\mu$ F and 10  $\mu$ F in parallel with 0.1 μF, respectively.

### **PWM1A, PWM1B, PWM2A, PWM2B, PWM3A, PWM3B, PWM4A, and PWM4B**

Differential pulse-width modulation outputs are suitable for driving Class-D amplifiers.

### **PWM\_READY**

This pin is set high when PWM is enabled and stable.

### **AVDD**

Analog power supply pins. These pins should be connected to 3.3 V. Each AVDD pin should be decoupled with a 0.1 μF capacitor to AGND, as close to the pin as possible. In addition, the ADC supply (Pin 4) and the DAC supplies (Pin 68 and Pin 71) should share a 10 μF capacitor to ground. The PLL supply (Pin 53) should have an additional 1 nF and 10 μF capacitor to ground, and the headphone supply (Pin 59) should have an additional 10 μF capacitor to ground.

### **DVDD**

Digital power supply pins. These pins should be connected to a 1.8 V digital supply. For optimal performance, each DVDD/DGND pair requires a 0.1 μF decoupling capacitor as close to the pin as possible. In addition, these 0.1 μF decoupling capacitors are in parallel with a single 10 μF capacitor.

### **ODVDD**

Digital interface power supply pin. Connect this pin to a 3.3 V digital supply. Decouple this pin with 10 μF and 0.1 μF capacitors to DGND, as close to the pin as possible.

### **DGND**

Digital ground.

### **AGND**

Analog ground.

### **ODGND**

Ground for the digital interface power supply.

### **ISET**

ADC current setting resistor. See the [ADC Inputs](#page-18-1) section for more details.

### <span id="page-16-0"></span>FUNCTIONAL DESCRIPTIONS

### **POWER-UP SEQUENCE**

The following sequence provides an overview of how to initialize the IC:

- 1. Apply power to the ADAV4601.
- 2. Enable PLL via an I<sup>2</sup>C write and wait 15 ms for PLL to lock.
- 3. Power up via an I<sup>2</sup>C write to the global power-up bit in the initialization control register (0x0000).
- <span id="page-16-1"></span>4. A default flow is automatically loaded on power-up. If a user-defined flow is loaded, see the [Loading a Custom](#page-23-2)  [Audio Processing Flow](#page-23-2) section for additional information.
- 5. Depending on the I/O blocks required, other steps may need to be taken; for example, headphone outputs may need to be tristated. See the [ADC Inputs,](#page-18-1) [DAC Voltage](#page-21-2)  [Outputs](#page-21-2), [PWM Outputs,](#page-21-3) [Headphone Output](#page-21-4) and [S/PDIF](#page-22-2)  [Input/Output](#page-22-2) sections that describe the I/O blocks in detail.
- 6. Unmute.

### **MASTER CLOCK OSCILLATOR**

Internally, the ADAV4601 operates synchronously to the master MCLKI input. All internal system clocks are generated from this single clock input using an internal PLL. This MCLKI input can also be generated by an external crystal oscillator connected to the MCLKI/XIN pin or by using a simple crystal oscillator connected across MCLKI**/**XIN and XOUT. By default, the master clock frequency is 24.576 MHz; however, by using the internal dividers, an MCLKI of 12.288 MHz, 6.144 MHz, and 3.072 MHz are also supported.



Figure 21. Master Clock

[Figure 22](#page-16-1) shows the external circuit recommended for proper operation when using a crystal oscillator. Due to the effect of stray capacitance, consideration must be given to the value of C1 and C2 when calculating the desired C<sub>LOAD</sub> for the crystal.

$$
C_{LOAD} = \frac{(C_{pg1} + C1)(C_{pg2} + C2)}{C_{pg1} + C1 + C_{pg2} + C2} + C_S
$$

where:

 $C_{pg1}$  and  $C_{pg2}$  are the pin to ground capacitances.  $C<sub>S</sub>$  is the PCB stray capacitance.

A good rule of thumb is to approximate  $C_{pg1}$  and  $C_{pg2}$  to be between 5 pF and 10 pF and  $C_s$  to be between 2 pF and 3 pF.



### **I <sup>2</sup>C INTERFACE**

The ADAV4601 supports a 2-wire serial  $(I<sup>2</sup>C$  compatible) microprocessor bus driving multiple peripherals. The ADAV4601 is controlled by an external I<sup>2</sup>C master device, such as a microcontroller. The ADAV4601 is in slave mode on the I<sup>2</sup>C bus, except during self-boot. While the ADAV4601 is self-booting, it becomes the master, and the EEPROM, which contains the ROMs to be booted, is the slave. When the self-boot process is complete, the ADAV4601 reverts to slave mode on the I<sup>2</sup>C bus. No other devices should access the  $I^2C$  bus while the ADAV4601 is self-booting (refer to the [Application Layer](#page-23-3) section and the [Loading a](#page-23-2)  [Custom Audio Processing Flow](#page-23-2) section).

Initially, all devices on the I<sup>2</sup>C bus are in an idle state, wherein the devices monitor the SDA and SCL lines for a start condition and the proper address. The I<sup>2</sup>C master initiates a data transfer by establishing a start condition, defined by a high-to-low transition on SDA while SCL remains high. This indicates that an address/ data stream follows. All devices on the bus respond to the start condition and read the next byte (7-bit address plus the R/W bit) MSB first. The device that recognizes the transmitted address responds by pulling the data line low during the ninth clock pulse. This ninth bit is known as an acknowledge bit.

All other devices on the bus revert to an idle condition. The R/W bit determines the direction of the data. A Logic Level 0 on the LSB of the first byte means the master writes information to the peripheral. A Logic Level 1 on the LSB of the first byte means the master reads information from the peripheral. A data transfer takes place until a stop condition is encountered. A stop condition occurs when SDA transitions from low to high while SCL is held high.

The ADAV4601 determines its I<sup>2</sup>C device address by sampling the SDO0 pin after reset. Internally, the SDO0 pin is sampled by four MCLKI edges to determine the state of the pin (high or low). Because the pin has an internal pull-down resistor default, the address of the ADAV4601 is 0x34 (write) and 0x35 (read). An alternate address, 0x36 (write) and 0x37 (read), is available by tying the SDO0 pin to ODVDD via a 10 k $\Omega$  resistor. The I<sup>2</sup>C interface supports a clock frequency of up to 400 kHz.

#### **Table 6. Single Word I<sup>2</sup>C Write<sup>1</sup>**

<span id="page-17-0"></span>

 $1 S$  = start bit, P = stop bit, and AS = acknowledge by slave.

#### **Table 7. Burst Mode I<sup>2</sup>C Write<sup>1</sup>**

<span id="page-17-1"></span>

 $1 S$  = start bit, P = stop bit, and AS = acknowledge by slave.

#### **Table 8. Single Word I<sup>2</sup>C Read<sup>1</sup>**

<span id="page-17-2"></span>

 $1 S =$  start bit, P = stop bit, AM = acknowledge by master, and AS = acknowledge by slave.

#### **Table 9. Burst Mode I<sup>2</sup>C Read<sup>1</sup>**

<span id="page-17-3"></span>

 $15$  = start bit, P = stop bit, AM = acknowledge by master, and AS = acknowledge by slave.



<span id="page-18-0"></span>

### <span id="page-18-1"></span>**I <sup>2</sup>C READ AND WRITE OPERATIONS ADC INPUTS**

[Table 6](#page-17-0) shows the timing of a single word write operation. Every ninth clock, the ADAV4601 issues an acknowledge by pulling SDA low.

[Table 7](#page-17-1) shows the timing of the burst mode write sequence. [Table 7](#page-17-1) shows an example where the target destination registers are two bytes. The ADAV4601 auto-increments its subaddress register counter every two bytes until a stop condition occurs.

using the formulas The timing of a single word read operation is shown in [Table 8](#page-17-2). Note that the first R/W bit is still 0, indicating a write operation. This is because the subaddress must be written to set up the internal address. After the ADAV4601 acknowledges the receipt of the subaddress, the master must issue a repeated start command followed by the chip address byte with the R/W set to 1 (read). The ADAV4601 responds with the read result on SDA. The master then responds every ninth clock with an acknowledge pulse to the ADAV4601.

<span id="page-18-2"></span>[Table 9](#page-17-3) shows the timing of the burst mode read sequence. [Table 9](#page-17-3) shows an example where the target read registers are two bytes. The ADAV4601 increments its subaddress register every two bytes because the requested subaddress corresponds to a register or memory area with word lengths of two bytes. Other address ranges may have a variety of word lengths ranging from one to six bytes; the ADAV4601 always decodes the subaddress and sets the auto-increment circuit so that the address increments after the appropriate number of bytes.

The ADAV4601 has two ADC inputs. By default, this is configured as a single stereo input; however, because the audio processor is programmable, these inputs can be reconfigured.

The ADC inputs are shown in [Figure 25](#page-18-2). The analog inputs are current inputs (100 μA rms FS) with a 1.5 V dc bias voltage. Any input voltage can be accommodated by choosing a suitable combination of input resistor  $(R_{IN})$  and ISET resistor  $(R_{ISET})$ 

 $R_{IN} = V_{FS\,rms}/100 \mu A \, rms$ 

 $R_{ISET} = 2R_{IN}/V_{IN}$ 

Resistor matching (typically 1%) between  $R_{IN}$  and  $R_{ISET}$  is important to ensure a full-scale signal on the ADC without clipping. A 10 μF dc blocking capacitor is also required at the input.

After reset, the ADCs are in a power-down state. The ADCs can be powered up using the global power-up in the initialization control register (0x0000). In power critical applications, it is possible to use the analog power management register (0x0005) to power-up or power-down individual ADCs.



Figure 25. Analog Input Section

### <span id="page-19-0"></span>**I <sup>2</sup>S DIGITAL AUDIO INPUTS**

The ADAV4601 has four I<sup>2</sup>S digital audio inputs that are, by default, synchronous to the master clock. Also available are two SRCs capable of supporting any nonsynchronous input with a sample rate between 5 kHz and 50 kHz. Any of the serial digital inputs can be redirected through the SRC. [Figure 26](#page-19-1) shows a block diagram of the input serial port.



### <span id="page-19-1"></span>**Synchronous Inputs and Outputs**

<span id="page-19-2"></span>The synchronous digital inputs and outputs can use any of the BCLK or LRCLK inputs as a clock and framing signal. By default, BCLK1 and LRCLK1 are the serial clocks used for the synchronous inputs. The synchronous port for the ADAV4601 is in slave mode by default, which means the user must supply the appropriate serial clocks, BCLK and LRCLK. The synchronous port can also be set to master mode, which means that the appropriate serial clocks, BCLK and LRCLK, can be generated internally from the MCLK; therefore, the user does not need to provide them. The serial data inputs are capable of accepting all of the popular audio transmission standards (see the [Serial Data Interface](#page-19-2) section for more details).

### **Asynchronous Inputs**

The ADAV4601 has two SRCs, SRC1 and SRC2, that can be used for converting digital data, which is not synchronous to the master clock. Each SRC can accept input sample rates in the range of 5 kHz to 50 kHz. Data that has been converted by the SRC is input to the part and is then synchronous to the internal audio processor.

The SRC1 is a 2-channel (single-stereo) sample rate converter that is capable of using any of the three serial clocks available. The SRC1 can accept data from any of the serial data inputs (SDIN0, SDIN1, SDIN2, and SDIN3). When selected as an input to the SRC, this SDIN line is assumed to contain asynchronous data and is then masked as an input to the audio processor to ensure that asynchronous data is not processed as synchronous data. By default, SRC1 uses the LRCLK0 and BCLK0 as the clock and framing signals.

The SRC2 is a 6-channel (3-stereo) sample rate converter that is capable of using any of the three serial clocks available. The SRC2 can accept data from any of the serial data inputs (SDIN0, SDIN1, SDIN2, and SDIN3). When selected as an input to the SRC, this SDIN line is assumed to contain asynchronous data and is then masked internally as an input to the audio processor to ensure that asynchronous data is not processed as synchronous data. By default, SRC2 uses the LRCLK2 and BCLK2 as the clock and framing signals.

The first output (SRC2A) from SRC2 is always available to the audio processor. The other two outputs are muxed with two of the serial inputs before being available to the audio processor. SRC2B is muxed with SDIN2, and SRC2C is muxed with SDIN3. By default, these muxes are configured so that the synchronous inputs are available to the audio processor. The SRC2B and SRC2C channels can be made available to the audio processor simply by enabling them by register write.

When using the ADAV4601 in an asynchronous digital-in-todigital-out configuration, the input digital data is input to the audio processor core from one of the SRCs, using the assigned BCLK/LRCLK as a framing signal. The digital output is synchronous to the BCLK/LRCLK, which is assigned to the synchronous port; the default clock in this case is BCLK1 and LRCLK1.

### **Serial Data Interface**

LRCLK is the framing signal for the left- and right-channel inputs, with a frequency equal to the sampling frequency  $(f_s)$ .

BCLK is the bit clock for the digital interface, with a frequency of  $64 \times f_s$  (32 BCLK periods for each of the left and right channels).

The serial data interface supports all the popular audio interface standards, such as I<sup>2</sup>S, left-justified (LJ), and right-justified (RJ). The interface mode is software selectable, and its default is I<sup>2</sup>S. The data sample width is also software selectable from 16 bits, 20 bits, or 24 bits. The default is 24 bits.

#### *I*<sup>2</sup>**S** Mode

In I<sup>2</sup>S mode, the data is left-justified, MSB first, with the MSB placed in the second BCLK period following the transition of the LRCLK. A high-to-low transition of the LRCLK signifies the beginning of the left channel data transfer, and a low-to-high transition on the LRCLK signifies the beginning of the right channel data transfer (see [Figure 27](#page-20-0)).

### **Left-Justified (LJ) Mode**

In LJ mode, the data is left-justified, MSB first, with the MSB placed in the first BCLK period following the transition of the LRCLK. A high-to-low transition of the LRCLK signifies the beginning of the right-channel data transfer, and a low-to-high transition on the LRCLK signifies the beginning of the leftchannel data transfer (see [Figure 28](#page-20-1)).

### **<sup>2</sup>S Mode Right-Justified (RJ) Mode**

In RJ mode, the data is right-justified, LSB last, with the LSB placed in the last BCLK period preceding the transition of LRCLK. A high-to-low transition of the LRCLK signifies the beginning of the right-channel data transfer, and a low-to-high transition on the LRCLK signifies the beginning of the left-channel data transfer (see [Figure 29](#page-20-2)).

<span id="page-20-2"></span><span id="page-20-1"></span><span id="page-20-0"></span>

Figure 29. Right-Justified Mode

### <span id="page-21-2"></span><span id="page-21-1"></span><span id="page-21-0"></span>**DAC VOLTAGE OUTPUTS**

The ADAV4601 has six DAC outputs, configured as 3-stereo auxiliary DAC outputs. However, because the flow is customizable, it is programmable. The output level is 1 V rms full scale. The DAC outputs should have a 10 nF capacitor to ground for filtering out high frequency noise. Following the filtering capacitor, a 10 μF is required for dc blocking.

After reset, the DACs are in a power-down state. They can power up quickly using the global power-up in the initialization control register (0x0000). A popless and clickless power-up and powerdown are also possible.

In power critical applications, it is possible to use the Analog Power Management 1 register (0x0005) to power up or power down individual DACs.



### <span id="page-21-4"></span><span id="page-21-3"></span>**PWM OUTPUTS**

In the ADAV4601, the main outputs are available as four PWM output channels, which are suitable for driving Class-D amplifiers.

After reset, the PWM channels are in a power-down state. Writing to the miscellaneous control register (0x000A) enables the PWM channels. To help ensure popless and clickless power-up and power-down, there is an enable/disable pattern that is specially constructed to bring the PWM channels from a zero condition to a 50/50 duty-cycle square wave (effectively, a zero signal into the PWM block). This takes 365 ms to complete and can be seen in [Figure 33.](#page-21-5)

<span id="page-21-5"></span>Designed for use in conjunction with this ramp-up scheme, the ADAV4601 features a status pin, PWM\_READY, that indicates when the PWM outputs are in a state that can cause pops/clicks, such as power-up and power-down. During PWM power-up and power-down, this pin remains low to signify that the outputs are not in a valid state. This functionality helps to eliminate pop/click and other unwanted noise on the outputs.

To accommodate different power stages, the point at which the PWM\_READY signal goes high is programmable. It can go high when the PWM outputs begin their ramp-up scheme (PWM\_READY early), or it can be programmed to go high when this ramp-up scheme is complete (PWM\_READY late). This is shown in [Figure 33,](#page-21-5) and it is configured in the PWM control register (0x001F).

Each set of PWM outputs comprises complementary outputs. The modulation frequency is 384 kHz, and the full-scale duty cycle has a ratio of 97:3.



Figure 31. PWM Output Section

### **HEADPHONE OUTPUT**

There is a dedicated stereo headphone amplifier output that is capable of driving 32  $\Omega$  loads at 1 V rms.

After reset, the headphone output is tristated. The tristate is disabled using the headphone control register (0x000B). Using the same register, the gain of the headphone amplifier can be set in +1.5 dB steps from +1.5 dB to −45 dB. The headphone output should have a 10 μF capacitor for dc blocking.





### <span id="page-22-1"></span><span id="page-22-0"></span>**I <sup>2</sup>S DIGITAL AUDIO OUTPUTS**

One I<sup>2</sup>S output, SDO0, uses the same serial clocks as the serial inputs, which are BCLK1 and LRCLK1 by default. If an additional digital output is required, an additional pin can be reconfigured as a serial digital output, as shown in [Figure 34](#page-22-3).



### <span id="page-22-3"></span><span id="page-22-2"></span>**S/PDIF INPUT/OUTPUT**

The S/PDIF output (SPDIF\_OUT/SDO1) uses a multiplexer to select an output from the audio processor or to pass through the unprocessed SPDIF\_IN signals, as shown in [Figure 35](#page-22-4). On the ADAV4601, the S/PDIF inputs, SPDIF\_IN0/SPDIF\_IN1/ SPDIF\_IN2/SPDIF\_IN3/SPDIF\_IN4/SPDIF\_IN5/SPDIF\_IN6, are available on the SDIN3, LRCLK0, BCLK0, LRCLK1, BCLK1, LRCLK2, and BCLK2 pins, respectively. It is possible to have all seven S/PDIF inputs connected to different S/PDIF signals at one time. A consequence of this setup is that none of the LRCLKs and BCLKs are available for use with the digital inputs SDIN0, SDIN1, SDIN2, and SDIN3. If there is only one S/PDIF input in use, using the SDIN3 pin as the dedicated S/PDIF input is recommended; this enables BCLK0/LRCLK0, BCLK1/LRCLK1, and BCLK2/LRCLK2 to be used as the clock and framing signals for the synchronous and asynchronous port. If SDIN3 is used as an S/PDIF input, it should not be used internally as an input to the audio processor because it contains invalid data. Similarly, if BCLK or LRCLK is used as the S/PDIF input, they can no longer be used as the lock and framing signals for SDIN0, SDIN1, SDIN2, and SDIN3. The S/PDIF encoder supports only consumer formats that conform to IEC-600958.



### <span id="page-22-4"></span>**HARDWARE MUTE CONTROL**

The ADAV4601 mute input can be used to mute any of the analog or digital outputs. When the  $\overline{\text{MUTE}}$  pin goes low, the selected outputs ramp to a muted condition. Unmuting is handled in one of two ways and depends on the register setting. By default, the MUTE pin going high causes the outputs to immediately ramp to an unmuted state. However, it is also possible to have the unmute operation controlled by a control register bit. In this scenario, even if the MUTE pin goes high, the device does not unmute until a bit in the control register is set. This can be used when the user wants to keep the outputs muted, even after the pin has gone high again, for example, in the case of a fault condition. This allows the system controller total control over the unmute operation.

### **AUDIO PROCESSOR**

The internal audio processor runs at  $2560 \times f_s$ ; at 48 kHz, this is 122.88 MHz. Internally, the word size is 28 bits, which allows 24 dB of headroom for internal processing. Designed specifically with audio processing in mind, it can implement complex audio algorithms efficiently.

By default, the ADAV4601 loads a default audio flow, as shown in [Figure 48](#page-29-0). However, because the audio processor is fully programmable, a custom audio flow can be quickly developed and loaded to the audio processor.

The audio flow is contained in program RAM and parameter RAM. Program RAM contains the instructions to be processed by the audio processor, and parameter RAM contains the coefficients that control the flow, such as volume control, filter coefficients, and enable bits.

### **GRAPHICAL PROGRAMMING ENVIRONMENT**

Custom flows for the ADAV4601 are created in a powerful dragand-drop graphical programming application called SigmaStudio. No knowledge of assembly code is required to program the ADAV4601. Featuring a comprehensive library of audio processing blocks (such as filters, delays, dynamics processors, and third-party algorithms), sigma studio allows a quick and simple creation of custom flows. For debugging purposes, run-time control of the audio flow allows the user to fully configure and test the created flow.



Figure 36. SigmaStudio Window

### <span id="page-23-1"></span><span id="page-23-0"></span>**SIGMASTUDIO PIN ASSIGNMENT**

Inputs and outputs are defined as numbers in SigmaStudio. Each number corresponds to a physical input or output on the ADAV4601. [Table 10](#page-23-4) and [Table 11](#page-23-5) show these relationships.



<span id="page-23-4"></span><span id="page-23-2"></span>

**Table 11. Output Channels** 

<span id="page-23-5"></span>

### **APPLICATION LAYER**

<span id="page-23-3"></span>Unique to the ADAV46xx family is the embedded application layer, which allows the user to define a custom set of registers to control the audio flow, greatly simplifying the interface between the audio processor and the system controller. This allows the ADAV4601 to appear as a simple fixed function register-based device to the system controller.

When a custom flow is created, a user-customized register map can be defined for controlling the flow. Each register is 16 bits, but controls can use only one bit or all 16 bits. Users have full control over which parameters they use and the degree of control they have over those parameters during run time. The combination of the graphical programming environment and the powerful application layer allows the user to quickly develop a custom audio flow and still maintain the usability of a simple register-based device.

### **LOADING A CUSTOM AUDIO PROCESSING FLOW**

The ADAV4601 can load a custom audio flow from an external I <sup>2</sup>C ROM. The boot process is initiated by a simple control register write. The EEPROM device address and the EEPROM start address for the audio flow ROMs can all be programmed.

For the duration of the boot sequence, the ADAV4601 becomes the master on the I<sup>2</sup>C bus. Transfer of the ROMs from the EEPROM to the ADAV4601 takes a maximum of 1.06 sec, assuming that the full audio processor memory is required, during which time no other devices should access the I<sup>2</sup>C bus. When the transfer is complete, the ADAV4601 automatically reverts to slave mode, and the  $I<sup>2</sup>C$  bus master can resume sending commands.



### **NUMERIC FORMATS**

It is common in DSP systems to use a standardized method of specifying numeric formats. Fractional number systems are specified by an A.B format, where A is the number of bits to the left of the decimal point and B is the number of bits to the right of the decimal point.

The ADAV4601 uses the same numeric format for both the coefficient values (stored in the parameter RAM) and the signal data values.

### *Numeric Format: 5.23*

It ranges from −16.0 to (+16.0 − 1 LSB).

#### <span id="page-24-3"></span><span id="page-24-1"></span><span id="page-24-0"></span>**Examples**



The serial port accepts up to 24 bits on the input and is signextended to the full 28 bits of the DSP core. This allows internal gains of up to 24 dB without internal clipping.

A digital clipper circuit is used between the output of the DSP core and the DACs or serial port outputs (see [Figure 38\)](#page-24-2). This clips the top four bits of the signal to produce a 24-bit output with a range of +1.0 (minus 1 LSB) to −1.0. [Figure 38](#page-24-2) shows the maximum signal levels at each point in the data flow in both binary and decibel levels.



Figure 38. Numeric Precision and Clipping Structure

### <span id="page-24-2"></span>**ROMS AND REGISTERS**

The ADAV4601 contains four ROMS: program, instruction, parameter, and LUT. A default set of ROMs is stored on chip and is loaded on power-up. A set of ROMs defining a custom flow can be stored externally on an EEPROM and can be loaded after power-up.

#### **Program ROM**

Program ROM is 42-bits wide and occupies Address 0x1400 to Address 0x1FFF. This is where the audio flow generated in SigmaStudio is stored.

#### **Instruction ROM**

Instruction ROM is 33-bits wide and occupies Address 0x3000 to Address 0x327F. This is where the application layer register map is stored.

#### **Parameter ROM**

Parameter ROM is 28-bits wide and occupies Address 0x1000 to Address 0x13FF. Default parameters for default flow and custom flow are stored here.

#### **LUT ROM**

LUT ROM is 28-bits wide and occupies Address 0x4000 to Address 0x57FF. This contains the parameters for both flows combined.

### **SAFE LOADING TO PARAMETER RAM AND TARGET/SLEW RAM**

Up to five safe load registers can be loaded with parameter RAM address data. The data is transferred to the requested address when the RAM is idle. It is recommended to use this method for dynamic updates during run time. For example, a complete update of one biquad section can occur in one audio frame. This method is not available for writing to the program RAM or control registers.

There are ten safe load registers operating in pairs of five, where five of them store addresses and five of them store data. To safe load a register, move its address into a safe load address register and move its data into the corresponding safe load data register. If it is a parameter RAM, set Bit 4 in Register 0x0200 to 1 to initiate the safe load. If it is a target/slew RAM, set Bit 5 in Register 0x0200 to 1 to initiate the safe load.

The safe load data registers are located from Address 0x2040 to Address 0x2044 and are five-bytes wide.

The safe load address registers are located from Address 0x2045 to Address 0x2049 and are two-bytes wide.

The last five instructions of the program RAM are used for the safe load process; therefore, the program length should be limited to 2555 cycles (2560 − 5). It is guaranteed that the safe load occurs within one LRCLK period (21 μs at  $f_s = 48$  kHz) of the initiate safe transfer bit being set. Safe load only updates those safe load registers that have been loaded with new data since the last safe load operation. For example, if only two parameters or target RAM locations are updated, it is only necessary to load two of the safe load registers; the other safe load registers are ignored because they contain old data.

### **READ/WRITE DATA FORMATS**

The read/write formats of the control port are designed to be byte oriented. This allows easy programming of common microcontroller chips. To fit into a byte-oriented format, 0s are appended to the data fields before the MSB to extend the data-word to eight bits. For example, 28-bit words written to the parameter RAM are appended with four leading 0s to equal 32 bits (4 bytes); 40-bit words written to the program RAM are not appended with 0s because they are already a full five bytes. These zeropadded data fields are appended to a 3-byte field consisting of a 7-bit chip address, a read/write bit, and a 16-bit RAM/register address. The control port knows how many data bytes to expect based on the address given in the first three bytes.

The total number of bytes for a single location write command can vary from five bytes (for a control register write) to eight bytes (for a program RAM write). Burst mode can be used to fill contiguous register or RAM locations. A burst mode write begins by writing the address and data of the first RAM or register location to be written to. Rather than ending the control port transaction (by issuing a stop command in  $I^2C$  mode), as would be done in a single-address write, the next data-word can be written immediately without specifying its address.

<span id="page-25-0"></span>The ADAV4601 control port auto-increments the address of each write even across the boundaries of the different RAMs and registers.

### **TARGET/SLEW RAM**

The target/slew RAM is a bank of 64 RAM locations, each of which can be set to autoramp from one value to a desired final value in one of four modes.

When a program is loaded into the program RAM using one or more locations in the slew RAM to access the internal coefficient data, the target/slew RAM is used by the DSP. Typically, these coefficients are used for volume controls or smooth cross-fading effects, but they can also be used to update any value in the parameter RAM. Each of the 64 locations in the slew RAM is linked to a corresponding location in the target RAM. When a new value is written to the target RAM using the control port, the corresponding slew RAM location begins to ramp toward the target. The value is updated once per audio frame (LRCLK period).

The target RAM is 34 bits wide. The lower 28 bits contain the target data in 5.23 format for the linear and exponential (constant decibels and RC) ramp types. For constant time ramping, the lower 28 bits contain 16 bits in 2.14 format and 12 bits to set the current step. The upper six bits are used to determine the type and speed of the ramp envelope in all modes. The format of the data write for linear and exponential formats is shown in [Table 12](#page-25-1). [Table 13](#page-25-2) shows the data write format for the constant time ramping.

In normal operation, write data to the target/slew RAM using the safe load registers as described in the [Safe Loading to](#page-24-3)  [Parameter RAM and Target/Slew RAM](#page-24-3) section. A mute slew RAM bit is included in the audio core control register to simultaneously set all the slew RAM target values to 0. This is useful for implementing a global multichannel mute. When this bit is de-asserted, all slew RAM values return to their original premuted states.

#### **Table 12. Linear, Constant Decibels, and RC Ramp Data Write**

<span id="page-25-1"></span>

#### <span id="page-25-2"></span>**Table 13. Constant Time Ramp Data Write**



There are four types of ramping curves: linear, constant decibels, RC, and constant time.

- The linear ramping curve—The value slews to the target value using a fixed step size.
- The constant decibels ramping curve—The value slews to the target value using the current value to calculate the step size. The resulting curve has a constant rise and decay when measured in decibels.
- The RC ramping curve—The value slews to the target value using the difference between the target and current values to calculate the step size, resulting in a simple RC response.
- The constant time ramping curve—The value slews to the target value in a fixed number of steps in a linear fashion. The control port mute has no effect on this type of ramping curve.





The following sections detail how the control port writes to the target/slew RAM to control the time constant and ramp type parameters.

### **Ramp Types[1:3]—Linear, Constant Decibels, and RC (34-Bit Write)**

The target word for the first three ramp types is broken into three parts. The 34-bit command is written with six leading 0s to extend the data write to five bytes. The parts of the target RAM write are

- Ramp type (two bits)
- Time constant (four bits)
- $0000 =$  fastest
- …
- $1111 =$  slowest
- Data (28 bits): 5.23 format

### **Ramp Type 4—Constant Time (34-Bit Write)**

The target word for the constant time ramp type is written in five parts, with the 34-bit command written with six leading 0s to extend the data write to five bytes. The parts of the constant time target RAM write are

- Ramp type (two bits).
- Update step (one bit). Set to 1 when a new target is loaded to trigger a step value update. The value is automatically reset after the step value is updated.
- Number of steps (three bits). The number of steps needed to slew to the target value is set by these three bits, with the number of steps equal to  $2^{3-bit \text{ setting } + 6}$ .



Reserved (12 bits). When writing to the RAM, set all of these bits to 0.

#### **Target/Slew RAM Initialization**

On reset, the target/slew RAM initializes to preset values. The target RAM initializes to a linear ramp type with a time constant of 5 and the data set to 1.0. The slew RAM initializes to 1.0. These defaults result in a full-scale (1.0 to 0.0) ramp time of 21.3 ms.

#### **Linear Update**

A linear update is the addition or subtraction of a constant value, referred to as a step. The following equation describes this step size as

$$
Step = \frac{2^{13}}{\frac{10^{2 \times (t_{\text{CONST}} - 5)}}{20}}
$$

The result of the equation is normalized to a 5.23 data format. This produces a time constant range from 6.75 ms to 213.4 ms (−60 dB relative to 0 dB full scale). An example of this kind of update is shown in [Figure 39](#page-26-0) and [Figure 40](#page-26-1). All slew RAM figure examples, except the half-scale constant time ramp plot [\(Figure 45](#page-27-1)), show an increasing or decreasing ramp between −80 dB and 0 dB (full scale). All figures except the constant time plots [\(Figure 44,](#page-27-2) [Figure 45](#page-27-1), and [Figure 46\)](#page-27-3) use a time constant of 0x7 (0x0 being the fastest and 0xF being the slowest).

<span id="page-26-2"></span><span id="page-26-0"></span>

<span id="page-26-4"></span><span id="page-26-3"></span><span id="page-26-1"></span>

#### **Constant Decibels and RC Updates (Exponential)**

An exponential update is accomplished by shifts and additions with a range from 6.1 ms to 1.27 sec (−60 dB relative to 0 dB full scale). When the ramp type is set to 01 (constant decibels), each step size is set to the current value in the slew data. When the ramp type bits are set to 10 (RC), the step size is equal to the difference between the values in the target RAM and the slew RAM (see [Figure 41,](#page-26-2) [Figure 42,](#page-26-3) and [Figure 43](#page-26-4)).







Figure 42. Slew RAM—RC Update Increasing Ramp



Figure 43. Slew RAM—Constant Decibels and RC Updates Decreasing Ramp, Full Scale

### <span id="page-27-0"></span>**Constant Time Update**

A constant time update is calculated by adding a step value that is determined after each target is loaded. The equation for this step size is

Step = (Target Data − Slew Data)/(Number of Steps)

[Figure 44](#page-27-2) shows a plot of the target/slew RAM operating in constant time mode. For this example, 128 steps are used to reach the target value. This type of ramping takes a fixed amount of time for a given number of steps, regardless of the difference in the initial state and the target value. [Figure 45](#page-27-1) shows a plot of a constant time ramp from −80 dB to −6 dB (half scale) using 128 steps; therefore, the ramp takes the same amount of time as the previous ramp from −80 dB to 0 dB. A constant time decreasing ramp plot is shown in [Figure 46](#page-27-3).

<span id="page-27-3"></span>

<span id="page-27-2"></span>Figure 44. Slew RAM—Constant Time Update Increasing Ramp, Full Scale



<span id="page-27-1"></span>Figure 45. Slew RAM—Constant Time Update Increasing Ramp, Half Scale



Figure 46. Slew RAM—Constant Time Update Decreasing Ramp, Full Scale

### **LAYOUT RECOMMENDATIONS**

### **Parts Placement**

The priority for decoupling is VREF, FILTA, FILTD, PLL\_LF, and finally the supplies. For effective decoupling in all cases, make sure the decoupling capacitor sees the respective ground pin before the ground plane.

The 1 nF and 100 nF bypass capacitors for the PLL loop filter should be placed as close as possible to the ADAV4601. All 10 μF and 0.1 μF bypass capacitors, which are recommended for every analog, digital, and power/ground pair, should also be placed as close as possible to the ADAV4601 with priority given to the 0.1 μF capacitor.

The ADC input voltage-to-current resistors and the ADC current set resistor should be placed as close as possible to the respective pins.

### **Crystal Oscillator Circuit**

All traces in the crystal oscillator circuit (see [Figure 22\)](#page-16-1) should be kept as short as possible to minimize stray capacitance. In addition, avoid long board traces connected to any of these components because such traces may affect crystal startup and operation.

### **PWM Outputs**

All PWM output differential pairs should be matched in length, that is,  $PWM1A = PWM1B$ ,  $PWM2A = PWM2B$ .

#### **Grounding**

 $\frac{1}{30}$   $\frac{1}{35}$  A split ground plane should be used in the layout of the ADAV4601 with the analog and digital grounds connected underneath the ADAV4601 using a single link. This layout is to avoid possible ground loop currents in the analog and digital ground planes. Components in the analog signal path should be placed away from the digital signals. No signal traces should cross the gap between the planes.

### <span id="page-28-0"></span>TYPICAL APPLICATION DIAGRAM



Figure 47. Typical Application Circuit



<span id="page-29-0"></span>Figure 48. Default Audio Processing Flow

# <span id="page-30-0"></span>AUDIO FLOW CONTROL REGISTERS

### **DETAILED REGISTER DESCRIPTIONS**

### **Address 0x0100 Mux Select 1 Register (Default: 0x0000)**

**Table 15.** 



### **Address 0x0101 Mux Select 2 Register (Default: 0x0000)**

#### **Table 16.**







### **Address 0x0103 SDO0/AUXOUT3 and SPDIF Input Trim Register (Default: 0x0E0E)**





### **Address 0x0104 AUXOUT1 Input Trim Register (Default: 0x0E0E)**

**Table 19. Bit No. Bit Name Description Default**  Bits[15:14] Reserved Always write as 0 if writing to this register. 2008 Rists[15:14] Reserved Bits[13:8] AUXOUT1 input trim | These register bits are used to gain or attenuate the input to the AUXOUT1 channel processing path from −14 dB to +14 dB in +1 dB steps. 001110  $0x00 = +14 dB$  $0x01 = +13 dB$ . The contract of  $0x07 = +7$  dB . The contract of  $0x0E = 0 dB$ . The contract of  $0x15 = -7$  dB  $0x1B = -13 dB$  $0x1C = -14 dB$ Bits[7:0] Reserved Always write as 0 if writing to this register. 00000000

#### **Address 0x0105 Main Delay Register (Default: 0x0000)**

#### **Table 20.**



### **Address 0x0106 Automatic Volume Control (Default: 0x350C)**





### **Address 0x0107 Main Sever Band EQ Control Register (Default: 0x0018)**

### **Address 0x0108 Main Channel Loudness Register (Default: 0x0000)**

**Table 23.** 







### **Address 0x010A Crossover Trim Register (Default: 0x0E0E)**





#### **Address 0x010B ADI Bass Control Register (Default: 0x0062)**

**Table 26. Bit No. Bit Name Description Default**  Bits[15:9] Reserved Always write as 0 if writing to this register. 0000000 Bits[8:4] Boost value The boost ranges from 0 dB to 31 dB, and it controls the maximum dynamic gain applied to the algorithm. 00110  $0x00 = 0$  dB  $0x01 = 1 dB$  $0x02 = 2 dB$  $0x03 = 3 dB$  $0x04 = 4 dB$  $0x05 = 5 dB$  $0x06 = 6 dB$  $0x07 = 7 dB$ where the property of the property of the  $0x1E = 30 dB$  $0x1F = 31 dB$ Bits[3:0] Boost frequency The boost frequency ranges from 20 Hz to 320 Hz, and it designates the center frequency for the boosting filter. The frequency is increased in 20 Hz steps. 0010  $0x0 = 20$  Hz  $0x1 = 40$  Hz  $0x2 = 60$  Hz  $0x3 = 80$  Hz where the property of the property of the  $0xE = 300 Hz$  $0xF = 320 Hz$ 

#### **Address 0x010C and Address 0x010D Tweeter Left Balance Control Registers (Default: 0x0080, 0x0000)**

These two registers (0x010C and 0x010D) control the balance for the left tweeter output.

The balance control words are 28-bit words in twos complement and a 5.23 format. This means there are five bits to the left of the decimal point of which the most significant bit is the sign bit.

To simplify updating the tweeter left balance control, the I<sup>2</sup>C address pointer auto-increments when writing and reading. This means that the balance control register can be updated in a single I<sup>2</sup>C block write. Therefore, it is recommended that the tweeter left balance control be updated using the following  $I<sup>2</sup>C$  write format:

<dev addr><010C><32-bit data transfer>

Note that the tweeter left balance control is a 32-bit parameter; therefore, both Register 0x010C and Register 0x010D must be written to. Writing anything less than the 32 bits to these registers does not update the parameter.

**Table 27.** 



#### **Address 0x010E and Address 0x010F Tweeter Right Balance Control Registers (Default: 0x0080, 0x0000)**

These two registers (0x010E and 0x010F) control the balance for the right tweeter output.

The balance control words are 28-bit words in twos complement and a 5.23 format. This means there are five bits to the left of the decimal point of which the most significant bit is the sign bit.

#### **Table 28.**



#### **Address 0x0110 and Address 0x0111 Woofer Left Balance Control Registers (Default: 0x0080, 0x0000)**

These two registers control the balance for the left woofer output.

The balance control words are 28-bit words in twos complement and a 5.23 format. This means there are five bits to the left of the decimal point of which the most significant bit is the sign bit.

**Table 29.** 



### **Address 0x0112 and Address 0x0113 Woofer Right Balance Control Registers (Default: 0x0080, 0x0000)**

These two registers control the balance for the right tweeter output.

The balance control words are 28-bit words in twos complement and a 5.23 format. This means there are five bits to the left of the decimal point of which the most significant bit is the sign bit.

### **Table 30.**



#### **Address 0x0114 and Address 0x0115 Main Volume Control Registers (Default: 0x0080, 0x0000)**

These two registers control the volume for the main channel output.

The volume control words are 28-bit words in twos complement and a 5.23 format. This means there are five bits to the left of the decimal point of which the most significant bit is the sign bit.

#### **Table 31.**



### **Address 0x0116 Tweeter Peak Limiter Control Register (Default: 0x0F00)**

This register controls the peak limiter for the main output tweeter.

#### **Table 32.**





### **Address 0x0117 Woofer Peak Limiter Control Register (Default: 0x0F00)**







#### **Address 0x0118 Headphone 1/AUXOUT4 Seven Band EQ Control Register (Default: 0x0018)**

### **Address 0x011A and Address 0x011B Headphone 1/AUXOUT4 Left Balance Control Registers (Default: 0x0080, 0x0000)**

These two registers control the balance for the Left Headphone 1 and AUXOUT 4 output.

The balance control words are 28-bit words in twos complement and a 5.23 format. This means there are five bits to the left of the decimal point of which the most significant bit is the sign bit.

**Table 35.** 

**Table 34.** 



#### **Address 0x011C and Address 0x011D Headphone 1/AUXOUT4 Right Balance Control Registers (Default: 0x0080, 0x0000)**

These two registers control the balance for the Right Headphone 1 and AUXOUT 4 output.

The balance control words are 28-bit words in twos complement and a 5.23 format. This means there are five bits to the left of the decimal point of which the most significant bit is the sign bit.

**Table 36.** 

| <b>Bit No.</b> | <b>Bit Name</b>                               | <b>Description</b>                                                                | Default          |
|----------------|-----------------------------------------------|-----------------------------------------------------------------------------------|------------------|
| Bits[15:12]    | Reserved                                      | Always write as 0 if writing to this register.                                    | 0000             |
| Bits[11:0]     | Woofer left balance<br>control register[27:0] | 0x011C Bits[11:0] = Headphone 1/AUXOUT 4 right balance<br>control register[27:16] | 000010000000     |
| Bits[15:0]     | Woofer left balance<br>control register[27:0] | 0x011D Bits[15:0] = Headphone 1/AUXOUT 4 right balance<br>control register[15:0]  | 0000000000000000 |

### **Address 0x011E and Address 0x011F Headphone 1/AUXOUT4 Volume Control Registers (Default: 0x0080, 0x0000)**

These two registers control the volume for the headphone and AUXOUT4 outputs.

The volume control words are 28-bit words in twos complement and a 5.23 format. This means there are five bits to the left of the decimal point of which the most significant bit is the sign bit.

**Table 37.** 



### **Address 0x0120 Headphone 1/AUXOUT4 Channel Loudness Register (Default: 0x0000)**



#### **Address 0x0121 Mute Control Register (Default: 0x0000)**





#### **Address 0x0122 Audio Flow Control Register (Default: 0x8001)**

**Table 40.**  Bit No. | Bit Name | Description | Description | Description | Description | Default | Default | Default | Description | Des Bit[15] Reserved Always write a 1 if writing to this register. Bit[14] Enable AVC When set to 1, it enables the AVC function. 0  $0b =$  disabled  $1b =$ enabled Bit[13] Enable main delay When set to 1, it enables the lip synchronization delay.  $0<sub>b</sub> =$  disabled  $1b =$ enabled Bit[12] Enable main EQ When set to 1, it enables the seven band equalizer. 0  $0b =$  disabled  $1b =$ enabled Bit[11] Enable ADI bass When set to 1, it enables the ADI bass. 0  $0b =$  disabled  $1b =$ enabled Bit[10] Enable main loudness When set to 1, it enables the loudness.  $0<sub>b</sub> =$  disabled  $1b =$ enabled Bit[9] | Enable main beeper When set to 1, it leaves only the beeper on the main channel. By default, this register bit is set to 0, which means the main channel input is added to the beeper. 0 0b = beeper and channel  $1b =$  beeper only Bit[8] | Enable main limiter | When set to 1, it enables the tweeter and woofer peak limiters. | 0 | 0 | 0 | 0  $0b =$  disabled  $1b =$ enabled Bit[7] | Enable speaker EQ | When set to 1, it enables the eight band speaker equalizer for the tweeter output. 0  $0b =$  disabled  $1b =$ enabled Bit[6]  $\vert$  Enable crossover bypass When set to 1, it enables the crossover low-pass and high-pass filters for the main channel.  $\vert$  0  $0<sub>b</sub> =$  disabled  $1b =$ enabled Bit[5] Tweeter output control When set to 1, the tweeter and woofer outputs are added together and output on the tweeter output. 0  $0b =$  tweeter only  $1b =$  tweeter and woofer Bit[4] Finable subchannel LPF Used to control the LPF on the subchannel.  $0b =$ enabled  $1b =$  disabled Bit[3] Enable HP1 EQ When set to 1, it enables the seven band equalizer for the Headphone 1 channel.  $0<sub>b</sub> =$  disabled  $1b =$ enabled



### **Address 0x0123 Main Beeper Control Register (Default: 0x0005)**

This register controls the main beeper block.





### **Address 0x0124 Low-Pass Filter (Subchannel) Register (Default: 0x0003)**

This register is used to control the low-pass filter cutoff frequency for the subwoofer channel.

**Table 42.** 



### **Address 0x0126 SRC Delay Register (Default: 0x0000)**

This register is used to set the delay for the SRC channel.



#### **Address 0x0127 SRC Control Register (Default: 0x0030)**

This register is used to enable the DSP mute circuit for SRC1 and SRC2. If SRC is enabled and detects an error, it will mute the output of the SRC. It also bypasses the de-emphasis filters of the SRC.



# <span id="page-47-0"></span>MAIN CONTROL REGISTERS

### **DETAILED REGISTER DESCRIPTIONS**

### **Address 0x0000 Initialization Control Register (Default: 0x0080)**

**Table 45.** 









### **Address 0x0005 Analog Power Management 1 Register (Default: 0x8000)**

**Table 47.** 





### **Address 0x0006 Analog Power Management 2 Register (Default: 0x0000)**

### **Table 48.**





### **Table 49.**



### **Address 0x0009 SPDIF Transmitter Control Register (Default: 0x0000)**

### **Table 50.**





#### **Table 51.**





### **Address 0x000B Headphone Control Register (Default: 0x0000)**



#### **Address 0x000C Serial Port Control 2 Register (Default: 0x8004)**

It should be noted that SDIN3, LRCLK0, BCLK0, LRCLK1, BCLK1, LRCLK2, and BCLK2 can also be used as SPDIF\_IN0, SPDIF\_IN1, SPDIF\_IN2, SPDIF\_IN3, SPDIF\_IN4, SPDIF\_IN5, and SPDIF\_IN6.





### **Address 0x0018 Audio Mute Control 1 Register (Default: 0x7F00)**

### **Table 54.**





### **Address 0x0019 PWM Status Register (Default: 0x0000)**



### **Address 0x001F PWM Control Register (Default: 0x1070)**



### **Address 0x008A SRC Configuration 3 Register (Default: 0x0032)**



#### **Address 0x008E SPDIF Transmitter Control 2 Register (Default: 0x002D)**

#### **Table 58. Bit No. Bit Name Description Default**  Bits[15:8] Reserved Always write as 0 if writing to this register. 00000000 Bits[7:4] Channel status sampling frequency Used to set the channel status sampling rate in the SPDIF transmitted stream; should not change the sample rate but only the status bits. 0010  $0x0 = 44.1$  kHz  $0x2 = 48$  kHz  $0x3 = 32$  kHz Bit[3] SPDIF TX word length field size Selects the maximum SPDIF transmitter word length. 1 0b = 20 bits maximum  $1b = 24$  bits maximum Bits[2:0] Transmitter word length Used to select how many of the bits set by Bit[3] carry valid data. If 24-bit maximum 101  $0x5 = 24$  bits  $0x4 = 23$  bits  $0x2 = 22$  bits  $0x6 = 21$  bits  $0x1 = 20$  bits If 20-bit maximum  $0x5 = 20$  bits  $0x4 = 19$  bits  $0x2 = 18$  bits  $0x6 = 17$  bits  $0x1 = 16$  bits

### **Address 0x0200 EEPROM Self Boot Control Register (Default: 0x0000)**





### **Address 0x0316 EEPROM Device Address Register (Default: 0x0050)**

#### **Table 60.**



### **Address 0x0317 EEPROM Data Address Register (Default: 0x0000)**

### **Table 61.**



# <span id="page-57-1"></span><span id="page-57-0"></span>OUTLINE DIMENSIONS



Dimensions shown in millimeters

#### **ORDERING GUIDE**



1 Z = RoHS Compliant Part. The ADAV4601 is a Pb-free, environmentally friendly product. It is manufactured using the most up-to-date materials and processes. The coating on the leads of each device is 100% pure Sn electroplate. The device is suitable for Pb-free applications and can withstand surface-mount soldering at up to 255°C (±5°C). In addition, it is backward compatible with conventional SnPb soldering processes. This means the electroplated Sn coating can be soldered with Sn/Pb solder pastes at conventional reflow temperatures of 220°C to 235°C.

# **NOTES**

### **NOTES**

Purchase of licensed I<sup>2</sup>C components of Analog Devices or one of its sublicensed Associated Companies conveys a license for the purchaser under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

**©2008–2009 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D07070-0-9/09(B)** 



www.analog.com

Rev. B | Page 60 of 60