# TUSB9260 USB 3.0 TO SATA BRIDGE

# **Data Manual**



PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

Literature Number: SLLS962D December 2009-Revised May 2011



# Contents

| 1      | MAII | N FEATURES                                          |
|--------|------|-----------------------------------------------------|
|        | 1.1  | TUSB9260 Features                                   |
|        | 1.2  | Target Applications                                 |
| 2      | INTE | RODUCTION                                           |
|        | 2.1  | System Overview                                     |
|        | 2.2  | Device Block Diagram6                               |
| 3      | OPE  | RATION                                              |
|        | 3.1  | General Functionality                               |
|        | 3.2  | Firmware Support                                    |
|        | 3.3  | GPIO/PWM LED Designations                           |
|        | 3.4  | Power Up and Reset Sequence                         |
| 4<br>5 |      | NAL DESCRIPTIONS                                    |
|        | 5.1  | Clock Source Requirements                           |
|        | 5.2  | Clock Source Selection Guide                        |
|        | 5.3  | Oscillator 16                                       |
|        | 5.4  | Crystal                                             |
| 6      | ELE  | CTRICAL SPECIFICATIONS 17                           |
|        | 6.1  | Absolute Maximum Ratings                            |
|        | 6.2  | Recommended Operating Conditions                    |
|        | 6.3  | DC Electrical Characteristics for 3.3-V Digital I/O |
| 7      | POW  | VER CONSUMPTION 18                                  |





# List of Figures

| 2-1 | Device Block Diagram        | <u>7</u>  |
|-----|-----------------------------|-----------|
| 5-1 | Typical Crystal Connections | <u>15</u> |



# **List of Tables**

| GPIO/PWM LED Designations | 9                                                                                                                                                                                                                                                                                                                                         |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I/O Definitions           | 11                                                                                                                                                                                                                                                                                                                                        |
| Clock and Reset Signals   | 11                                                                                                                                                                                                                                                                                                                                        |
| SATA Interface Signals    | 11                                                                                                                                                                                                                                                                                                                                        |
|                           |                                                                                                                                                                                                                                                                                                                                           |
| -                         |                                                                                                                                                                                                                                                                                                                                           |
|                           |                                                                                                                                                                                                                                                                                                                                           |
| Power and Ground Signals  | 14                                                                                                                                                                                                                                                                                                                                        |
|                           |                                                                                                                                                                                                                                                                                                                                           |
|                           |                                                                                                                                                                                                                                                                                                                                           |
|                           |                                                                                                                                                                                                                                                                                                                                           |
|                           |                                                                                                                                                                                                                                                                                                                                           |
|                           | GPIO/PWM LED Designations  I/O Definitions  Clock and Reset Signals  SATA Interface Signals  USB Interface Signals  Serial Peripheral Interface (SPI) Signals  JTAG, GPIO, and PWM Signals  Power and Ground Signals  Oscillator Specification  Crystal Specification  SuperSpeed USB Power Consumption  High Speed USB Power Consumption |



# **USB 3.0 TO SATA BRIDGE**

Check for Samples: TUSB9260

## 1 MAIN FEATURES

### 1.1 TUSB9260 Features

- Universal Serial Bus (USB)
  - SuperSpeed USB 3.0 Compliant TID 340000007
    - Integrated Transceiver Supports SS/HS/FS Signaling
  - Best in Class Adaptive Equalizer
    - · Allows for Greater Jitter Tolerance in the Receiver
  - USB Class Support
    - USB Attached SCSI Protocol (UASP)
    - USB Mass Storage Class Bulk-Only Transport (BOT)
    - Support for Error Conditions Per the 13 Cases (Defined in the BOT Specification)
    - USB Bootability Support
    - USB Human Interface Device (HID)
  - Supports Firmware Update Via USB, Using a TI Provided Application
- SATA Interface
  - Serial ATA Specification Revision 2.6
    - gen1i, gen1m, gen2i, and gen2m
  - Support for Mass-Storage Devices Compatible With the ATA/ATAPI-8 Specification
- Integrated ARM Cortex M3 Core
  - Customizable Application Code Loaded From EEPROM Via SPI Interface
  - Two Additional SPI Port Chip Selects for Peripheral Connection
  - Up to 12 GPIOs for End-User Configuration
    - 2 GPIOs Have PWM Functionality for LED Blink Speed Control
  - Serial Communications Interface for Debug (UART)
- General Features
  - Can Operate from Either a Single Low Cost Crystal or Clock Oscillator
    - Supports 40 MHz
  - A JTAG Interface is Used for IEEE1149.1 and IEEE1149.6 Boundary Scan
  - Available in a Fully RoHS Compliant Package

## 1.2 Target Applications

- External HDD/SSD
- External DVD
- External CD
- HDD-Based Portable Media Player



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



### 2 INTRODUCTION

# 2.1 System Overview

The TUSB9260 is an ARM cortex M3 microcontroller based USB 3.0 to serial ATA bridge. It provides the necessary hardware and firmware to implement a USB attached SCSI protocol (UASP) compliant mass storage device suitable for bridging hard disk drives (HDD), solid state disk drives (SSD), optical drives and other compatible SATA 1.5-Gbps or SATA 3.0-Gbps devices to a USB 3.0 bus. In addition to UASP support, the firmware implements the mass storage class bulk-only transport (BOT), and USB human in-terface device (HID) interfaces.



(1) USB connection is made at either SuperSpeed or High-Speed depending on the upstream connection support.

# 2.2 Device Block Diagram

The major functional blocks are as follows:

- Cortex M3 microcontroller subsystem including the following peripherals:
  - Time interrupt modules, including watchdog timer
  - Universal asynchronous receive/transmit (SCI)
  - Serial peripheral interface (SPI)
  - General purpose input/output (GPIO)
  - PWM for support of PWM outputs (PWM)
- USB 3.0 core (endpoint controller) and integrated SuperSpeed PHY
- AHCI compliant SATA controller and integrated SATA PHY
  - Supporting gen1i, gen1m, gen2i, and gen2m
- · Chip level clock generation and distribution
- Support for JTAG 1149.1 and 1149.6





Figure 2-1. Device Block Diagram



### 3 OPERATION

# 3.1 General Functionality

The TUSB9260 ROM contains boot code that executes after a global reset which performs the initial con-figuration required to load a firmware image from an attached SPI flash memory to local RAM. In the ab-sence of an attached SPI flash memory or a valid image in the SPI flash memory, the firmware will idle and wait for a connection from a USB host through its HID interface which is also configured from the boot code. The latter can be accomplished using a custom application or driver to load the firmware from a file resident on the host system.

Once the firmware is loaded it configures the SATA advanced host controller interface host bus adapter (AHCI) and the USB device controller. In addition, the configuration of the AHCI includes a port reset which initiates an out of band (OOB) TX sequence from the AHCI link layer to determine if a device is connected, and if so negotiate the connection speed with the device (3.0 Gbps or 1.5 Gbps).

The configuration of the USB device controller includes creation of the descriptors and configuration of the device endpoints for support of UASP and USB mass storage class bulk-only transport (BOT). In addition, the firmware provides any other custom configuration required for application specific implementation, for example a HID interface for user initiated backup.

After USB device controller configuration is complete, if a SATA device was detected during the AHCI con-figuration the firmware connects the device to the USB bus when VBUS is detected. According to the USB 3.0 specification, the TUSB9260 will initially try to connect at SuperSpeed, if successful it will enter U0; otherwise, after the training time out it will enable the DP pull up and connect as a USB 2.0 high-speed or full-speed device depending on the speed supported by host or hub port.

When connected, the firmware presents the BOT interface as the primary interface and the UASP inter-face as the secondary interface. If the host stack is UASP aware, it can enable the UASP interface using a SET\_INTERFACE request for alternate interface 1.

Following speed negotiation, the device should transmit a device to host (D2H) FIS with the device signature. This first D2H FIS is received by the link layer and copied to the port signature register. When firmware is notified of the device connection it queries the device for capabilities using the IDENTIFY DEVICE command. Firmware then configures the device as appropriate for its interface and features supported, for example an HDD that supports native command queuing (NCQ).

The configuration of the USB device controller includes creation of the descriptors, configuration of the device endpoints for support of UASP and USB mass storage class bulk-only transport (BOT), allocation of memory for the transmit request blocks (TRBs), and creation of the TRBs necessary to transmit and receive packet data over the USB. In addition, the firmware provides any other custom configuration required for application specific implementation, for example a HID interface for user initiated backup.

After USB device controller configuration is complete, if a SATA device was detected during the AHCI configuration the firmware connects the device to the USB bus when VBUS is detected. According to the USB 3.0 specification, the TUSB9260 will initially try to connect at SuperSpeed, if successful it will enter U0; otherwise, after the training time out it will enable the DP pull up and connect as a USB 2.0 high-speed or full-speed device depending on the speed supported by host or hub port.

When connected as a SuperSpeed device, the firmware presents the UASP interface as the primary interface, and the BOT interface as a secondary interface. If the host stack is not UASP aware, it can enable the BOT interface using a SET\_INTERFACE request for alternate interface 1.



#### 3.2 **Firmware Support**

Default firmware support is provided for the following:

- USB 3.0 SuperSpeed and USB 2.0 High-Speed and Full-Speed
- USB Attached SCSI Protocol (UASP)
- USB Mass Storage Class (MSC) Bulk-Only Transport (BOT)
  - Including the 13 Error Cases
- USB Mass Storage Specification for Bootability
- USB Device Class Definition for Human Interface Devices (HID)
  - Firmware Update and Custom Functionality (e.g. One-Touch Backup)
- Serial ATA Advanced Host Controller Interface (AHCI)
- General Purpose Input/Output (GPIO)
  - LED Control and Custom Functions (e.g. One-Touch Backup Control)
- Pulse Width Modulation (PWM)
  - LED Dimming Control
- Serial Peripheral Interface (SPI)
  - Firmware storage and storing Custom Device Descriptors
- Serial Communications Interface (SCI)
  - Debug Output Only

#### 3.3 **GPIO/PWM LED Designations**

The default firmware provided by TI drives the GPIO and PWM outputs as listed in the table below.

Table 3-1. GPIO/PWM LED Designations

| GPIO0              | SW heartbeat                                   |                         |  |  |  |  |
|--------------------|------------------------------------------------|-------------------------|--|--|--|--|
|                    |                                                | 00: U3 state or default |  |  |  |  |
| GPIO1/GPIO5        | USB3 power state (U0-U3)                       | 01: U2 state            |  |  |  |  |
| GPIO1/GPIO5        | USBS power state (UU-US)                       | 10: U1 state            |  |  |  |  |
|                    |                                                | 11: U0 state            |  |  |  |  |
| GPIO2              | HS/FS suspend                                  |                         |  |  |  |  |
| GPIO3              | Push button input on customer board            |                         |  |  |  |  |
| GPIO4              | Not used                                       |                         |  |  |  |  |
| GPIO6              | FS/HS connected                                |                         |  |  |  |  |
| GPIO7              | SS connected                                   |                         |  |  |  |  |
| PWM0               | Disk activity                                  |                         |  |  |  |  |
| PWM1               | U3 or HS/FS suspend state (fades high and low) |                         |  |  |  |  |
| GPIO10<br>(SPICS1) | Not used                                       |                         |  |  |  |  |
| GPIO11<br>(SPICS2) | Not used                                       |                         |  |  |  |  |

The LED's on the TUSB9260 Product Development Kit (PDK) board are connected as in the table above. Please see the TUSB9260 PDK Guide (SLLA303) for more information on GPIO LED connection and usage. This EVM is available for purchase, contact TI for ordering information.

> Submit Documentation Feedback Product Folder Link(s): TUSB9260



# 3.4 Power Up and Reset Sequence

The TUSB9260 does not have specific power sequencing requirements with respect to the core power (VDD), I/O power (VDD33), or analog power (VDDA11, VDDA33, VDDA18, and VDDR18). The core power (VDD) or IO power (VDD33) may be powered up for an indefinite period of time while others are not powered up if all of these constraints are met:

- All maximum ratings and recommended operating conditions are observed.
- All warnings about exposure to maximum rated and recommended conditions are observed, par-ticularly junction temperature. These apply to power transitions as well as normal operation.
- Bus contention while VDD33 is powered up must be limited to 100 hours over the projected life-time of the device.
- Bus contention while VDD33 is powered down may violate the absolute maximum ratings.

A supply bus is powered up when the voltage is within the recommended operating range. It is powered down when it is below that range, either stable or in transition.

A minimum reset duration of 1 ms is required. This is defined as the time when the power supplies are in the recommended operating range to the de-assertion of GRSTz.



# 4 SIGNAL DESCRIPTIONS

Table 4-1. I/O Definitions

| I/O TYPE | DESCRIPTION                 |
|----------|-----------------------------|
| I        | Input                       |
| 0        | Output                      |
| I/O      | Input - Output              |
| PU       | Internal pull-up resistor   |
| PD       | Internal pull-down resistor |
| PWR      | Power signal                |

Table 4-2. Clock and Reset Signals

| TERMINAL     |            |             |                                                                                                                                                                                                                                                   |                                                                |                                                   |  |  |
|--------------|------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------|--|--|
| NAME         | PIN<br>NO. | I/O         | DESCRIPTION                                                                                                                                                                                                                                       |                                                                |                                                   |  |  |
| GRSTz        | 4          | I<br>PU     | Global power reset. This reset brings all of the TUSB9260 internal registers to their default states. When GRSTz is asserted, the device is completely nonfunctional.                                                                             |                                                                |                                                   |  |  |
| XI           | 52         | 1           | Crystal input. This terminal is the crystal input for the internal oscillator. The input may alternately be driven by the output of an external oscillator. When using a crystal a 1-M $\Omega$ feedback resistor is required between X1 and XO.  |                                                                |                                                   |  |  |
| хо           | 54         | 0           | Crystal output. This terminal is the crystal output for the internal oscillator. If XI is driven by an external oscillator this pin may be left unconnected. When using a crystal a 1-M $\Omega$ feedback resistor is required between X1 and XO. |                                                                |                                                   |  |  |
|              |            |             |                                                                                                                                                                                                                                                   | erminals indicate the oscillate nultiplier. The field encoding | or input frequency and are used to is as follows: |  |  |
|              |            | 31, 30 I PU | FREQSEL[1]                                                                                                                                                                                                                                        | FREQSEL[0]                                                     | INPUT CLOCK FREQUENCY                             |  |  |
| FREQSEL[1:0] | 31, 30     |             | 0                                                                                                                                                                                                                                                 | 0                                                              | Reserved                                          |  |  |
|              |            |             | 0                                                                                                                                                                                                                                                 | 1                                                              | Reserved                                          |  |  |
|              |            |             | 1                                                                                                                                                                                                                                                 | 0                                                              | Reserved                                          |  |  |
|              |            |             | 1                                                                                                                                                                                                                                                 | 1                                                              | 40 MHz                                            |  |  |

# Table 4-3. SATA Interface Signals<sup>(1)</sup>

| TERMINAL    |            |     |                                                     |  |
|-------------|------------|-----|-----------------------------------------------------|--|
| NAME        | PIN<br>NO. | I/O | DESCRIPTION                                         |  |
| SATA_TXP 57 |            | 0   | Serial ATA transmitter differential pair (positive) |  |
| SATA_TXM 56 |            | 0   | Serial ATA transmitter differential pair (negative) |  |
| SATA_RXP 60 |            | I   | Serial ATA receiver differential pair (positive)    |  |
| SATA_RXM 59 |            | I   | Serial ATA receiver differential pair (negative)    |  |

(1) Note that the default firmware and reference design for the TUSB9260 have the SATA TXP/TXM swapped for ease of routing in the reference design. If you plan to use the TI default firmware please review the reference design in the TUSB9260 DEMO User's Guide (SLLU131) for proper SATA connection.



# Table 4-4. USB Interface Signals

| TERMINAL  NAME PIN NO. |    |     |                                                                                                      |
|------------------------|----|-----|------------------------------------------------------------------------------------------------------|
|                        |    | I/O | DESCRIPTION                                                                                          |
| USB_SSTXP              | 43 | 0   | USB SuperSpeed transmitter differential pair (positive)                                              |
| USB_SSTXM              | 42 | 0   | USB SuperSpeed transmitter differential pair (negative)                                              |
| USB_SSRXP              | 46 | I   | USB SuperSpeed receiver differential pair (positive)                                                 |
| USB_SSRXM              | 45 | I   | USB SuperSpeed receiver differential pair (negative)                                                 |
| USB_DP                 | 36 | I/O | USB High-speed differential transceiver (positive)                                                   |
| USB_DM                 | 35 | I/O | USB High-speed differential transceiver (negative)                                                   |
| USB_VBUS               | 33 | I   | USB bus power                                                                                        |
| USB_R1                 | 39 | 0   | Precision resistor reference. A 10-k $\Omega$ ±1% resistor should be connected between R1 and R1RTN. |
| USB_R1RTN 40           |    | I   | Precision resistor reference return                                                                  |

# Table 4-5. Serial Peripheral Interface (SPI) Signals

| TERMINAL        | TERMINAL   |         |                                                                                                |  |  |
|-----------------|------------|---------|------------------------------------------------------------------------------------------------|--|--|
| NAME            | PIN<br>NO. | I/O     | DESCRIPTION                                                                                    |  |  |
| SPI_SCLK        | 17         | O PU    | SPI clock                                                                                      |  |  |
| SPI_DATA_IN     | 18         | l<br>PU | SPI master data in                                                                             |  |  |
| SPI_DATA_OUT 20 |            | O<br>PU | SPI master data out                                                                            |  |  |
| SPI_CS0 21      |            | O<br>PU | Primary SPI chip select for Flash RAM                                                          |  |  |
| SPI_CS2/        | 23         | I/O     | SPCI chip select for additional peripherals. When not used for SPI chip select this pin may be |  |  |
| GPIO11          | 23         | PU      | used as general purpose I/O.                                                                   |  |  |
| SPI_CS1/        | 22         | I/O     | SPCI chip select for additional peripherals. When not used for SPI chip select this pin may be |  |  |
| GPIO10          | 22         | PU      | used as general purpose I/O.                                                                   |  |  |



# Table 4-6. JTAG, GPIO, and PWM Signals

| TERMINAL      |            |                        |                                                                                                                                                           |  |  |  |  |
|---------------|------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME          | PIN<br>NO. | I/O                    | DESCRIPTION                                                                                                                                               |  |  |  |  |
| JTAG_TCK      | 25         | I<br>PD                | JTAG test clock                                                                                                                                           |  |  |  |  |
| JTAG_TDI      | 26         | I<br>PU                | JTAG test data in                                                                                                                                         |  |  |  |  |
| JTAG_TDO      | 27         | O<br>PD                | JTAG test data out                                                                                                                                        |  |  |  |  |
| JTAG_TMS      | 28         | I<br>PU                | JTAG test mode select                                                                                                                                     |  |  |  |  |
| JTAG_TRSTz    | 29         | I<br>PD                | JTAG test reset                                                                                                                                           |  |  |  |  |
| GPIO9/UART_TX | 6          | I/O<br>PU              | GPIO/UART transmitter. This terminal can be configured as a GPIO or as the transmitter for a UART channel. This pin defaults to a general purpose output. |  |  |  |  |
| GPIO8/UART_RX | 5          | I/O<br>PU              | GPIO/UART receiver. This terminal can be configured as a GPIO or as the receiver for a UART channel. This pin defaults to a general purpose output.       |  |  |  |  |
| GPIO7         | 16         | I/O<br>PD              |                                                                                                                                                           |  |  |  |  |
| GPIO6         | 15         | I/O<br>PD              |                                                                                                                                                           |  |  |  |  |
| GPIO5         | 14         | I/O<br>PD              |                                                                                                                                                           |  |  |  |  |
| GPIO4         | 13         | I/O<br>PD              |                                                                                                                                                           |  |  |  |  |
| GPIO3         | 11         | I/O<br>PD              | Configurable as general purpose input/outputs                                                                                                             |  |  |  |  |
| GPIO2         | 10         | I/O<br>PD              |                                                                                                                                                           |  |  |  |  |
| GPIO1         | 9          | I/O<br>PD              |                                                                                                                                                           |  |  |  |  |
| GPIO0         | 8          | I/O<br>PD              |                                                                                                                                                           |  |  |  |  |
| PWM0          | 2          | O<br>PD <sup>(1)</sup> | Date With Maddation (DMM) Control of the 15 of the 150                                                                                                    |  |  |  |  |
| PWM1          | 3          | O<br>PD <sup>(1)</sup> |                                                                                                                                                           |  |  |  |  |

<sup>(1)</sup> PWM pull down resistors are disabled by default. A firmware modification is required to turn them on. All other internal pull up/down resistors are enabled by default.



# **Table 4-7. Power and Ground Signals**

| TERMINA | \L                                                                      |     |                                                                                                                                                                                                                      |  |
|---------|-------------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME    | PIN<br>NO.                                                              | I/O | DESCRIPTION                                                                                                                                                                                                          |  |
| VDDR18  | 48, 62                                                                  | PWR | 1.8-V power rail                                                                                                                                                                                                     |  |
| VDDA18  | 37                                                                      | PWR | 3-V analog power rail                                                                                                                                                                                                |  |
| VDD     | 1, 12,<br>19, 32,<br>38, 41,<br>44, 47,<br>49, 55,<br>58, 61,<br>63, 64 | PWR | 1.1-V power rail                                                                                                                                                                                                     |  |
| VDD33   | 7, 24,<br>50, 51                                                        | PWR | 3.3-V power rail                                                                                                                                                                                                     |  |
| VDDA33  | 34                                                                      | PWR | 3.3-V analog power rail                                                                                                                                                                                              |  |
| vssosc  | 53                                                                      | PWR | Oscillator ground. If using a crystal, this should not be connected to PCB ground plane. If using an oscillator, this should be connected to PCB ground. See the Clock Source Requirements section for more details. |  |
| VSS     | 65                                                                      | PWR | Ground - Thermal Pad                                                                                                                                                                                                 |  |



### 5 CLOCK CONNECTIONS

### 5.1 Clock Source Requirements

The TUSB9260 supports an external oscillator source or a crystal unit. If a clock is provided to XI instead of a crystal, XO is left open and VSSOSC should be connected to the PCB ground plane. Otherwise, if a crystal is used, the connection needs to follow the guidelines below.

Since XI and XO are coupled to other leads and supplies on the PCB, it is important to keep them as short as possible and away from any switching leads. It is also recommended to minimize the capacitance be-tween XI and XO. This can be accomplished by connecting the VSSOSC lead to the two external capaci-tors CL1 and CL2 and shielding them with the clean ground lines. The VSSOSC should not be connected to PCB ground when using a crystal.

Load capacitance ( $C_{load}$ ) of the crystal varying with the crystal vendors is the total capacitance value of the entire oscillation circuit system as seen from the crystal. It includes two external capacitors CL1 and CL2 in Figure 5-1. The trace length between the decoupling capacitors and the corresponding power pins on the TUSB9260 needs to be minimized. It is also recommended that the trace length from the capacitor pad to the power or ground plane be minimized.



Figure 5-1. Typical Crystal Connections

### 5.2 Clock Source Selection Guide

Reference clock jitter is an important parameter. Jitter on the reference clock will degrade both the trans-mit eye and receiver jitter tolerance no matter how clean the rest of the PLL is, thereby impairing system performance. Additionally, a particularly jittery reference clock may interfere with PLL lock detection mechanism, forcing the Lock Detector to issue an Unlock signal. A good quality, low jitter reference clock is required to achieve compliance with supported USB3.0 standards. For example, USB3.0 specification requires the random jitter (RJ) component of either RX or TX to be 2.42 ps (random phase jitter calculated after applying jitter transfer function - JTF). As the PLL typically has a number of additional jitter components, the Reference Clock jitter must be considerably below the overall jitter budget.



#### 5.3 Oscillator

XI should be tied to the 1.8-V clock source and XO should be left floating.

VSSOSC should be connected to the PCB ground plane.

A 40-MHz clock can be used.

**Table 5-1. Oscillator Specification** 

|                                | PARAMETER                      | CONDITIONS                              | MIN           | TYP   | MAX           | <b>UNIT</b> pF |
|--------------------------------|--------------------------------|-----------------------------------------|---------------|-------|---------------|----------------|
| C <sub>XI</sub>                | XI input capacitance           | VDDIO = 1.8 V,<br>T <sub>J</sub> = 25°C |               | 0.414 |               |                |
| $V_{IL}$                       | Low-level input voltage        |                                         |               |       | 0.35 x VDDR18 | V              |
| V <sub>IH</sub>                | High-level input voltage       |                                         | 0.65 x VDDR18 |       |               | V              |
| T <sub>tosc_i</sub>            | Frequency tolerance            | Operational temperature                 | -50           |       | 50            | ppm            |
| T <sub>duty</sub>              | Duty cycle                     |                                         | 45            | 50    | 55            | %              |
| T <sub>R</sub> /T <sub>F</sub> | Rise/Fall time                 | 20% - 80 %                              |               |       | 6             | ns             |
| $R_J$                          | Reference clock R <sub>J</sub> | JTF (1 sigma) <sup>(1)(2)</sup>         |               |       | 0.8           | ps             |
| T <sub>J</sub>                 | Reference clock T <sub>J</sub> | JTF (total p-p) <sup>(2)(3)</sup>       |               |       | 25            | ps             |
| T <sub>p-p</sub>               | Reference clock jitter         | (absolute p-p) <sup>(4)</sup>           |               |       | 50            | ps             |

Sigma value assuming Gaussian distribution After application of JTF

#### 5.4 Crystal

A parallel, 20-pF load capacitor should be used if a crystal source is used.

VSSOSC should not be connected to the PCB ground plane.

A 40-MHz crystal can be used.

**Table 5-2. Crystal Specification** 

| PARAMETER           |                     | CONDITIONS              | MIN | TYP | MAX | UNIT |
|---------------------|---------------------|-------------------------|-----|-----|-----|------|
| T <sub>tosc_i</sub> | Frequency tolerance | Operational temperature | -50 |     | 50  | ppm  |
|                     | Frequency stability | 1 year aging            | -50 |     | 50  | ppm  |
| $C_L$               | Load capacitance    |                         | 12  | 20  | 24  | pF   |

Calculated as 14.1 x R<sub>J</sub> + D<sub>J</sub>

Absolute phase jitter (p-p)



#### **ELECTRICAL SPECIFICATIONS** 6

#### 6.1 **Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)

|                   |                             | VALUE        | UNIT |
|-------------------|-----------------------------|--------------|------|
| VDDR18/<br>VDDA18 | Steady-state supply voltage | -0.3 to 2.45 | V    |
| VDD               | Steady-state supply voltage | -0.3 to 1.4  | V    |
| VDD33/<br>VDDA33  | Steady-state supply voltage | -0.3 to 3.8  | V    |

#### 6.2 **Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                  |                                      | MIN   | NOM | MAX   | UNIT |
|----------------------------------|--------------------------------------|-------|-----|-------|------|
| VDDR18                           | Digital 1.8 supply voltage           | 1.71  | 1.8 | 1.89  | V    |
| VDDA18                           | Analog 1.8 supply voltage            | 1.62  | 1.8 | 1.89  | V    |
| VDD                              | Digital 1.1 supply voltage           | 1.045 | 1.1 | 1.155 | V    |
| VDD33                            | Digital 3.3 supply voltage           | 3     | 3.3 | 3.6   | V    |
| VDDA33                           | Analog 3.3 supply voltage            | 3     | 3.3 | 3.6   | V    |
| VBUS                             | Voltage at VBUS PAD                  | 0     |     | 1.155 | V    |
| T <sub>A</sub>                   | Operating free-air temperature range | 0     |     | 70    | °C   |
| T <sub>J</sub>                   | Operating junction temperature range | 0     |     | 105   | °C   |
|                                  | HBM ESD                              |       |     | 1000  | V    |
| VDDA33<br>VBUS<br>T <sub>A</sub> | CDM ESD                              |       |     | 500   | V    |

#### 6.3 DC Electrical Characteristics for 3.3-V Digital I/O

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                                                  | TEST CONDITIONS                                   | MIN | TYP   | MAX   | UNIT |  |
|-----------------|------------------------------------------------------------|---------------------------------------------------|-----|-------|-------|------|--|
| DRIVE           | २                                                          |                                                   |     |       | ,     |      |  |
| $T_{R}$         | Rise time                                                  | 5 pF                                              |     |       | 1.5   | ns   |  |
| $T_F$           | Fall time                                                  | 5 pF                                              |     |       | 1.53  | ns   |  |
| I <sub>OL</sub> | Low-level output current                                   | $VDD33 = 3.3 \text{ V}, T_J = 25^{\circ}\text{C}$ |     | 6     |       | mA   |  |
| I <sub>OH</sub> | High-level output current                                  | VDD33 = 3.3 V, T <sub>J</sub> = 25°C              |     | -6    |       | mA   |  |
| V <sub>OL</sub> | Low-level output voltage                                   | I <sub>OL</sub> = 2 mA                            |     |       | 0.4   | V    |  |
| V <sub>OH</sub> | High-level output voltage                                  | $I_{OL} = -2 \text{ mA}$                          | 2.4 |       |       | V    |  |
| Vo              | Output voltage                                             |                                                   | 0   |       | VDD33 | V    |  |
| RECEIV          | /ER                                                        | •                                                 | •   |       | •     |      |  |
| VI              | Input voltage                                              |                                                   | 0   |       | VDD33 | V    |  |
| $V_{IL}$        | Low-level input voltage                                    |                                                   | 0   |       | 0.8   | V    |  |
| $V_{IH}$        | High-level input voltage                                   |                                                   | 2   |       |       | V    |  |
| $V_{hys}$       | Input hysteresis                                           |                                                   | 200 |       |       | mV   |  |
| t <sub>T</sub>  | Input transition time (T <sub>R</sub> and T <sub>F</sub> ) |                                                   |     |       | 10    | ns   |  |
| I <sub>I</sub>  | Input current                                              | V <sub>I</sub> = 0 V to VDD33                     |     |       | 12    | μΑ   |  |
| C <sub>I</sub>  | Input capacitance                                          | VDD33 = 3.3 V, T <sub>J</sub> = 25°C              |     | 0.384 |       | pF   |  |



### POWER CONSUMPTION

All transfers are to a SATA Gen II SSD. A SATA Gen I target yields an approximate 10-mA power savings on the 1.1-V rail.

Table 7-1. SuperSpeed USB Power Consumption

| POWER RAIL           | TYPICAL ACTIVE CURRENT (mA) <sup>(1)</sup> | TYPICAL IDLE CURRENT (mA) <sup>(2)</sup> |
|----------------------|--------------------------------------------|------------------------------------------|
| VDD11 <sup>(3)</sup> | 319                                        | 308                                      |
| VDD18 <sup>(4)</sup> | 58                                         | 58                                       |
| VDD33 <sup>(5)</sup> | 6                                          | 6                                        |

- Transferring data via SS USB to a SSD SATA Gen II device. No SATA power management, U0 only.
- SATA Gen II SSD attached no active transfer. No SATA power management, U0 only.
- All 1.1-V power rails connected together. All 1.8-V power rails connected together.
- (4)
- All 3.3-V power rails connected together.

**Table 7-2. High Speed USB Power Consumption** 

| POWER RAIL           | TYPICAL ACTIVE CURRENT (mA) <sup>(1)</sup> | TYPICAL IDLE CURRENT (mA) <sup>(2)</sup> |
|----------------------|--------------------------------------------|------------------------------------------|
| VDD11 <sup>(3)</sup> | 197                                        | 193                                      |
| VDD18 <sup>(4)</sup> | 45                                         | 36                                       |
| VDD33 <sup>(5)</sup> | 14                                         | 14                                       |

- Transferring data via HS USB to a SSD SATA Gen II device. No SATA power management.
- SATA Gen II SSD attached no active transfer. No SATA power management.
- All 1.1-V power rails connected together.
- All 1.8-V power rails connected together.
- All 3.3-V power rails connected together.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| TUSB9260PVP      | NRND   | HTQFP        | PVP                | 64   | 250            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | 0 to 70      | TUSB9260             |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 5-Jan-2022

# **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal

| Device      | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|-------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| TUSB9260PVP | PVP             | HTQFP           | 64   | 250 | 10 x 25              | 150                        | 315    | 135.9     | 7620       | 12.2       | 11.1       | 11.25      |

# PVP (S-PQFP-G64)

# PowerPAD™ PLASTIC QUAD FLATPACK



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.



# PVP (S-PQFP-G64)

# PowerPAD™ PLASTIC QUAD FLATPACK

### THERMAL INFORMATION

This PowerPAD $^{\text{M}}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTES: A. All linear dimensions are in millimeters

B Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated