



# HIGH-EFFICIENCY SYNCHRONOUS BUCK PWM CONTROLLER

## FEATURES

- On-Chip Predictive Gate Drive<sup>™</sup> for High-Efficiency Synchronous Buck Operation
- Dual ±3-A TrueDrive<sup>™</sup> Outputs
- On-Board Programmable Oscillator with 1-MHz Frequency Operation
- TR Input for Sequencing Operation
- Overcurrent Protection using a Parallel Average Current Mode Control Loop
- 3 Modes to Support 2.7-V to 35-V Input Bias
- Reverse Current Protection for Output Stage
- User Programmable Shutdown Using SS Pin
- ±1.0% Initial Tolerance Bandgap Reference
- High Bandwidth Error Amplifiers
- Thermally Enhanced HTSSOP 20-Pin PowerPAD<sup>™</sup> Package and QFN-32 Pin
- Synchronization Input

### • Supports Pre-Bias Applications SIMPLIFIED APPLICATION DIAGRAM

## APPLICATIONS

- High Efficiency Non-Isolated Converters Requiring Advanced Features such as Pre-Bias Support and Tracking Capability
- Point-of-Load Modules for Servers, Telecom, and Data communication Equipments
- Good for Input Voltages of 3.3 V, 5.0 V, 12.0 V, or Intermediate Bus Voltages

### DESCRIPTION

The UCC2541 is a synchronous buck PWM controller for high current and low output voltage applications.

For higher efficiency, it incorporates the Predictive Gate Drive<sup>™</sup> technology that virtually eliminates body diode conduction losses in synchronous rectifiers.



Predictive Gate Drive™, TrueDrive™ and PowerPAD™ are trademarks of Texas Instruments Incorporated.



Copyright © 2004, Texas Instruments Incorporated

#### SLUS621A - AUGUST 2004 - SEPTEMBER 2005



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## **DESCRIPTION (CONT.)**

The UCC2541 is available in the extended temperature range of  $-40^{\circ}$ C to  $105^{\circ}$ C and is offered in thermally enhanced PowerPAD<sup>TM</sup> 20-pin HTSSOP (PWP) or 32-pin quad flatpack (RHB) package. This space saving package with standard 20-pin TSSOP footprint has a drastically lower thermal resistance of  $1.4^{\circ}$ C/W  $\theta_{JC}$  to accommodate the dual high-current drivers on board.

### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                                               |                                     | UCC2541        | UNIT |  |
|-----------------------------------------------|-------------------------------------|----------------|------|--|
| Supply voltage range, VDD                     |                                     | 36             | V    |  |
| Supply current, IVDD                          | VDD                                 | 50             | mA   |  |
|                                               | CEA-, COMP, G2C, RAMP, SS, TR, VEA- | -0.3 to 3.6    |      |  |
|                                               | VDRV                                | -0.3 to 9      |      |  |
| Analog input voltages                         | G1, BST                             | SW-0.3 to SW+9 |      |  |
|                                               | SW, SWS                             | -1 to 36       | V    |  |
|                                               | G2, G2S                             | -1 to 9        |      |  |
|                                               | SYNCIN                              | -0.3 to 8.0    |      |  |
| Sink current (peak), IOUT_SINK                | G1, G2                              | 3.5            |      |  |
| Source current (peak), IOUT_SOURCE            | G1, G2                              | -3.5           | A    |  |
| Operating junction temperature range, TJ      | •                                   | -55 to 150     |      |  |
| Storage temperature, T <sub>Stg</sub>         | -65 to 150                          | °C             |      |  |
| Lead temperature 1,6 mm (1/16 inch) from case | e for 10 seconds                    | 300            |      |  |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to GND. Currents are positive into, and negative out of the specified terminal.

# **RECOMMENDED OPERATING CONDITIONS**

|                                     |        | MIN  | TYP | MAX  | UNIT |
|-------------------------------------|--------|------|-----|------|------|
| Supply voltage, VDD                 | Mode 1 | 8.5  |     | 35   |      |
| Supply voltage, VDRV                | Mode 2 | 4.75 |     | 9.00 | V    |
| Supply voltage, REF                 | Mode 3 | 3.0  | 3.3 | 3.6  |      |
| Supply voltage bypass, CVDD         |        | 1.0  | 2.2 |      |      |
| Reference bypass capacitor, CREF    |        | 0.1  | 1.0 | 2.2  | _    |
| VDRV bypass capacitor, CVDRV        |        | 0.2  |     |      | μF   |
| BST–SW bypass capacitor, CBST–SW    |        | 0.1  |     |      |      |
| Timer current resistor range, RRSET |        | 10   |     | 50   | kΩ   |
| PWM ramp capacitor range, CRAMP     |        | 100  |     | 680  | _    |
| Turn-off capacitor range, CG2C      |        | 120  |     | 1000 | pF   |
| COMP pin load range, RLOAD          |        | 6.5  |     |      | kΩ   |
| Junction operating temperature, TJ  |        | -40  |     | 105  | °C   |



## **ORDERING INFORMATION**

| T. T.           | HTSSOP-20 (PWP) <sup>(1)</sup> | QFN-32 (RHB) <sup>(1)</sup> |
|-----------------|--------------------------------|-----------------------------|
| $T_A = T_J$     | Bulk                           | Bulk                        |
| -40°C to +105°C | UCC2541PWP                     | UCC2541RHB                  |

(1) The PWP and RHB packages are also available at 73 devices per tube and taped and reeled at 3,000 devices per reel. Add an R suffix to the device type (i.e., UCC2541PWPR). See the application section of the data sheet for PowerPAD drawing and layout information.

# **CONNECTION DIAGRAM**





**RHB PACKAGE** 

NC - No internal connection

NOTE: The PowerPAD<sup>™</sup> is not directly connected to any lead of the package, but is thermally connected to the substrate of the device. The exposed dimension is 1.3 mm x 1.7 mm for the PWP package and 3.25 mm x 3.25 mm for the RHB package. However, the tolerances can be +1.05 mm / -0.05 mm (+41 mils / -2 mils) due to position and mold flow variation.

# THERMAL INFORMATION

| PACKAGE<br>FAMILY       |     |                                | θ <b>JC (°C/W)</b><br>(without PowerPAD) | θ <b>jc (°C/W)</b><br>(with PowerPAD) | MAXIMUM DIE<br>TEMPERATURE |
|-------------------------|-----|--------------------------------|------------------------------------------|---------------------------------------|----------------------------|
| PowerPAD™<br>HTSSOP–20  | PWP | 22.3 to 32.6<br>(500 to 0 LFM) | 19.9                                     | 1.4                                   | 125°C                      |
| Quad Flatpack<br>QFN–32 | RHB | 22.3 to 32.6<br>(500 to 0 LFM) | 19.9                                     | 1.4                                   | 125°C                      |



SLUS621A - AUGUST 2004 - SEPTEMBER 2005

## **ELECTRICAL CHARACTERISTICS**

 $V_{DD}$  = 12 V, 1- $\mu$ F capacitor from VDD to GND, 1- $\mu$ F capacitor from BST to SW, 1- $\mu$ F capacitor from REF to GND, 0.1- $\mu$ F and 2.2- $\mu$ F capacitors from VDRV to PGND, C<sub>RAMP</sub> = 517 pF, R<sub>SET</sub> = 10 k $\Omega$ , T<sub>A</sub> = T<sub>J</sub> = -40°C to 105°C, (unless otherwise noted).

|                   | PARAMETER                               | TEST CONDITIONS                                                                  | MIN  | TYP  | MAX  | UNIT |
|-------------------|-----------------------------------------|----------------------------------------------------------------------------------|------|------|------|------|
| OVERALL           | _                                       |                                                                                  |      |      |      |      |
| 1.00              | Operating ourrept                       | DC, after G2 timeout                                                             | 5    | 8    | 10   | mA   |
| IVDD              | Operating current                       | $C_{LOAD} = 2.2 \text{ nF}$                                                      | 9    | 18   | 30   | mA   |
| UNDERVO           | OLTAGE LOCKOUT                          |                                                                                  |      |      |      |      |
| V <sub>VDD</sub>  | Start threshold voltage                 | MODE 1                                                                           | 8.0  | 8.5  | 9.0  |      |
| V <sub>VDD</sub>  | Stop threshold voltage                  | MODE 1                                                                           | 7.5  | 8.0  | 8.5  |      |
| VVDD              | Hysteresis                              | MODE 1                                                                           | 0.3  | 0.5  | 0.8  |      |
| VVDRV             | Start threshold voltage                 | MODE 2                                                                           | 4.30 | 4.65 | 4.85 | 1    |
| VVDRV             | Stop threshold voltage                  | MODE 2                                                                           | 4.0  | 4.3  | 4.6  | V    |
| VVDRV             | Hysteresis                              | MODE 2                                                                           | 0.15 | 0.35 | 0.55 | 1    |
| VREF              | Start threshold voltage                 | MODE 3 VVDD= VVDRV                                                               | 2.5  | 2.8  | 3.2  | 1    |
| V <sub>REF</sub>  | Stop threshold voltage                  | MODE 3                                                                           | 2.2  | 2.5  | 2.8  | 1    |
| V <sub>REF</sub>  | Hysteresis                              | MODE 3                                                                           | 0.15 | 0.35 | 0.55 | 1    |
|                   | REFERENCE (REF)                         |                                                                                  |      |      |      |      |
|                   |                                         | T <sub>A</sub> = 25°C                                                            | 3.28 | 3.30 | 3.35 |      |
| VREF              | Reference output voltage                | Total variation                                                                  | 3.2  | 3.3  | 3.4  | V    |
| ISC               | Short circuit current                   | $V_{REF} = 0 \text{ V}, \qquad T_{A} = 25^{\circ}\text{C}$                       | 10   | 13   | 20   | mA   |
| 00                | Line regulation                         | $5.25 V \le V_{DRV} \le 7.2 V$                                                   | 0    | 1.5  | 15   |      |
|                   | Load regulation                         | $0 \text{ mA} \leq \text{I}_{\text{REF}} \leq 5 \text{ mA}$                      | 0    | 30   | 70   | mV   |
| Oscillator        | PWM (RAMP)                              |                                                                                  |      |      |      |      |
| fsw               | Oscillator frequency                    |                                                                                  | 270  | 300  | 330  | kHz  |
| D <sub>MIN</sub>  | Minimum duty cycle                      |                                                                                  |      |      | 0%   |      |
| VRAMP             | Offset voltage                          |                                                                                  | 0.10 | 0.25 | 0.50 |      |
| I V/NIM           | Oscillator peak voltage                 |                                                                                  | 1.7  | 2.0  | 2.3  | V    |
| <sup>t</sup> DEAD | G1 deadtime at maximum duty cycle ratio |                                                                                  | 150  | 175  | 200  | ns   |
|                   | Ramp charge current                     | R <sub>RSET</sub> = 10 kΩ                                                        | -325 | -300 | -275 | μA   |
|                   | T ERROR AMPLIFIER                       |                                                                                  | 010  |      | 2.0  | μ    |
| VCEA+             | Offset voltage                          | Total variation                                                                  | 45   | 50   | 55   | mV   |
| GBW               | Gain bandwidth(3)                       |                                                                                  | 3    | 4    |      | MHz  |
| 0011              |                                         | $I_{COMP} = 0 A, V_{CEA-} = 3.3 V,$                                              |      |      | 0.1  |      |
| V <sub>OL</sub>   | Low-level output voltage                | V <sub>VEA</sub> = 2.0 V<br>I <sub>COMP</sub> = 100 μA, V <sub>CEA</sub> = 1.5 V |      | 0.60 | 0.00 | v    |
|                   |                                         | V <sub>VEA</sub> = 1 V                                                           | 0    | 0.60 | 0.90 | ,    |
| V <sub>OH</sub>   | High-level output voltage               | $I_{COMP} = 0 A,$ $V_{CEA-} = 0 V,$<br>$V_{VEA-} = 1 V$                          | 2.2  | 2.5  | 3.0  | V    |
| AVOL              | Open loop                               |                                                                                  | 60   | 100  | 160  | dB   |
| IBIAS             | Bias current                            |                                                                                  | -200 | -80  | -10  | nA   |
| ISINK             | Sink current                            | V <sub>COMP</sub> = 1.0 V, V <sub>CEA</sub> = 1.5 V,<br>V <sub>VEA</sub> = 1 V   | 0.30 | 0.80 | 1.70 | mA   |
| Ontre             |                                         | $\nabla \nabla F A_{-} = 1 \nabla$                                               |      |      |      |      |

(3) Ensured by design. Not production tested.



## **ELECTRICAL CHARACTERISTICS**

 $V_{DD}$  = 12 V, 1- $\mu$ F capacitor from VDD to GND, 1- $\mu$ F capacitor from BST to SW, 1- $\mu$ F capacitor from REF to GND, 0.1- $\mu$ F and 2.2- $\mu$ F capacitors from VDRV to PGND, C<sub>RAMP</sub> = 517 pF, R<sub>SET</sub> = 10 k $\Omega$ , T<sub>A</sub> = T<sub>J</sub> = -40°C to 105°C, (unless otherwise noted)

|                   | PARAMETER                             | TEST CONDITIONS                                                           | MIN   | TYP   | MAX   | UNIT |  |
|-------------------|---------------------------------------|---------------------------------------------------------------------------|-------|-------|-------|------|--|
| VOLTAGE           | ERROR AMPLIFIER                       |                                                                           |       |       |       |      |  |
| VSS_OFF           | Offset voltage from soft-start input  | $V_{COMP} = V_{VEA-}, V_{SS-} = 1.5 V$                                    | 0.40  | 0.75  | 1.00  | V    |  |
| VTR_OFF           | Offset voltage from tracking input    | V <sub>TR</sub> = 1.0 V                                                   | -10   |       | 10    | mV   |  |
| V                 | Threshold voltage (from )/EA to COMP) | $0^\circ C \leq T_A \leq 105^\circ C$                                     | 1.485 | 1.500 | 1.515 | v    |  |
| V <sub>VEA+</sub> | Threshold voltage (from VEA– to COMP) | Total variation                                                           | 1.47  | 1.50  | 1.53  | V    |  |
| GBW               | Gain bandwidth <sup>(3)</sup>         |                                                                           | 3     | 4     |       | MHz  |  |
| Mai               | Low-level output voltage              |                                                                           |       |       | 0.1   |      |  |
| V <sub>OL</sub>   | Low-level output voltage              |                                                                           | 0     | 0.60  | 0.9   | V    |  |
| VOH               | High-level output voltage             | I <sub>COMP</sub> = 0 A, V <sub>CEA</sub> = 0 V<br>V <sub>VEA</sub> = 1 V | 2.2   | 2.5   | 3.0   |      |  |
| AVOL              | Open loop                             |                                                                           | 60    | 100   | 140   | dB   |  |
| IBIAS             | Bias current                          |                                                                           | -500  | -250  | -50   | nA   |  |
| ISINK             | Sink current                          | $V_{COMP} = 1.0 V, V_{CEA-} = 0 V, V_{VEA-} = 1.0 V, V_{TR} = 0 V$        | 0.30  | 0.80  | 1.70  | mA   |  |
| CURRENT           | SET                                   |                                                                           |       |       |       |      |  |
| IOUT              | Output current                        | $R_{RSET} = 10 \text{ k}\Omega$                                           | -158  | -150  | -142  | μΑ   |  |
| VRSET             | RSET voltage                          | $R_{RSET} = 10 \text{ k}\Omega$                                           | 1.42  | 1.50  | 1.58  | V    |  |
| SYNCHRO           | NIZATION AND SHUTDOWN TIMER (SYNCIN   | I, G2C)                                                                   |       |       |       |      |  |
|                   | Timer threshold                       |                                                                           | 2.3   | 2.5   | 2.7   | v    |  |
|                   | SYNCIN threshold                      |                                                                           | 1.50  | 1.65  | 1.80  | V    |  |
| ICHG(G2C)         | Shutdown timer charge current         | $R_{RSET} = 10 \text{ k}\Omega$                                           | -325  | -300  | -275  | μΑ   |  |
| SOFT-STA          | RT (SS)                               |                                                                           |       |       |       |      |  |
| ICH(SS)           | Charge current                        | $R_{RSET} = 10 \text{ k}\Omega$                                           | -230  | -200  | -170  |      |  |
| IDSCH(SS)         | Discharge current                     | $R_{RSET} = 10 \text{ k}\Omega$                                           | 45    | 70    | 100   | μA   |  |
|                   | Discharge/shutdown threshold          |                                                                           | 0.35  | 0.45  | 0.55  | V    |  |
| DRIVE RE          | GULATOR (VDRV)                        |                                                                           |       |       |       |      |  |
| VVDRV             | Output voltage                        |                                                                           | 6.87  | 7.20  | 7.53  | V    |  |
|                   | Line regulation                       | $9 \text{ V} \le \text{V}_{\text{VDD}} \le 35 \text{ V}$                  | 0     | 50    | 100   |      |  |
|                   | Load regulation                       | $-5 \text{ mA} \le I_{VDRV} \le 0 \text{ mA}$                             | 0     | 50    | 100   | mV   |  |
| ISC               | Short-circuit current                 |                                                                           | 15    | 30    | 50    | mA   |  |
| G2S GATE          | DRIVE SENSE                           |                                                                           |       |       |       |      |  |
|                   | G2S rising threshold voltage          | V <sub>SWS</sub> = 0 V                                                    | 1.90  | 2.25  | 3.10  |      |  |
|                   | G2S falling threshold voltage         | $V_{SWS} = 0 V$                                                           | 1.00  | 1.25  | 1.30  | V    |  |
| I <sub>G2S</sub>  | Current                               | $V_{G2S} = 0 V$                                                           | -0.70 | -0.50 | -0.37 | mA   |  |
| SWS SWIT          | CH NODE SENSE                         |                                                                           |       |       |       |      |  |
|                   | SWS rising threshold voltage          | V <sub>G2S</sub> = 0 V                                                    | 1.90  | 2.25  | 2.90  |      |  |
|                   | SWS falling threshold voltage         | V <sub>G2S</sub> = 0 V                                                    | 1.0   | 1.2   | 1.3   | V    |  |
|                   | Quarant                               | $V_{SWS} = 0 V$                                                           | -1.8  | -1.3  | -0.9  | mA   |  |
| Isws              | Current                               | Outputs disabled                                                          | -1.0  |       | 1.0   | μΑ   |  |
|                   | Negative threshold voltage            |                                                                           | -0.5  | -0.3  | -0.1  | V    |  |

(3) Ensured by design. Not production tested.



SLUS621A - AUGUST 2004 - SEPTEMBER 2005

## **ELECTRICAL CHARACTERISTICS**

 $V_{DD}$  = 12 V, 1- $\mu$ F capacitor from VDD to GND, 1- $\mu$ F capacitor from BST to SW, 1- $\mu$ F capacitor from REF to GND, 0.1- $\mu$ F and 2.2- $\mu$ F capacitors from VDRV to PGND, C<sub>RAMP</sub> = 517 pF, R<sub>SET</sub> = 10 k $\Omega$ , T<sub>A</sub> = T<sub>J</sub> = -40°C to 105°C, (unless otherwise noted)

|                                             | PARAMETER                     | S                           | MIN                     | TYP                     | MAX | UNIT |     |    |
|---------------------------------------------|-------------------------------|-----------------------------|-------------------------|-------------------------|-----|------|-----|----|
| G1 MAIN C                                   | DUTPUT                        | •                           |                         |                         |     |      |     |    |
| RSINK                                       | Sink resistance               | $V_{SW} = 0 V,$             | V <sub>BST</sub> = 6 V, | V <sub>G1</sub> = 0.3 V | 0.3 | 0.7  | 1.3 |    |
| R <sub>SRC</sub>                            | Source resistance             | $V_{SW} = 0 V,$             | V <sub>BST</sub> = 6 V, | V <sub>G1</sub> = 5.7 V | 10  | 25   | 45  | Ω  |
| ISINK                                       | Sink current <sup>(3)</sup>   | $V_{SW} = 0 V,$             | V <sub>BST</sub> = 6 V, | V <sub>G1</sub> = 3.0 V |     | 3    |     |    |
| ISRCE                                       | Source current(3)             | $V_{SW} = 0 V,$             | V <sub>BST</sub> = 6 V, | V <sub>G1</sub> = 3.0 V |     | -3   |     | A  |
| <sup>t</sup> RISE                           | Rise time                     | $C_{LOAD} = 2.2 \text{ nF}$ | F, from G1 to SW        |                         |     | 12   | 25  | 20 |
| <sup>t</sup> FALL                           | Fall time                     | $C_{LOAD} = 2.2 \text{ nF}$ | F, from G1 to SW        |                         |     | 12   | 25  | ns |
| G2 SYNCH                                    | IRONOUS RECTIFIER OUTPUT      |                             |                         |                         |     |      |     |    |
| RSINK                                       | Sink resistance               | $V_{G2} = 0.3 V$            |                         |                         | 5   | 15   | 30  | Ω  |
| ISINK                                       | Sink current <sup>(3)</sup>   | $V_{G2} = 3.25 V$           |                         | 3                       |     |      |     |    |
| ISRC                                        | Source current(3)             | $V_{G2} = 3.25 V$           |                         | -3                      |     | A    |     |    |
| <sup>t</sup> RISE                           | Rise time                     | $C_{LOAD} = 2.2 \text{ nF}$ |                         | 12                      | 25  |      |     |    |
| <sup>t</sup> FALL                           | Fall time                     | $C_{LOAD} = 2.2 \text{ nF}$ | F, from G2 to PGND      |                         |     | 12   | 25  | ns |
| VOH                                         | High-level output voltage, G2 | $V_{SW} = GND$              |                         |                         | 6.2 | 6.7  | 7.5 | V  |
| DEADTIME                                    | E DELAY (see Figure 1)        |                             |                         |                         |     |      |     |    |
| <sup>t</sup> ON(G1)                         | RAMP rising to G1 rising      |                             |                         |                         | 90  | 115  | 130 |    |
| <sup>t</sup> OFF(G1)                        | SYNCIN falling to G1 falling  |                             |                         |                         | 50  | 70   | 90  |    |
| <sup>t</sup> ON(G2)<br><sup>t</sup> OFF(G2) | Delay control resolution      |                             |                         |                         |     | 5.0  | 6.5 |    |
| <sup>t</sup> ON(G2)                         | G2 on-time minimum            | wrt G1 falling              |                         |                         |     | -24  |     | ns |
| <sup>t</sup> ON(G2)                         | G2 on-time maximum            | wrt G1 falling              |                         |                         |     | 62   |     |    |
| <sup>t</sup> OFF(G2)                        | G2 off-time minimum           | wrt G1 rising               |                         |                         |     | -68  |     |    |
| tOFF(G2)                                    | G2 off-time maximum           | wrt G1 rising               |                         |                         |     | 10   |     |    |

(3) Ensured by design. Not production tested.







# UCC2541



## FUNCTIONAL BLOCK DIAGRAM



## PIN ASSIGNMENTS

| TERMINAL           |     |     |                                                                                                                                                                                                                                                                                                                              |
|--------------------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME               | NO. | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                  |
| BST                | 19  | I   | Floating G1 driver supply pin. VHI is fed by an external Schottky diode during the SR MOSFET on time. Bypass BST to SW with an external capacitor.                                                                                                                                                                           |
| CEA-               | 8   | Ι   | Inverting input of the current error amplifier used for output current regulation.                                                                                                                                                                                                                                           |
| COMP               | 9   | Ι   | Output of the voltage and current error amplifiers for compensation.                                                                                                                                                                                                                                                         |
| G1                 | 18  | 0   | High-side gate driver output that swings between SW and BST.                                                                                                                                                                                                                                                                 |
| G2                 | 14  | 0   | Low-side gate driver output that swings between PGND and VDRV.                                                                                                                                                                                                                                                               |
| G2C                | 3   | I   | Timer pin to turn off synchronous rectifier. The capacitor connected to this pin programs the maximum duration that G2 is allowed to stay HIGH.                                                                                                                                                                              |
| G2S                | 12  | I   | Used by the predictive deadtime controller for sensing the SR MOSFET gate voltage to set the appropriate dead-<br>time.                                                                                                                                                                                                      |
| GND                | 6   | -   | Ground for internal circuitry. GND and PGND should be tied together under the device. See layout guidelines for further details.                                                                                                                                                                                             |
| PGND               | 15  | _   | Ground return for the G2 driver. Connect PGND to the pc-board ground plane with several vias.                                                                                                                                                                                                                                |
| RAMP               | 5   | Ι   | Input pin to connect timing capacitor to GND to generate the oscillator PWM ramp.                                                                                                                                                                                                                                            |
| REF <sup>(1)</sup> | 2   | I/O | 3.3-V reference pin. All analog control circuits are powered from this 3.3-V rail. Bypass this pin with at least 0.1 $\mu$ F of capacitance for REF loads that are 0 mA to -1 mA. Bypass this pin with at least 1 $\mu$ F of capacitance if it is used as an input (Mode 3) or if it has large or pulsating loads.           |
| RSET               | 1   | I   | Pin to program timer currents for G2C, RAMP, SS charge and SS discharge. This pin generates a current proportional to the value of the external resistor connected from RSET pin to GND. RSET range is 10 k $\Omega$ to 50 k $\Omega$ (giving a programmable nominal ISET range of 30 $\mu$ A to 150 $\mu$ A, respectively). |
| SS                 | 11  | I   | Soft start and shutdown pin. Connect a capacitor to GND to set the soft-start time. Add switch to GND for imme-<br>diate shutdown functionality.                                                                                                                                                                             |
| SYNCIN             | 4   | Ι   | Input pin for timing signal. Tie to logic high (V <sub>REF</sub> ) when not used.                                                                                                                                                                                                                                            |
| SW                 | 17  | -   | G1 driver return connection.                                                                                                                                                                                                                                                                                                 |
| SWS                | 20  | I   | Used by the predictive controller to sense SR body-diode conduction. Connect to SR MOSFET drain close to the MOSFET package.                                                                                                                                                                                                 |
| TR                 | 10  | Ι   | Tracking input to the voltage error amplifier. Connect to REF when not used.                                                                                                                                                                                                                                                 |
| VDD                | 16  | Ι   | Power supply pin to the device and input to the internal VDRV drive regulator. Normal V <sub>DD</sub> range is from 4.5 V to 36 V. Bypass the pin with at least 1 $\mu$ F of capacitance.                                                                                                                                    |
| VDRV               | 13  | I   | Output of the drive regulator and power supply pin for the G2 driver. VDRV is also the supply voltage for the in-<br>ternal logic and control circuitry.                                                                                                                                                                     |
| VEA-               | 7   | I   | Inverting input of the voltage error amplifier used for output voltage regulation.                                                                                                                                                                                                                                           |

(1) REF is an input in Mode 3 only.

The UCC2541 is a high-efficiency synchronous buck controller that can be used in many point-of-load applications.

### CEA- and VEA- pins: Current Limit and Hiccup Mode

Typical power supply load voltage versus load current is shown in Figure 2. This figure shows steady state operation for no-load to overcurrent shutdown (soft-start retry is not depicted in the diagram). During the voltage regulation conditions, the voltage error amplifier output is lower than the current error amplifier, allowing the voltage error amplifier to control operation. During the current limit conditions, the current error amplifier output is lower than the voltage error amplifier, allowing the current error amplifier to control operation. During the current error amplifier to control operation. The boundary between voltage and current control occurs when the difference between CEA– and VEA– tries to exceed 50 mV.

Current limiting begins to occur when the difference between CEA– and VEA– exceeds 50 mV. For currents that exceed this operating condition, the UCC2541 controls the converter to operate as a pure current source until the output voltage falls to half of its rated steady state level. Then the UCC2541 sets both G1 and G2 outputs to LOW and it latches a fault that discharges the soft-start voltage at 30% of its charging rate. The UCC2541 inhibits a retry until the soft-start voltage falls below 0.5 V. A functional diagram of the voltage and current error amplifiers is shown in Figure 3.



UDG-04053

Figure 2. Typical Power Supply Load Voltage vs Current



# UCC2541

SLUS621A - AUGUST 2004 - SEPTEMBER 2005



Figure 3. Error Amplifier Configuration

Component selection includes setting the voltage regulation threshold, then the current limit threshold, as described below.

### Voltage vs. Current Programming (refer to Figure 3):

- 1. Determine the ratio  $\frac{R_{V1}}{R_{V2}} = \frac{V_{LOAD(reg)}}{V_{VEA-} + Threshold Voltage} 1 V = \frac{V_{LOAD(reg)}}{1.5 V (typ)} 1 V$
- 2. Sense resistor  $R_{S} = \left(1 + \frac{R_{V1}}{R_{V2}}\right) \times \frac{V_{CEA+} \text{ offset voltage}}{I_{S(max)}}$ , where  $I_{S(max)}$  is the current limit level,  $V_{CEA+} \text{ offset} = 50 \text{ mV (typ)}$ .
- 3. Arbitrarily select either  $R_{V1}$  or  $R_{V2}$  so that the smallest of the two resistors is between 6.5 k $\Omega$  and 20 k $\Omega$ . Then calculate the value of the other resistor using the equation in the first step.

If the converter is in a current-limit condition and the output voltage falls below half of the regulated output voltage, the UCC2541 enters into a hiccup (restart-retry) mode. Figure 4 shows typical signals during hiccup mode.



# UCC2541





Figure 4. Typical Hiccup Mode waveforms

#### COMP, VEA- and CEA- pins: Voltage and Current Error Amplifiers

From no-load to full rated load operating conditions, the UCC2541 operates as a voltage mode controller. Above the programmed rated current, there are two levels of over current protection; constant current limit and overcurrent reset/retry. This section gives suggestions on how to design the voltage controller and current controller so that they interact with one another in a stable fashion. Refer to the functional diagram of the voltage and current error amplifiers in Figure 3. The voltage error amplifier in the figure shows three non-inverting inputs. The lowest of the three non-inverting inputs (1.5 V, SS and TR) is summed with the inverting input to achieve the voltage error signal. The lowest of the two outputs drives the inverting stage which in turn, drives the modulator.

During steady state voltage control operation, the feedback elements in the current loop have no effect on the loop stability. When current limit occurs, the voltage error amplifier effectively shuts OFF and the current error amplifier takes control. During steady state current limit operation, the negative feedback elements in the voltage error amplifier loop become positive feedback elements in the current error amplifier loop. In order for the current error amplifier to be stable, the impedances in the feedback path of the current error amplifier must be lower than the impedances in the feedback path of the voltage error amplifier. This means that resistors in the current error amplifier negative feedback path must be less than the resistors in the voltage error amplifier negative feedback path. Also capacitors in the current error amplifier negative feedback path of the voltage error amplifier negative feedback path. (Capacitance is really an admittance value rather than an impedance value). This concept is illustrated in Figure 3.

In order for the current loop to be stable in Figure 3,  $||Z_{IV}||$  must be less than  $||Z_{FV}||$  over all frequencies. This can be achieved if  $R_{FI} < R_{FV}$  and  $C_{FI} > C_{FV}$ .



Another issue that can occur during current limit operation is modulator stability. In order for the modulator to be stable, the rising slope of the current ripple measured at the COMP pin must be smaller than the rising slope that is measured at the RAMP pin. This can be met either in the selection of the ratio of  $||Z_{IV}||$  to  $||Z_{FV}||$ , or by the addition of a capacitor in parallel to  $R_{FI}$  and  $C_{FI}$ , such as  $C_{FIR}$ , in Figure 3.

In some applications, this current and voltage error amplifier configuration may lead to difficulties with startup at turn on and with restarting after current limit hiccup operation. A small capacitor from CEA– to ground can filter this node to alleviate this issue. This capacitor is shown as  $C_{ST}$  in Figure 3.

### Stable Dynamic Current Loop Design (refer to Figure 3):

- 1. Using any favorite approach, design the voltage error amplifier for stable voltage mode design. Use at least 15 k $\Omega$  for any resistors in the negative feedback path of the voltage error amplifier (between pins 9 and 7). This does not apply to resistance values between the power supply output voltage and pin 7; it also does not apply to resistance values between ground and pin 7.
- 2. The goal is to design the current limit control loop so that it drives the converter to maintain 50 mV between the VEA- pin and the CEA- pin during current-limit conditions. Select the current sense element and the voltage divider ratios for the VEA- pin to ground and the CEA- pin to ground to provide the desired current limit level.
- 3. Place the same configuration of components in the negative feedback path of the current error amplifier (between pins 9 and 8), that are in the negative feedback path of the voltage error amplifier (between pins 9 and 7). However, use resistors with values that are 67% of the corresponding resistors that are between pins 9 and 7 and use capacitors that are 150% of the corresponding capacitors that are between pin 9 and pin 7.
- 4. Check the COMP signal. If it is unstable, place a capacitor (or increase the capacitance) between pins 9 and 8 in order to attenuate the current ripple. Raise the value of the capacitor until the COMP pin voltage becomes stable. Compare the COMP voltage with the RAMP voltage. With stable operation, the rising slope of the COMP voltage ripple is less than the rising slope of the RAMP pin.

#### RSET, RAMP, G2C, SS pins: Programming the Timer Currents

Set the base current to the timers with a resistor between RSET and GND. The block diagram of the UCC2541 shows the interaction of the RSET pin and the dependent current sources for the RAMP, G2C and SS features. The RSET pin is a voltage source; the current of the RSET pin is reflected and multiplied by a gain and distributed to the RAMP (gain = 2), G2C (gain = 2) and SS (charge gain = 1.33, net discharge gain = 0.4). The resistance applied to the RSET pin and GND should be in the range of 10 k $\Omega$  < R<sub>RSET</sub> < 50 k $\Omega$ . RAMP, G2C and SS timers are programmed by the selection of capacitors tied between each of their respective pins and GND.

### G2C pin: G2 Timer for Output Stage Reverse Current Protection



UDG-04047

#### Figure 5. Functional diagram of the G2 Timer

The G2C pin programs the maximum duration of the synchronous rectifier to facilitate low or zero duty ratio operation. Figure 5 shows the functional diagram. This function is programmed by connecting a capacitor between the G2C pin and GND. The capacitor on G2C should be slightly larger than the capacitor on the RAMP pin. For best results, program the typical G2 time limit to be between 1.5 and 3 times the switching period (T). Notice that when the G2 timer reaches its limit, both G1 and G2 are forced to a LOW output. This feature prevents the current in the output inductor from excessive negative excursions during zero-duty ratio conditions. Program the G2 time-out (G2TO) duration using equation (1):

$$C_{G2C} = \frac{2 \times V_{RSET}}{R_{RSET}} \times \frac{G2 \text{ Timeout Duration}}{G2C \text{ Timer Threshold}}, \text{ Farads}$$
(1)

where

- 1.5 T < G2 Timeout Duration < 3T<sub>S</sub>
- G2C Timer Threshold = 2.5 V (typ)



# UCC2541

# **APPLICATION INFORMATION**

#### **RAMP pin: Oscillator and PWM Ramp**

The RAMP pin serves two purposes: (1) a capacitor on this pin sets the oscillator charging time to program the frequency of operation for the converter and (2) the peak voltage on RAMP defines the gain of the PWM modulator. The UCC2541 has a leading edge modulator that compares the error output with the RAMP voltage. A diagram of the oscillator and PWM modulator is shown in Figure 6.

The current charging the capacitor from RAMP to ground is equal to 2 x I<sub>RSET</sub>. In the UCC2541, with leading edge modulation, a switching cycle can be considered to begin when the oscillator ramp reaches 2.0 V. This voltage level triggers the negative-going clock signal which enables the RAMP discharge transistor and simultaneously sends a G1 turn-off command to the PWM control. The internal clock signal is held low for approximately 100 ns, and this sets the maximum desired value for the capacitor on the RAMP pin. Note that the RAMP discharge transistor must also sink 2 x I<sub>RSET</sub> while it is discharging the external RAMP capacitor.



Figure 6. Oscillator and PWM Modulator

The oscillator frequency is programmed by proper selection of the resistor connected to RSET (pin 1) and the capacitor connected to RAMP (pin 5). With RSET selected within the preferred range of 10 k $\Omega$  to 50 k $\Omega$  the RAMP capacitor C<sub>RAMP</sub> can be selected from:

$$C_{RAMP} = \frac{1.5 \left(\frac{1}{f_{SW}} - 100 \text{ ns}\right)}{R_{SET}}$$
(2)

where fsw is the desired switching frequency, and  $R_{SET}$  is the resistor connected to pin 1. This expression is derived by summing the time required for a linear current source to change the RAMP capaitor with the internal delay of approximately 100 ns. The constant term 1.5 is equal to:

$$\left(\frac{I_{RAMP}}{I_{RSET}}\right)\left(\frac{V_{RSET}}{V_{RAMP(pk)}}\right)$$
(3)



The UCC2541 can be synchronized to an external source if an external SYNCIN signal (falling edge) is applied to pin 4 before the oscillator reaches 2.0 V. The internal circuitry uses the falling edge on SYNCIN to generate the 100-ns internal clock signal and turn off G1. The free-running frequency programmed by the internal oscillator/RAMP capacitor should be approximately 20% lower than an intended external sync frequency. The SYNCIN pin should be tied to V<sub>REF</sub> if not used.



### VDD, VDRV, VREF and BST pins: Modes of Operation

. . . .

Depending on the available bias voltage for the UCC2541, the startup, shutdown, and restart conditions are different. There are three distinct configurations or modes of biasing the UCC2541. The mode is detected and latched into an internal register during power-up when VREF crosses 2 V. The register is cleared when VDD, VDRV and VREF are simultaneously less than 1 V. A summary of the modes and their programming requirements are listed in Table 1.

| Table 1. | wodes | and | Progr | ramming | j kequi | rements |  |
|----------|-------|-----|-------|---------|---------|---------|--|
|          |       |     |       |         |         |         |  |

| Mode | VBIAS<br>Range (V) | Bias Pin  | UVLO ON<br>(V)           | UVLO OFF<br>(V)        | Mode Requirement<br>at Power-Up and<br>VVREF = 2 V     | Remarks                                                       |
|------|--------------------|-----------|--------------------------|------------------------|--------------------------------------------------------|---------------------------------------------------------------|
| 1    | 8.5 to 36          | VDD [16]  | V <sub>VDD</sub> = 8.5   | V <sub>VDD</sub> = 8.0 | $V_{VDD} > (V_{VDRV} \text{ and } V_{REF})$            | Widest line operation                                         |
| 2    | 4.75 to 8.5        | VDRV [13] | V <sub>VDRV</sub> = 4.65 | $V_{VDRV} = 4.3$       | $V_{VDRV} > \left(V_{VDD} \text{ and } V_{REF}\right)$ |                                                               |
| 3    | 3.0 to 3.6         | VREF [2]  | V <sub>REF</sub> = 2.8   | V <sub>REF</sub> = 2.5 | $V_{REF} > \left(V_{VDD} \text{ and } V_{VDRV}\right)$ | Needs regulated bias and low<br>V <sub>TH</sub> power MOSFETs |



### VDD, VDRV, VREF and BST pins: Modes of Operation (cont.)

- Mode 1, or normal operation requires the availability of a bias of 8.5 V or higher for the device. Here, the bias drives the VDD pin. The low-side drive bias, V<sub>VDRV</sub> = 7 V, is generated from an internal linear regulator and it directly draws current from the VDD pin. The high-side driver bias is a flying capacitor that is charged from the VDRV pin through the G2 pin, when G2 is HI, via a diode between G2 and BST. The UCC2541 operates in Mode 1 if V<sub>VDD</sub> > (V<sub>VDRV</sub> and V<sub>VREF</sub>) when V<sub>VREF</sub> rises above 2 V. Mode 1 permits the widest range of bias voltages, operational from 8.5 V < V<sub>VDD</sub> < 35 V. This mode is compatible with systems that have a 12 V<sub>DC</sub> bias supply already available.
- Mode 2 is suitable for applications where the bias is typically 5 V (between 4.5 V and 8.0 V). The bias voltage is applied to the VDRV terminal of the UCC2541. The high-side driver bias is a flying capacitor that is charged from the VDRV pin through the G2 pin, when G2 is HI. Bias voltage to the VDD pin is obtained through an external voltage-doubler charge pump. If the system uses low threshold voltage power MOSFETs, VDD can be directly tied to the VDRV pin. The bias voltage could be either a bus converter output or an auxiliary supply.
- Mode 3 is for synchronous buck converter applications where the bias voltage is a regulated 3.3-V source. This is a common main output voltage in multiple output power converters. The bias voltage is applied to the VREF pin of the UCC2541. The UCC2541 operates in Mode 3 if it detects (V<sub>VREF</sub> > V<sub>VDRV</sub> and VDD) when V<sub>VREF</sub> rises above 2 V.

Assorted combinations of modes and biasing schemes are shown in Figure 7 through Figure 12. In Mode 1 and Mode 2, the bias voltage can either be an independent auxiliary supply or it can be supplied by the power stage voltage, as shown in Figure 7 through Figure 11. A regulated auxiliary supply must be used with Mode 3 because the tolerance of the VREF voltage is the control tolerance of the UCC2541. In Mode 3, the regulated auxiliary supply can be independent of the power supply input voltage (as shown in Figure 12), or the regulated auxiliary supply can be the same source as the power supply input voltage.



# UCC2541

SLUS621A - AUGUST 2004 - SEPTEMBER 2005









Figure 9. Mode 1 With Separate Power/ Bias Voltages Between 8.5 V and 35 V



# UCC2541

SLUS621A - AUGUST 2004 - SEPTEMBER 2005



### **APPLICATION INFORMATION**





Figure 11. Mode 2 With Separate Power/ Bias (4.75 V and 8.0 V)





Figure 12. Mode 2 With Auxiliary Biasing for Bias Voltages Between 4.75 V and 8.0 V and Logic Level or Low Threshold Power MOSFET Transistors



Figure 13. Mode 3 With Regulated 3.3-V<sub>DC</sub> Bias, Low Threshold Power MOSFETs



SLUS621A - AUGUST 2004 - SEPTEMBER 2005

## **APPLICATION INFORMATION**

Figure 14 illustrates a combined operational mode (referred to as Mode 4) which allows a converter operating from intermediate bus voltages ranging from 6 V to >14 V to safely cross the boundary between Mode 1 and Mode 2 operation. A simple circuit utilizing an NPN transistor, zener diode, and resistor allows the circuit to start under the control of Mode 2 UVLO thresholds. Once the power stage is operational VDD is pumped up by D2 and D3 and the internal VDRV regulator raises VDRV to 7.2 V, shutting off the NPN transitor. The zener clamp on the NPN base prevents VDRV voltage rating from being exceeded during 12-V startup. It should be noted the circuit will run down to input voltages below 3.5 V, shutting off when VDRV has fallen to its turn-off threshold of 4.3 V.





TEXAS INSTRUMENTS www.ti.com

### **Charge Pump Capacitor Selection**

Capacitors C1 through C5 are all part of a charge distribution network that allows the UCC2541 to pass charge to the MOSFET gates of Q1 and Q2 (all reference designators in this section refer to the schematics in Figure 8 through Figure 13). This section gives guidelines on selecting the values of C1 through C5 so that the converter functions properly. Specific capacitor values may need to be larger than the recommended value due to MOSFET characteristics, diode D1 – D4 characteristics and closed-loop converter performance. All three modes of operation require a charge pump capacitor and diode, C1 and D1, in order to drive the high-side power MOSFET. Modes 2 and 3 require additional charge pump capacitors and diodes in order to supply voltage to VDD. In general, all charge pump diodes should be Schottky diodes in order to have low forward voltage and high speed. The charge pump capacitors should be ceramic capacitors with low effective series resistance (ESR), such as X5R or X7R capacitors.

The value of the charge pump capacitor C1 depends on the power MOSFET gate charge and capacitance, the voltage level of the Miller plateau threshold, the forward drop of D1 and the closed-loop response time. The unloaded high-side gate driver typically draws 2 nC of charge per rising edge plus  $30 \,\mu$ A of direct current from C1. Usually, the unloaded high-side gate driver load is miniscule compared to the gate charge requirements of the high-side power MOSFET, Q1. Typical values for C1 are approximately 50 to 100 times the input capacitance (C<sub>ISS</sub>) of MOSFET Q1. This usually allows for transient operation at extremely large duty ratio, where C1 does not have sufficient time to fully recharge. If C1 is excessively large, its ESR and ESL prevents it from recharging during transients, including the start-up transient.

Capacitors C2 through C5 are then selected based on the direction of charge transfer and the requirements of the UCC2541. Selection guidelines are shown in Table 2. Keep in mind that each converter design may require adjustments for larger capacitor ratios than those that are suggested in Table 2. The selection process begins at the left side of Table 2 and progresses towards the right side of the table, which is the reverse order of the charge flow during the first few cycles of start-up. If iteration is required in the design process, review the progression of the capacitors in the order from left to right that is shown in the table.

| Mode | High-Side Drive Capacitor ( $\ge$ 0.1 $\mu$ F) | 0                     |                       | VDD Filter<br>Capacitor            | VDD Charging<br>Capacitor |
|------|------------------------------------------------|-----------------------|-----------------------|------------------------------------|---------------------------|
| 1    | C1 ≥ 50 C <sub>ISS</sub>                       | C3 <u>≥</u> 2 × C1    | C2 ≥ 0.1 µF           | $C4 \ge 1 \ \mu F$                 | n/a                       |
| 2    | C1 ≥ 50 C <sub>ISS</sub>                       | C3 <u>&gt;</u> 2 × C1 | C2 <u>&gt;</u> 0.1 μF | C4 $\geq$ 1 $\mu$ F, 2 $\times$ C3 | $C5 \ge 2 \times C4$      |
| 3    | C1 ≥ 50 CISS                                   | C4 ≥ 1 μF<br>2 × C1   | C2 <u>&gt;</u> 1.0 μF | C4 $\geq$ 1 $\mu$ F, 2 $\times$ C1 | $C5 \ge 2 \times C4$      |

 Table 2. Charge Pump and Bias Capacitor Selection Guidelines

For Modes 2 and 3, the VDD filter capacitor, C4, in Table 2 must supply the  $I_{VDD}$  idle current to the UCC2541 (approximately 11 mA) plus the charge to drive the gates G1 and G2. Capacitor C4 must be large enough to sustain adequate operating voltages during start-ups and other transients under the full operational  $I_{VDD}$  current. Knowing the operating frequency and the MOSFET gate charges ( $Q_G$ ), the average  $I_{VDD}$  current can be estimated as:

$$I_{VDD} = I_{VDD(idle)} + (Q_{G1} + Q_{G2}) \times f_{S}$$

(4)

where f<sub>S</sub> is switching frequency

In order to prevent noise problems, C4 must be at least 1  $\mu$ F. Furthermore, it needs to be large enough to pass charge along to the power MOSFET gates. Thus C4 often needs to have at least twice the capacitance of the VDRV filter capacitor, as shown in Table 2.



### **Output Stage**

The UCC2541 includes dual gate drive outputs and each is capable of  $\pm$ 3-A peak current. The pull-up/ pull-down circuits of the driver are bipolar and MOSFET transistors in parallel. High-side and low-side dual drivers provide a true 3-A high-current capability at the MOSFET's Miller Plateau switching region where it is most needed. The peak output current rating is the combined current from the bipolar and MOSFET transistors. The output resistance is the R<sub>DS(on)</sub> of the MOSFET transistor when the voltage on the driver output is less than the saturation voltage of the bipolar transistor.

The output drivers can switch from VDD to GND. Each output stage also provides a very low impedance to overshoot and undershoot. This means that in many cases, external-schottky-clamp diodes are not required. The outputs are also designed to withstand 500-mA reverse current without either damage to the device or logic upset.

For additional information on drive current requirements at MOSFET's Miller plateau region, refer to the Power Supply Seminar SEM–1400<sup>[3]</sup>.

### Predictive Gate Drive<sup>TM</sup> Technology

The Predictive Gate Drive™ technology maximizes efficiency by minimizing body diode conduction. It utilizes a digital feedback system to detect body diode conduction, and adjusts the deadtime delays to minimize the conduction time interval. This closed loop system virtually eliminates body diode conduction while adjusting for different MOSFETs, temperature, and load dependent delays. Since the power dissipation is minimized, a higher switching frequency can be utilized, allowing for a smaller component size. Precise gate timing at the nanosecond level reduces the reverse recovery time of the synchronous rectifier MOSFET body diode, which reduces reverse recovery losses seen in the main (high-side) MOSFET. Finally, the lower power dissipation results in increased reliability.



UDG-02149

Figure 15.

For additional information on Predictive Gate Drive<sup>™</sup> control and efficiency comparisons to earlier adaptive delay and adaptive control techniques, refer to the Application Note SLUA285<sup>[1]</sup>.



### VDD and IDD

Although quiescent VDD current is low, total supply current is higher, depending on output gate drive requirements and the programmed oscillator frequency. Total VDD current ( $I_{VDD}$ ) is the sum of quiescent VDD current and the average output currents of G1 and G2, as described in equation (5). Knowing the operating frequency and the MOSFET gate charge ( $Q_G$ ), average driver output current, per gate, can be calculated from:

$$I_{\rm G} = Q_{\rm G} \times f_{\rm S} \tag{5}$$

where

• f<sub>S</sub> is switching frequency

To prevent noise problems, connect a  $1-\mu F$  ceramic capacitor between the VDD and GND pins. Place the  $1-\mu F$  ceramic capacitor as close to the UCC2541 as possible. This capacitor is in addition to any electrolytic energy storage capacitors that may be used in the bias supply design.

### **Soft-Start and Tracking Features**

Separate pins are provided for the soft-start feature and the tracking feature. Soft-start or tracking (sequencing) can be easily implemented with this configuration using a minimum number of external components. During a power-up transient, the converter output tracks the lower of the SS voltage, the TR voltage or a 1.5-V internal reference, provided the system is not in current limit. In other words, the voltage control loop is closed during power-up, provided the system is not current limited. Figure 16 shows the UCC2541 configured for soft-start operation. For applications that do not use the tracking feature, connect the TR pin to either SS or REF, as shown in the figure. Remote shutdown and sequential power-up can be easily implemented as a transistor switch across  $C_{SS}$ .



Figure 16. Using the Soft-Start Feature



#### SLUS621A - AUGUST 2004 - SEPTEMBER 2005

## **APPLICATION INFORMATION**

The soft-start interval begins when the UCC2541 recognizes that the appropriate voltage (see Mode 1, 2 or 3) is above the UVLO level. The voltage of  $C_{SS}$  then linearly increases until it is clamped at the REF voltage of 3.3V. Regulation should be reached when the soft-start voltage reaches about 2.2 V (1.5 V plus a diode drop). Select a  $C_{SS}$  capacitor value using equation (5) to program a desired soft-start duration,  $\Delta t_{SS}$ .

$$C_{SS} = 1.33 \times \frac{V_{RSET}}{R_{SET}} \times \frac{\Delta t_{SS}}{\Delta V_{SS}} = 1.33 \times \frac{1.5 \text{ V}}{R_{SET}} \times \frac{\Delta t_{SS}}{2.2 \text{ V}} \text{ Farads}$$
(6)

If a UVLO fault is encountered, both outputs of the UCC2541 are disabled and the soft-start pin (SS) is discharged to GND. The UCC2541 does not retry until the UVLO fault is cleared.

Using the TR pin, the UCC2541 can be programmed to track another converter output voltage. If the voltage to be tracked is between 0 V and 3.3 V, simply connect the TR pin to the voltage to be tracked with a resistor that is approximately equal to the DC impedance that is connected to the VEA– terminal ( $R_{V1} \parallel R_{V2}$ , in Figure 3). If the voltage is above that range, use a voltage divider, again with an equivalent resistance that approximately equals the DC impedance to the VEA– terminal. Other strategies can be used to achieve sequential, ratiometric or simultaneous power supply tracking<sup>[4]</sup>.

An implementation of sequential sequencing using TPS3103K33<sup>[2]</sup> in a multiple output power supply<sup>[4]</sup> is shown in Figure 17. Applications where the loads include a processor with a core voltage of 1.5 V and I/O ports that require 3.3 V can require sequential sequencing in order to resolve system level bus contention problems during start-up. In this circumstance the core must power-up first, then after an initialization period of 130 ms, the ports are allowed to power-up. This is illustrated in Figure 18.



Figure 17. Sequencing a Multiple Output Post Regulated Power Supply

UDG-04061



UDG-04061







Using the TR pin, the UCC2541 can be programmed to ratio-metrically track another converter output voltage<sup>[4]</sup>. Ratio-metric tracking is when the ratio of the output voltages is constant from zero volts to the point where one or more of the outputs lock into regulation. The TR pin is easier to use for tracking than the SS pin because the external currents that would be applied to the SS pin may interfere with SS discharge currents and fault recovery. It should be understood that the voltage that is being tracked must lag the bias voltages (VDD, VDRV and REF) on start-up and lead the bias voltages during shutdown. Furthermore, the output that is being tracked must not reach its steady state DC level before the output that is tracking reaches its steady state DC level. Figure 18 illustrates the concept of programming an output voltage  $V_C$ , to ratio-metrically track another output,  $V_M$ .







# UCC2541

SLUS621A - AUGUST 2004 - SEPTEMBER 2005

# **APPLICATION INFORMATION**

The general circuit to program the UCC2541 to track the leader supply voltage by the tracking ratio A<sub>T</sub> is shown in Figure 20. To program the tracking profile gains G<sub>T1</sub> and G<sub>T2</sub>, follow the ratio-metric tracking design procedure that is listed below. The special case of simultaneous sequencing for V<sub>M</sub> > 1.5V is the simplest to design; set  $R_{T1} = R_{V1}$  and  $R_{T2} = R_{V2}$ ,  $G_{T2}$  is not needed. In many other cases, the circuit can be simplified with the removal of the operational amplifier for G<sub>T2</sub> and the Zener clamping diode. If an operational amplifier is necessary, it should be capable of rail to rail operation and usually low voltage bias; the TLV271 is an inexpensive solution for both of those requirements. Notice that the tracking circuit in Figure 20 also has a soft-start capacitor, C<sub>SS</sub>. The soft-start capacitor is useful for limiting the time between short-circuit retry attempts and it can prevent overshoot when recovering from a fault that is experienced in only the tracking supply but not the main supply.

### Ratio-Metric Tracking Design Procedure (see Figures 22 and 23)

1. Determine the tracking ratio, AT.

$$A_{T} = \frac{M_{C}}{M_{M}}$$
(7)

where  $M_{C}$  and  $M_{M}$  are the soft-start slopes of  $V_{C}$  and  $V_{M},$  respectively.

2. Determine G<sub>V</sub>.

$$G_{V} = \frac{R_{V2}}{R_{V1} + R_{V2}}$$
(8)

where  $\mathsf{R}_{V2}$  and  $\mathsf{R}_{V1}$  are selected when designing the voltage control loop.

- 3. Test  $G_{T2}$  if necessary when  $V_M \leq 1.5$  V or  $A_TG_V > 1$ .
  - a. If G<sub>T2</sub> is needed, set GT2 so that both equations (8) and (9) apply.

$$G_{T2} = 1 + \frac{R_{F1}}{R_{F2}}$$
(9)

so that both of the following apply:

$$G_{T2} = \left(\frac{1.5 \text{ V}}{\text{V}_{\text{M}} \times \text{G}_{\text{T1}}}\right) \text{ and } G_{\text{T2}} > \left(\text{A}_{\text{T}} \times \text{G}_{\text{V}}\right) \tag{10}$$

- b. If  $G_{T2}$  is not needed, set  $G_{T2} = 1$ .
- 4. Set G<sub>T1</sub>.

$$G_{T1} = \frac{A_T \times G_V}{G_{T2}} = \frac{R_{T2}}{R_{T1} + R_{T2}}$$
(11)

5. Select  $R_{T1}$  and  $R_{T2}$  so that  $R_{T1} \parallel R_{T2} \approx R_{V1} \parallel R_{V2}$  to minimize offset differences.







UDG-04059

### Figure 20. Programming the UCC2541 to Track Another Output

More elaborate power supply sequencing and tracking can easily be implemented by extending the above techniques. Consult Reference [4] for further information.

The following schematic shows an example POL (point of load) converter capable of delivering 20 A at 2.5 V from an unregulated IBC (intermediate bus converter) providing 9 V to14 V. In this application, the UCC2541 is configured to operate in Mode 1, and the converter turns ON when the UCC2541 UVLO threshold of 8.5 V is exceeded. The upper input voltage rating is limited by the MOSFET and capacitor voltage ratings, not the UCC2541. For lower current requirements from 10 A to15 A a single lower MOSFET would suffice.





Figure 21. 20-A POL (Point of Load) Converter



In the 20-A converter the output current is sensed by R4. The UCC2541 limits output current when the  $C_{EA}$ -(pin 8) exceeds the  $V_{EA}$ - (pin 7) by 50 mV. To select the current sense resistor the 50-mV signal must be gained up by the reciprocal of the output feedback divider ratio given by:

$$\frac{R8}{R8 + R9} = \frac{R12}{R12 + R10}$$
(12)

For this 2.5-V output, the divider ratio is 0.6, and the following calculation can determine the typical voltage across the sense resistor to begin current limit operation:

$$V_{\text{RSNS}} = V_{\text{R4}} = \frac{1}{0.6} \times 50 \text{ mV} = 83.3 \text{ mV}$$
 (13)

The peak inductor ripple current should also be considered in R<sub>SNS</sub> selection, and is 1/2 the peak-to-peak inductor current calculated during the OFF-time of the converter:

$$dI_{PP}\left(\frac{1}{f_{S}} - \frac{V_{O}}{V_{IN} \times f_{S}}\right) \times \frac{V_{O}}{L} = 3 A_{PP}$$
(14)

with V<sub>O</sub>=2.5 V, V<sub>IN</sub>=12 V,  $f_S$ =300 kHz, and L1=2.2  $\mu$ H. In this design IL1, peak =21.5 A.

For a 20-A converter with current limiting at 20% overload the sense resistor can be calculated as:

$$R_{SNS} = \frac{V_{RSNS}}{1.2 \times IL_{PEAK}} = \frac{83.3 \text{ mV}}{1.2 \times 21.5 \text{ A}} = 3.2 \text{ m}\Omega$$
(15)

With this value of sense resistor the average power dissipation can be calculated to be:

$$P_{RSNS} = I_{OUT}^{2} \times R_{SNS} = 20 A^{2} \times 3.2 m\Omega = 1.28 W$$
 (16)

Low value current sense resistors are commonly available in 1-W surface mount packages, so two packages should be paralleled to meet the power dissipation requirements in high current designs, and the final value used will be a compromise of available components. In surface mount applications a Kelvin connection to the sense resistor is not easily attainable, so the connection resistance from the sense resistors to the PCB must be included in the effective sense resistance.

The voltage and current feedback component magnitudes were ratioed according to the discussion in section, COMP, VEA– AND CEA– pin: Voltage and Current Error Amplifiers. In this application, the optional component CFIR was not needed. However, a 1-nF capacitor (CST in Figure 3) was needed to filter the C<sub>EA</sub>– signal to allow the converter to start at turn on and to restart after current limit hiccup operation.



## THERMAL INFORMATION

The useful temperature range of a controller that contains high-current output drivers is greatly affected by the drive power requirements of the load and the thermal characteristics of the device package. In order for a power driver to be useful over a particular temperature range the package must allow for the efficient removal of the heat produced while keeping the junction temperature within rated limits. The UCC2541 is available in the 20-pin HTSSOP PowerPAD<sup>™</sup> package and also the 32-pin QFN PowerPAD<sup>TM</sup> package.

The PowerPAD<sup>TM</sup> offers the most effective means of removing the heat from the semiconductor junction and therefore long term reliability improvement. As illustrated in [5], the PowerPAD packages offer a leadframe die pad that is exposed at the base of the package. This pad is soldered to the copper on the PC board directly underneath the device package, reducing the θjc down to 2°C/W. Data is presented in [5] to show that the power dissipation can be quadrupled in the PowerPAD<sup>™</sup> configuration when compared to the standard packages. The PC board must be designed with thermal lands and thermal vias to complete the heat removal subsystem, as summarized in [6] to realize a significant improvement in heat–sinking over standard non-PowerPAD<sup>™</sup> surface mount packages.





# **TYPICAL CHARACTERISTICS**











# **TYPICAL CHARACTERISTICS**





Figure 33. Predictive Gate Drive – G2 Falling



SLUS621A – AUGUST 2004 – SEPTEMBER 2005

## **RELATED PRODUCTS**

- UCC27223 High Efficiency Predictive Synchronous Buck Driver with Enable
- UCC2540 High-Efficiency Secondary-Side Synchronous Buck PWM Converter
- TPS40070/1 High-Efficiency Midrange Input Synchronous Buck Controller With Voltage Feed-Forward

## REFERENCES

- 1. Application Note, Predictive Gate Drive <sup>™</sup> FAQ, by Steve Mappus (SLUA285)
- 2. Datasheet, TPS3103K33 Ultra-Low Supply Current/Supply Voltage Supervisory Circuits, (SLVS363)
- 3. Power Supply Seminar SEM–1400 Topic 2: *Design And Application Guide For High Speed MOSFET Gate Drive Circuits*, by L. Balogh, (SLUP133)
- 4. Power Supply Seminar SEM1600 Topic 2: Sequencing Power Supplies in Multiple Voltage Rail Environments, by D. Daniels, D. Gehrke, and M. Segal, (SLUP224)
- 5. Technical Brief, PowerPAD Thermally Enhanced Package, (SLMA002)
- 6. Application Brief, PowerPAD Made Easy, (SLMA004)



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                      |              |                         |         |
| UCC2541PWPR      | NRND          | HTSSOP       | PWP                | 20   | 2000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR  | -40 to 105   | UCC2541                 |         |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC2541PWPR | HTSSOP          | PWP                | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

29-Sep-2019



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UCC2541PWPR | HTSSOP       | PWP             | 20   | 2000 | 350.0       | 350.0      | 43.0        |

PWP (R-PDSO-G20)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



All linear dimensions are in millimeters. NOTES: Α.

- Β. This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D.
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



#### PowerPAD<sup>™</sup> SMALL PLASTIC OUTLINE PWP (R-PDSO-G20)

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

B. Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments





NOTES:

Α.

B. This drawing is subject to change without notice.

All linear dimensions are in millimeters.

- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com> Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated