

# **PI3VDP1430**

# Dual Mode DisplayPort to HDMI Level shifter and Re-driver

#### Features

- Re-drives HDMI1.4a signal across long PCB trace
- Converts low-swing AC coupled differential input to HDMI<sup>™</sup> rev 1.4a compliant open-drain current steering Rx terminated differential output
- HDMI level shifting operation up to 2.97Gbps per lane (297MHz pixel clock) for stereo video
- Integrated 50-ohm termination resistors for AC-coupled differential inputs.
- Enable/Disable feature to turn off TMDS outputs to enter low-power state.
- 3.3 Power supply required.
- Integrated ESD protection to 8kV contact on all high speed I/O pins (IN\_x and OUT\_x) per IEC61000-4-2 test spec, level 4
- DDC level shifters from 5V from sink side down to 3.3V on source side
- · Level shifter for HPD signal from HDMI/DVI connector
- Integrated pull-down on HPD\_sink input guarantees "input low" when no display is plugged in
- Packaging (Pb-Free & Green)
  - 48 TQFN, 7mm x 7mm (ZBE)

#### **Pin Configuration**



#### Description

Pericom Semiconductor's PI3VDP1430 provides the ability to use a Dual-mode DP transmitter in HDMI<sup>™</sup> mode. This flexibility provides the user a choice of how to connect to their favorite display. All signal paths accept AC coupled video signals. The PI3VDP1430 converts this AC coupled signal into an HDMI rev 1.4a compliant signal with proper signal swing. This conversion is automatic and transparent to the user.

The PI3VDP1430 supports up to 2.97Gbps, which provides stereo video functionality as described in the HDMI 1.4a specifrication.



#### **Block Diagram**

# Pin Assignment

| Pin Name    | Туре | Description                                                                    |  |  |  |  |
|-------------|------|--------------------------------------------------------------------------------|--|--|--|--|
|             |      | 5.5V tolerant low-voltage single-ended input<br>Enable for level shifter path  |  |  |  |  |
| 0.7.1       |      | OE#     IN D Termination     OUT D Outputs                                     |  |  |  |  |
| OE#         | I    |                                                                                |  |  |  |  |
|             |      |                                                                                |  |  |  |  |
|             |      | $\begin{array}{ c c c c c }\hline 0 & 50\Omega & Active \\ \hline \end{array}$ |  |  |  |  |
| IN_D4+      | Ι    | Differential input                                                             |  |  |  |  |
| IN_D4-      | Ι    | Differential input                                                             |  |  |  |  |
| IN_D3+      | Ι    | Differential input                                                             |  |  |  |  |
| IN_D3-      | Ι    | Differential input                                                             |  |  |  |  |
| IN_D2+      | Ι    | Differential input                                                             |  |  |  |  |
| IN_D2-      | Ι    | Differential input                                                             |  |  |  |  |
| IN_D1+      | Ι    | Differential input                                                             |  |  |  |  |
| IN_D1-      | Ι    | Differential input                                                             |  |  |  |  |
| OUT_D4+     | 0    | TMDS Differential output                                                       |  |  |  |  |
| OUT_D4-     | 0    | TMDS Differential output                                                       |  |  |  |  |
| OUT_D3+     | 0    | TMDS Differential output                                                       |  |  |  |  |
| OUT_D3-     | 0    | TMDS Differential output                                                       |  |  |  |  |
| OUT_D2+     | 0    | TMDS Differential output                                                       |  |  |  |  |
| OUT_D2-     | 0    | TMDS Differential output                                                       |  |  |  |  |
| OUT_D1+     | 0    | TMDS Differential output                                                       |  |  |  |  |
| OUT_D1-     | 0    | TMDS Differential output                                                       |  |  |  |  |
| (Continued) |      |                                                                                |  |  |  |  |

14-0186

2

| Pin Name                     | Туре                                              | Description                                                                                                                                               |                                                         |  |
|------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--|
| HPD_SINK                     | 5V tolerance single-ended input                   |                                                                                                                                                           | is pulled down by an                                    |  |
| HPD_SOURCE                   | 3.3V single-ended output                          | HPD_SOURCE: 0V to 3.3<br>This is level-shifted version                                                                                                    | V (nominal) output signal.<br>n of the HPD_SINK signal. |  |
| SCL_SOURCE                   | Single-ended 3.3V open-drain<br>DDC I/O           | 3.3V DDC Data I/O. Pulled<br>tion to 3.3V. Connected to<br>age-limiting integrated NM                                                                     | SCL_SINK through volt-                                  |  |
| SDA_SOURCE                   | Single-ended 3.3V open-drain<br>DDC I/O           | 3.3V DDC Data I/O. Pulled<br>to 3.3V. Connected to SDA<br>limiting integrated NMOS                                                                        |                                                         |  |
| SCL_SINK                     | Single-ended 5V open-drain<br>DDC I/O             | 5V DDC Clock I/O. Pulled up by external termination<br>to 5V. Connected to SCL_SOURCE through voltage-<br>limiting integrated NMOS passgate.              |                                                         |  |
| SDA_SINK                     | Single-ended 5V open-drain<br>DDC I/O             | 5V DDC Data I/O. Pulled up by external termination<br>to 5V. Connected to SDA_SOURCE through voltage-<br>limiting integrated NMOS passgate.               |                                                         |  |
|                              |                                                   | Enables bias voltage to the DDC passgate level shifter<br>gates. (May be implemented as a bias voltage connec-<br>tion to the DDC pass gates themselves.) |                                                         |  |
| DDC_EN                       | 5.0V tolerant Single-ended input                  | DDC_EN                                                                                                                                                    | Passgate                                                |  |
|                              |                                                   | 0V                                                                                                                                                        | Disabled                                                |  |
|                              |                                                   | 3.3V                                                                                                                                                      | Enabled                                                 |  |
| VDD                          | 3.3V DC Supply                                    | $3.3V \pm 10\%$                                                                                                                                           |                                                         |  |
| OC_2<br>(REXT)               | 3.3V single-ended control input                   | Acceptable connections to sistor to GND; Resistor to be 0-ohm).                                                                                           | OC_1 (REXT) pin are: Re-<br>3.3V; NC. (Resistor should  |  |
| OC_3                         | Analog connection to external component or supply | Acceptable connections to 3.3V or to GND; NC.                                                                                                             | OC_3 pin are: short to                                  |  |
| OC_0<br>OC_1<br>EQ_0<br>EQ_1 | Output and Input jitter elimina-<br>tion control  | Control pins are to enable.<br>For normal operation these<br>VDD. Please see the truth                                                                    |                                                         |  |

#### All trademarks are property of their respective owners.

| Table | 1: | Truth | Table |
|-------|----|-------|-------|
|-------|----|-------|-------|

| OC_3 <sup>(1)</sup> | OC_2 <sup>(1)</sup> | OC_1 <sup>(1)</sup> | OC_0 <sup>(1)</sup> | Vswing (mV) | Pre/De-emphasis |
|---------------------|---------------------|---------------------|---------------------|-------------|-----------------|
| 0                   | 0                   | 0                   | 0                   | 500         | 0               |
| 0                   | 0                   | 0                   | 1                   | 600         | 0               |
| 0                   | 0                   | 1                   | 0                   | 750         | 0               |
| 0                   | 0                   | 1                   | 1                   | 1000        | 0               |
| 0                   | 1                   | 0                   | 0                   | 500         | 0               |
| 0                   | 1                   | 0                   | 1                   | 500         | 1.5dB           |
| 0                   | 1                   | 1                   | 0                   | 500         | 3.5dB           |
| 0                   | 1                   | 1                   | 1                   | 500         | 6dB             |
| 1                   | 0                   | 0                   | 0                   | 400         | 0               |
| 1                   | 0                   | 0                   | 1                   | 400         | 3.5dB           |
| 1                   | 0                   | 1                   | 0                   | 400         | 6dB             |
| 1                   | 0                   | 1                   | 1                   | 400         | 9dB             |
| 1                   | 1                   | 0                   | 0                   | 1000        | 0               |
| 1                   | 1                   | 0                   | 1                   | 1000        | -3.5dB          |
| 1                   | 1                   | 1                   | 0                   | 1000        | -6dB            |
| 1                   | 1                   | 1                   | 1                   | 1000        | -9dB            |

#### Table 2: Truth Table

| EQ_1 <sup>(1)</sup> | EQ_0 <sup>(1)</sup> | Equalization @ 1.25GHz<br>(dB) |
|---------------------|---------------------|--------------------------------|
| 0                   | 0                   | 3                              |
| 0                   | 1                   | 6                              |
| 1                   | 0                   | 9                              |
| 1                   | 1                   | 12                             |

Notes:

1) These signals have internal 100kohm pull-ups.

#### Absolute Maximum Ratings (Above which useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature                   | 65°C to +150°C |
|---------------------------------------|----------------|
| Supply Voltage to Ground Potential    |                |
| DC Input Voltage<br>DC Output Current |                |
| Power Dissipation                     |                |

**Note:** Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

# **Thermal Characteristics**

| Symbol            | Parameter                               | Rating | Unit |
|-------------------|-----------------------------------------|--------|------|
| T <sub>Jmax</sub> | Junction Temperature                    | 125    | °C   |
| R <sub>θJC</sub>  | Thermal Resistance, Junction to Case    | 23.65  |      |
| R <sub>θJA</sub>  | Thermal Resistance, Junction to Ambient | 9.1    | °C/W |

## **Electrical Characteristics**

#### **Table 3: Power Supplies and Temperature Range**

| Symbol | Parameter                                                  | Min  | Nom | Max | Units   | Comments                                                                              |
|--------|------------------------------------------------------------|------|-----|-----|---------|---------------------------------------------------------------------------------------|
| VDD    | Power Supply                                               | 2.89 | 3.3 | 3.6 | V       |                                                                                       |
| ICC    | Max Current                                                |      |     | 100 | mA      | Total current from VDD 3.3V supply<br>when de-emphasis/pre-emphasis is set<br>to 0dB. |
| ICCQ   | Standby Cur-<br>rent Consump-<br>tion                      |      |     | 2   | mA      | OE# = HIGH                                                                            |
| TCASE  | Case tempera-<br>ture range for<br>operation with<br>spec. | -40  |     | 85  | Celcius |                                                                                       |

| OE#                          | Device State                                                                                                                                                                                                                                                                                        | Comments                                                                                                                                                                                                                                                                                                              |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Asserted<br>(low voltage)    | Differential input buffers and output buffers enabled. Input impedance = $50\Omega$                                                                                                                                                                                                                 | Normal functioning state for IN_D to OUT_D level shifting function.                                                                                                                                                                                                                                                   |
| Unasserted<br>(high voltage) | Low-power state.<br>Differential input buffers and termination<br>are disabled. Differential inputs are in a<br>high-impedance state.<br>OUT_D level-shifting outputs are dis-<br>abled.<br>OUT_D level-shifting outputs are in high-<br>impedence state.<br>Internal bias currents are turned off. | <ul> <li>Intended for lowest power condition when:</li> <li>No display is plugged in or</li> <li>The level shifted data path is disabled</li> <li>HPD_SINK input and HPD_SOURCE output are not affected by OE# SCL_SOURCE, SCL_SINK, SDA_SOURCE and SDA_SINK signals and functions are not affected by OE#</li> </ul> |

## Table 5: Differential Input Characteristics for IN\_D and RX\_IN signals

| Symbol                  | Parameter                                  | Min   | Nom | Max | Units | Comments                                                                                                                                                   |
|-------------------------|--------------------------------------------|-------|-----|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Tbit                    | Unit Interval                              | 360   |     |     | ps    | Tbit is determined by the display mode.<br>Nominal bit rate ranges from 250Mbps<br>to 2.5Gbps per lane. Nominal Tbit at 2.5<br>Gbps=400ps. 360ps=400ps-10% |
| V <sub>RX-DIFFp-p</sub> | Differential Input Peak<br>to Peak Voltage | 0.175 |     | 1.2 | V     | VRX-DIFFp-p=2' VRX-D+ x VRX-D- <br>Applies to IN_D and RX_IN signals                                                                                       |
| T <sub>RX-EYE</sub>     | Minimum Eye Width<br>at IN_D input pair    | 0.8   |     |     | Tbit  | The level shifter may add a maximum of 0.02UI jitter                                                                                                       |
| V <sub>CM-AC-pp</sub>   | AC Peak<br>Common Mode Input<br>Voltage    |       |     | 100 | mV    | VCM-AC-pp =  VRX-D+ + VRX-D- /2 -<br>VRX-CM-DC.<br>VRX-CM-DC = DC(avg) of VRX-D+ +<br>VRX-D- /2<br>VCM-AC-pp includes all frequencies<br>above 30 kHz.     |
| Z <sub>RX-DC</sub>      |                                            | 40    | 50  | 60  | Ω     | Required IN_D+ as well as IN_D- DC impedance ( $50\Omega \pm 20\%$ tolerance).                                                                             |
| V <sub>RX-Bias</sub>    |                                            | 0     |     | 2.0 | V     | Intended to limit power-up stress on chipset's PCIE output buffers.                                                                                        |
| Z <sub>RX-HIGH-Z</sub>  |                                            | 100   |     |     | kΩ    | Differential inputs must be in a high impedance state when OE# is HIGH.                                                                                    |

6

# **TMDS Outputs**

The level shifter's TMDS outputs are required to meet HDMI 1.4a specifications. The HDMI 1.4a Specification is assumed to be the correct reference in instances where this document conflicts with the HDMI 1.4 specification.

| Table 6: Differential Output Charact   | ceristics for TMDS OUT signals |
|----------------------------------------|--------------------------------|
| ···· · · · · · · · · · · · · · · · · · |                                |

| Symbol                      | Parameter                                      | Min       | Nom       | Max       | Units | Comments                                                                                                                                                                                 |
|-----------------------------|------------------------------------------------|-----------|-----------|-----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{\mathrm{H}}$            | Single-ended<br>high level out-<br>put voltage | VDD-10mV  | VDD       | VDD+10mV  | V     | VDD is the DC termination<br>voltage in the HDMI or DVI<br>Sink. VDD is nominally 3.3V                                                                                                   |
| $V_L$                       | Single-ended<br>low level out-<br>put voltage  | VDD-600mV | VDD-500mV | VDD-400mV | V     | The open-drain output pulls down from VDD.                                                                                                                                               |
| V <sub>SWING</sub>          | Single-ended<br>output swing<br>voltage        | 450mV     | 500mV     | 600mV     | V     | Swing down from TMDS<br>termination voltage (3.3V ±<br>10%)                                                                                                                              |
| I <sub>OFF</sub>            | Single-ended<br>current in<br>high-Z state     |           |           | 50        | μA    | Measured with TMDS out-<br>puts pulled up to VDD Max<br>_(3.6V) through 50Ω resistors.                                                                                                   |
| T <sub>R</sub>              | Rise time                                      | 125ps     |           | 0.4Tbit   | ps    | Max Rise/Fall time @2.7Gbps<br>= 148ps. 125ps = 148-15%                                                                                                                                  |
| $T_{\rm F}$                 | Fall time                                      | 125ps     |           | 0.4Tbit   | ps    | Max Rise/Fall time @2.7Gbps<br>= 148ps. 125ps = 148-15%                                                                                                                                  |
| T <sub>SKEW-</sub><br>INTRA | Intra-pair<br>differential<br>skew             |           |           | 30        | ps    | This differential skew bud-<br>get is in addition to the skew<br>presented between D+ and<br>D- paired input pins. HDMI<br>revision 1.3 source allowable<br>intra-pair skew is 0.15Tbit. |
| T <sub>SKEW-</sub><br>inter | Inter-pair lane-<br>to-lane output<br>skew     |           |           | 100       | ps    | This lane-to-lane skew budget<br>is in addition to skew between<br>differential input pairs                                                                                              |
| T <sub>JIT</sub>            | Jitter added to<br>TMDS signals                |           |           | 25        | ps    | Jitter budget for TMDS sig-<br>nals as they pass through the<br>level shifter. 25ps = 0.056 Tbit<br>at 2.25 Gb/s                                                                         |

# **TMDS Output Oscillation Elimination**

The inputs do not incorporate a squelch circuit. Therefore, we recommend the input to be externally biased to prevent output oscillation. Pericom recommends to add a 1.5Kohm pull-up to the Clock input.



**TMDS Input Fail-Safe Recommendation** 

| Symbol                                          | Parameter                                      | Min | Nom | Max             | Units | Comments                                                                                                       |
|-------------------------------------------------|------------------------------------------------|-----|-----|-----------------|-------|----------------------------------------------------------------------------------------------------------------|
| V <sub>IH-HPD</sub>                             | Input High Level                               | 2.0 | 5.0 | 5.3             | V     | Low-speed input changes state on cable plug/unplug                                                             |
| V <sub>IL-HPD</sub> HPD_sink Input<br>Low Level |                                                | 0   |     | 0.8             | V     |                                                                                                                |
| I <sub>IN-HPD</sub>                             | HPD_sink Input<br>Leakage Current              |     |     | 70              | μΑ    | Measured with HPD_sink at $V_{IH-HPD}$ max and $V_{IL-HPD}$ min                                                |
| V <sub>OH-HPDB</sub>                            | HPD_sink Output<br>High-Level                  | 2.5 |     | V <sub>DD</sub> | V     | $V_{DD} = 3.3V \pm 10\%$                                                                                       |
| V <sub>OL-HPDB</sub>                            | HPD_sink Output<br>Low-Level                   | 0   |     | 0.02            | V     |                                                                                                                |
| T <sub>HPD</sub>                                | HPD_sink to<br>HPD_source<br>propagation delay |     |     | 200             | ns    | Time from HPD_sink changing state<br>to HPD_source changing state. In-<br>cludes HPD_source rise/fall time     |
| T <sub>RF-HPDB</sub>                            | HPD_source rise/<br>fall time                  | 1   |     | 20              | ns    | Time required to transition from $V_{OH}$ -<br>HPDB to $V_{OL}$ -HPDB or from $V_{OL}$ -HPDB to $V_{OH}$ -HPDB |

### Table 8: HPD Input Characteristics

### Table 9: OE# Input and DDC\_EN

| Symbol          | Parameter             | Min | Nom | Max | Units | Comments                                                   |
|-----------------|-----------------------|-----|-----|-----|-------|------------------------------------------------------------|
| V <sub>IH</sub> | Input High Level      | 2.0 |     | VDD | V     | TMDS enable input changes state<br>on cable plug/unplug    |
| V <sub>IL</sub> | Input Low Level       | 0   |     | 0.8 | V     |                                                            |
| I <sub>IN</sub> | Input Leakage Current |     |     | 10  | μΑ    | Measured with input at $V_{IH-EN}$ max and $V_{IL-EN}$ min |

## **Table 10: Termination Resistors**

| Symbol           | Parameter                              | Min | Nom  | Max  | Units | Comments                                                  |
|------------------|----------------------------------------|-----|------|------|-------|-----------------------------------------------------------|
| R <sub>HPD</sub> | HPD_sink input pull-<br>down resistor. | 80K | 100k | 120K |       | Guarantees HPD_sink is LOW when no display is plugged in. |

#### All trademarks are property of their respective owners.

# **Recommended Power Supply Decoupling Circuit**

Figure 1 is the recommended power supply decoupling circuit configuration. It is recommended to put  $0.1\mu$ F decoupling capacitors on each V<sub>DD</sub> pins of our part, there are four  $0.1\mu$ F decoupling capacitors are put in Figure 1 with an assumption of only four V<sub>DD</sub> pins on our part, if there is more or less V<sub>DD</sub> pins on our Pericom parts, the number of  $0.1\mu$ F decoupling capacitors should be adjusted according to the actual number of V<sub>DD</sub> pins. On top of  $0.1\mu$ F decoupling capacitors on each V<sub>DD</sub> pins, it is recommended to put a 10 $\mu$ F decoupling capacitor near our part's V<sub>DD</sub>, it is for stabilizing the power supply for our part. Ferrite bead is also recommended for isolating the power supply for our part and other power supplies in other parts of the circuit. But, it is optional and depends on the power supply conditions of other circuits.



Figure 1 Recommended Power Supply Decoupling Circuit Diagram

## **Requirements on the Decoupling Capacitors**

There is no special requirement on the material of the capacitors. Ceramic capacitors are generally being used with typically materials of X5R or X7R.

### Layout and Decoupling CapacitorPlacement Consideration

- i. Each  $0.1\mu$ F decoupling capacitor should be placed as close as possible to each V<sub>DD</sub> pin.
- ii. V<sub>DD</sub> and GND planes should be used to provide a low impedance path for power and ground.
- iii. Via holes should be placed to connect to  $V_{DD}$  and GND planes directly.
- iv. Trace should be as wide as possible
- v. Trace should be as short as possible.
- vi. The placement of decoupling capacitor and the way of routing trace should consider the power flowing criteria.
- vii.  $10\mu$ F capacitor should also be placed closed to our part and should be placed in the middle location of  $0.1\mu$ F capacitors.
- viii. Avoid the large current circuit placed close to our part; especially when it is shared the same  $V_{DD}$  and GND planes. Since large current flowing on our  $V_{DD}$  or GND planes will generate a potential variation on the  $V_{DD}$  or GND of our part.



Figure 2 Layout and Decoupling Capacitor Placement Diagram

# Package Mechanical : 48-pin TQFN



#### Note:

- · For latest package info, please check: http://www.pericom.com/products/packaging/mechanicals.php
- The epad size is 5.1 x 5.1 mm

#### **Ordering Information**

| Ordering Code | Package Code | Package Description          |  |  |  |
|---------------|--------------|------------------------------|--|--|--|
| PI3VDP1430ZBE | ZBE          | 48-pin Pb-free & Green, TQFN |  |  |  |

#### Notes:

• Thermal characteristics can be found on the company web site at www.pericom.com/packaging/

14-0186

- E = Pb-free and Green
- Adding an X Suffix = Tape/Reel

#### All trademarks are property of their respective owners.