



*Allegro MicroSystems, LLC reserves the right to make, from time to time, revisions to the anticipated product life cycle plan for a product to accommodate changes in production capabilities, alternative product availabilities, or market demand. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use.*



### **ACS764**

### *Fully Integrated, Hall-Effect Based Current Sensor IC With I2C Digital Output and Low-Resistance Current Conductor*

### **Features and Benefits**

- ï Fully integrated current sensor IC in a compact QSOP package eliminates the need for shunt resistors
- Hall effect sensing technology eliminates the error associated with shunt resistor variation due to temperature
- $\bullet$  High accuracy: typical error  $\lt 2\%$  over operating temperature range
- Fast response digital fault output with programmable level through I2C bus interface
- Digital output through I<sup>2</sup>C interface with 9-bit A-to-D conversion for high resolution current measurement
- User-selectable decimation averaging of current output; up to 256 samples
- Freeze pin for holding current measurement value while reading many sensors serially
- $\cdot$  User-selectable (via I<sup>2</sup>C) coarse sensitivity and OC fault levels, for exceptional flexibility to meet application requirements

*Continued on the next page…*

### **Package: 24-pin QSOP (suffix LF)**



*Not to scale*

#### **Description**

The Allegro<sup> $M$ </sup> ACS764 fully integrated Hall-effect current sensor IC is designed for applications that require digital current sensing and reporting through an  $I^2C^{TM}$  bus. Allegro factory programming of the offset and gain, including the temperature coefficients, stabilizes the offset and gain over the operating temperature range. This programming greatly reduces the device total error, typically less than 2% over the operating temperature range. A fast response digital fault output is also provided. Both coarse sensitivity and fault level can be programmed via an I2C control register, and can be used for enhanced diagnostic functions.

The integrated low resistance conductor eliminates the requirement for external shunt resistors and, by employing Hall-effect sensing technology, eliminates the error associated with changing sense resistance due to temperature. The device allows 16 unique I2C bus addresses, selectable via external pins. The sensor IC gain can be selected by the user through the I<sup>2</sup>C bus. The device uses a BiCMOS process that allows a highly stable chopper-stabilized small signal amplifier design.

The ACS764 is provided in a compact 24-pin QSOP package (suffix LF). The leadframe is plated with 100% matte tin, which is compatible with standard lead (Pb) free printed circuit board assembly processes. Internally, the device is Pb-free, except for flip-chip high-temperature Pb-based solder balls, currently exempt from RoHS.

### **Typical Application Diagrams**



Features and Benefits (continued)

- Less than 0.5 m $\Omega$  series resistance greatly reduces power dissipation and heat generation
- ï Factory programmed temperature compensation stabilizes sensitivity and offset voltage throughout the operating temperature range
- 16 programmable I<sup>2</sup>C addresses
- Unidirectional DC current sensing and reporting
- ï Immunity to stray magnetic fields simplifies PCB layout

#### **Selection Guide**



\*Contact Allegro $^{TM}$  for additional packing options.

#### **Absolute Maximum Ratings**



#### **Thermal Characteristics**





### **Functional Block Diagram**



#### **Pin-out Diagram**



#### **Terminal List Table**





#### **OPERATING CHARACTERISTICS<sup>1</sup>** Valid throughout an ambient temperature range of -20°C to 125°C, C<sub>BYPASS</sub> = 0.1 μF,

 $V_{CC}$  = 3.3 V, unless otherwise noted



*Continued on the next page…*



#### **OPERATING CHARACTERISTICS<sup>1</sup> (continued)** Valid throughout an ambient temperature range of -20°C to 125°C,

 $C_{\text{BYPASS}}$  = 0.1 µF,  $V_{\text{CC}}$  = 3.3 V, unless otherwise noted



*Continued on the next page…*



#### **OPERATING CHARACTERISTICS<sup>1</sup> (continued)** Valid throughout an ambient temperature range of -20°C to 125°C,

 $C_{\text{RVPASS}}$  = 0.1 µF,  $V_{\text{CC}}$  = 3.3 V, unless otherwise noted



1All current measurement accuracy specifications listed in this datasheet apply only for the optimized current sensing range.

2The ACS764 will be most accurate in its optimized gain range.

3The GAIN\_RANGE setting of 11b selects the Optimized Nominal Resolution for the 16AU variant, and the GAIN\_RANGE setting of 00b selects the Optimized Nominal Resolution for the 32AU variant.

4Programmable by user through the I2C interface.

 $^{5}$ The ADC is most linear within ADC<sub>LIN</sub>, so code readings outside ADC<sub>LIN</sub> should not be used for precise measurement.

<sup>6</sup>Percentage of CSR. See table 3 and Definitions of Accuracy Characteristics section.

7Address pin characteristics are ensured by designed but are not factory tested.







\*I2C interface characteristics are ensured by designed but are not factory tested.

#### **I 2C Interface Timing Diagram**





### **Application Information**

The ACS764 is a fully integrated Hall-effect based current sensor IC with a digital current output and an overcurrent fault output for current monitoring and reporting applications. The digital output can be read from the ACS764 by a master controller through the I2C interface. The I2C interface can also be used to control some features of the ACS764. Sixteen device addresses are available through two input pins (A0, A1), allowing multiple devices to be connected to the same I2C bus in the application.

The output data that can be read from the ACS764 through the I 2C interface includes the following:

- Current amplitude (9 bits)
- Unlatched overcurrent fault flag (1 bit)
- Latched overcurrent fault flag (1 bit)
- Unread new current data flag (1 bit)

The control data that can be written to the ACS764 through I2C interface includes the following:

- Current range selection (2 bits)
- Overcurrent fault level selection (4 bits)
- ï Digital averaging filter data point selection (8 bits)
- ï Latched overcurrent fault flag reset (1 bit)

#### **I 2C Interface**

I 2C is a serial interface that uses two bus lines, SCL and SDA, to access the internal device registers. Data is exchanged between a master controller (for example, a microcontroller) and the ACS764 (slave). The clock input to SCL is generated by the master, while the SDA line functions as either an input or an open drain output, depending on the direction of the data transfer. The I<sup>2</sup>C input thresholds depend on the  $V_{CC}$  voltage of the ACS764.

#### **Timing Considerations**

I 2C communication is composed of several steps in the following sequence:

- 1. Start Condition. Defined by a negative edge on the SDA line, while SCL is high.
- 2. Address Cycle. 7 device (slave) address bits, plus 1 bit to indicate write (0) or read (1), followed by an acknowledge bit.
- 3. Data Cycles. Reading or writing 8 data bits, followed by an acknowledge bit. This cycle can be repeated for multiple bytes of data transfer. If there are multiple registers in a device (for example, EEPROM), the first data byte could be the register address. See the following sections for further information.
- 4. Stop Condition. Defined by a positive edge on the SDA line, while SCL is high.

Except to indicate a Start or Stop condition, SDA must be stable while the clock is high. SDA can only be changed while SCL is low.

It is possible for the Start or Stop condition to occur at any time during a data transfer. The ACS764 always responds by resetting the data transfer sequence.

The state of the Read/Write bit is set low to indicate a write cycle and set high to indicate a read cycle.

The master monitors for an acknowledge pulse to determine if the slave device is responding to the address byte sent to the ACS764. When the ACS764 decodes the 7-bit address field as a valid address, it responds by pulling SDA low during the ninth clock cycle.

During a data write from the master, the ACS764 pulls SDA low during the clock cycle that follows the data byte, in order to indicate that the data has been successfully received.

After sending either an address byte or a data byte, the master device must release the SDA line before the ninth clock cycle, in order to allow the handshaking to occur.

#### **Writing to ACS764 Registers Through the I2C Interface Bus**

The master controls the ACS764 by programming it as a slave. To do so, the master transmits data bits to the SDA input of the ACS764 in synchronization with the clocking signal it transmits simultaneously on the SCL input.

A complete transmission begins with the master pulling SDA low (Start bit), and completes with the master releasing the SDA line (Stop bit). Between these points, the master transmits a pattern of slave device (ACS764) address bits with a write command  $(D0 = 0)$ , and then the target register address (within that device),



and finally the data for the register. Each register in the ACS764 device is three bytes, or 24 bits, long. The address consists of two bytes, comprising: the ACS764 (device) address (7 bits) and the read/write bit, followed by the address byte of the individual register. The data stream of writing data to an individual register is shown in figure 1.

After each byte, the slave ACS764 acknowledges by transmitting

a low to the master on the SDA line. After writing data to a register the master must provide a Stop bit if writing is completed. If the stop bit is not set, then the next three bytes will be written to the current register address + 1. Writing will continue in this fashion until the Stop bit is received. If the total data byte count (that is, not including the Register Address byte) is not modulo three, then the write operation that would contain less than three bytes is not done.



Figure 1. I2C interface typical data write to an individual register in the ACS764



#### **Reading from ACS764 Registers Through the I2C Interface Bus**

When the master controller performs a data read from an ACS764 internal register, a so-called *combined data transmission* format is used. The I2C master provides the Start bit, the ACS764 device (slave) address, the read/write bit set to write (0), and then the initial source register address. The master then issues another Start bit (referred to as *restart*) followed by the same slave address and the read/write bit set to read (1). The ACS764 then provides three bytes of read data, one byte at a time. The data stream of reading

data from an individual register is shown in figure 2.

After each byte of data received, the master acknowledges by transmitting a low to the slave on the SDA line. After receiving three bytes of data from a register, the master must provide a Stop bit if reading is completed. If the Stop bit is not set, then the next three bytes will be read from the initial register address + 1. Reading will continue in this fashion until the Stop bit is received. Please note that the acknowledge bit immediately before the Stop bit should be a non-acknowledge  $(AK = 1)$ .



Figure 2. I2C interface typical data read from an individual register in the ACS764



#### **I 2C Device (Slave) Address Coding**

The four LSBs of the device (slave) address (A3, A2, A1, and A0) can be set by applying different voltages to pins A0 and A1 as show in figure 3 and defined in table 1.

Note: Different values for the three MSBs of the address (A6, A5, and A4) are available for factory programming if a conflict with other units occurs in the application design.

#### **ACS764 Bus Address Byte Definitions**



#### **Table 1. I2C Device Address Coding (Refer to figure 3)**





Figure 3. External equivalent circuit for I 2C device address selection





#### **Table 2. User-Accessible Volatile Memory Registers**





#### **User-Accessible Register Bit Descriptions**



Reserved



 $\begin{bmatrix} - & \mathbf{0} \\ \mathbf{0} & \mathbf{0} \end{bmatrix}$  FAULT\_LEVEL

### **Working with Internal Device Registers Through I2C**

#### **Control Registers**

On power-up the control registers will be loaded to their default values from the EEPROM. The settings can be changed after powering on the device by overwriting the control registers through the I2C interface. However, the control registers will revert to their previous levels if the sensor IC is power cycled. Contact your local sales representative if you need the default control register values to be factory-programmed differently.

#### **Data Registers**

The volatile register at 0x00 holds all the output data of the device. It includes nine bits of current measurement data and three flag bits: one bit for current output update (SYNC), one bit for latched overcurrent fault (LATCHED\_FAULT\_STATUS),

and one bit for non-latched overcurrent fault (NON-LATCHED\_ FAULT\_STATUS), in that order.

After the current measurement data has been updated, SYNC is set. It will be reset when the data is read by a master controller through the I2C interface.

When an overcurrent fault condition is detected, both the LATCHED\_FAULT\_STATUS and the NON-LATCHED FAULT STATUS bits will be set. The NON-LATCHED FAULT STATUS bit will be reset after the overcurrent condition is removed. However, the LATCHED\_FAULT\_STATUS bit will remain set until a 24-bit word in the format:

#### XXXX XXXX XXXX X1XX XXXX XXXX

is written to the register.



### **Setting the Overcurrent Fault Threshold**

The Overcurrent Fault threshold,  $I_{\overline{FAULT}}$ , is determined by setting the four FAULT\_LEVEL bits. The combined settings determine the threshold as a percentage of current sensing range, CSR. The FAULT pin will be pulled low when the current is above the programmed I\_FAULT level. The  $\overline{FAULT}$  pin will be released when the current drops below the programmed I\_FAULT level.

The digital NON-LATCHED FAULT STATUS bit will be 1 when the current is above I\_FAULT and 0 when the current is below I\_FAULT. The LATCHED FAULT STATUS bit will be 1 when the current is above I\_FAULT and will only return to being 0 when the current is below I\_FAULT and the bit is reset by writing a 1 to it.



#### **Table 3. I2C Control: Settings for Overcurrrent Fault Threshold**

Example: If the required overcurrent fault threshold is 88% of the CSR , then the required FAULT\_LEVEL values are: 0110 (Level 6).



#### **Characteristic Performance Data**

Data taken using the ACS764-32AU

### **Accuracy Data**

#### **Offset Error versus Ambient Temperature**



#### **Resolution versus Ambient Temperature**



**Total Error versus Ambient Temperature** 



**Fault Minimum Error versus Ambient Temperature** 







#### **Characteristic Performance Data**

Data taken using the ACS764-16AU

#### **Accuracy Data**



**Resolution versus Ambient Temperature**



**Total Error versus Ambient Temperature** 



**Fault Minimum Error versus Ambient Temperature** 





**0 2 4 6 8 10 12 14 16 6.00 5.00 4.00 3.00 2.00 1.00 0 -1.00 -2.00 -3.00 -4.00 ErrTOT (%) Current (A)** Total Error versus Current<br>T<sub>A</sub> = 25°C

> -3 sigma --- Minimum Limit

#### **Definitions of Accuracy Characteristics**

#### **A-to-D Linear Range (ADC<sub>LIN</sub>)**

The range of the ADC over which the ADC code is proportional to the current being sensed. One should consider the ADC saturated outside this range. See figure 4.

#### **Offset Error (Err<sub>OS</sub>)**

The offset of the ADC code versus the measured current from the ideal of zero. See figure 4. This parameter is measured at 2 A, as the ADC is below  $ADC_{LIN}$  at zero current. The offset error is calculated as:

$$
Err_{OS} = ADC_{CODE} \text{ at } 2 \text{ A} - 2000 \text{ (mA)} \times \frac{1}{RES}
$$

#### **Resolution Accuracy (Res<sub>ACC</sub>)**

The resolution of the sensor is given in mA/LSB, which is the inverse of the slope of the ADC code versus the measured current (see figure 4). Multiplying the ADC code by the resolution yields the measured current. The Resolution Accuracy ( $Res_{ACC}$ ) is how



Figure 4. A-to-D Linear Range

close the actual resolution is to the Nominal Resolution (RES). The Resolution Accuracy is calculated as:

$$
Res_{ACC} = \frac{Measured Resolution - RES}{RES} \times 100\,(%)
$$

#### **Nonlinearity Error (ErrLIN)**

The Nonlinearity Error is a measure of how linear the ADC code versus measured current curve is. The nonlinearity is calculated as:

$$
Err_{LIN} = \left\{1 - \frac{0.5}{0.94} \left[ \frac{ADC_{CODE} (0.94 \times CSR) - Err_{OS}}{ADC_{CODE} (0.5 \times CSR) - Err_{OS}} \right] \right\} \times 100 \, (\%)
$$

#### **Total Error (Err<sub>TOT</sub>)**

The percentage difference between the current measurement from the sensor IC and the actual current being measured  $(I_p)$ , relative to the actual current. This is equivalent to the percentage difference between the ideal ADC code and the actual ADC code, relative to the ideal ADC code:

$$
Err_{TOT}(I_p) = \frac{ADC_{IDEAL}(I_p) - ADC(I_p)}{ADC_{IDEAL}(I_p)} \times 100\,\,(%)
$$

The Total Error incorporates all sources of error and is a function of the measured current  $(I_P)$ . At relatively high currents,  $Err_{TOT}$ will be mostly due to the Resolution Accuracy, and at relatively low currents,  $Err_{TOT}$  will be mostly due to the Offset Error.

#### **Fault Level Error (EFAULT(MIN), EFAULT(MAX))**

The Fault Level Error is a measure of the accuracy of the overcurrent fault function.  $E_{FAULT(MIN)}$  is  $E_{FAULT}$  measured at FAULT\_LEVEL = 0000b, and  $E_{FAULT(MAX)}$  is  $E_{FAULT}$  measured at FAULT\_LEVEL = 1111b. The Fault Level Error is calculated as:

$$
E_{\text{FAULT}}(\text{FAULT\_LEVEL}) = \frac{\text{Fault Trip Current}}{\text{CSR} \times 100\,(\%)} - I_{\text{FAULT\_Percent}}
$$

where  $I_{FAULT}$  <sub>Percent</sub> is the ideal percentage of CSR at which the overcurrent fault should trip, based on the FAULT\_LEVEL settings as given in table 3. For example, if FAULT\_LEVEL is set to 0000b, the ideal trip point is at 50% of CSR. An  $E_{FAULT(MIN)}$ specification of  $\pm 4\%$  means the actual trip point ia between  $46\%$ and 54% of CSR.



### **Dynamic Response Characteristics**

#### **Power-On Time (t<sub>PO</sub>):**

When the supply is ramped to its operating voltage, the device requires a finite time to power its internal components before responding to a magnetic field due to current flow through the sensor. Power-On Time,  $t_{PO}$ , is defined as the time it takes from when the supply voltage  $(V_{CC})$  reaches its minimum specified voltage to when the value from the ADC is valid, as well as the fault bits and fault output.



### **Chopper Stabilization Technique**

When using Hall-effect technology, a limiting factor for switchpoint accuracy is the small signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall sensor IC. This makes it difficult to process the signal while maintaining an accurate, reliable output over the specified operating temperature and voltage ranges. Chopper stabilization is a unique approach used to minimize Hall offset on the chip. Allegro employs a patented technique to remove key sources of the output drift induced by thermal and mechanical stresses. This offset reduction technique is based on a signal modulation-demodulation process. The undesired offset signal is separated from the magnetic field-induced signal in the frequency domain, through modulation. The subsequent demodulation acts as a modulation process for the offset, causing the magnetic field-induced signal to recover its original spectrum at baseband, while the DC offset becomes a high-frequency signal. The magnetic-sourced signal then can pass through a low-pass

filter, while the modulated DC offset is suppressed. In addition to the removal of the thermal and stress related offset, this novel technique also reduces the amount of thermal noise in the Hall sensor IC while completely removing the modulated residue resulting from the chopper operation. The chopper stabilization technique uses a high-frequency sampling clock. For demodulation process, a sample-and-hold technique is used. This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signal-processing capability. This approach desensitizes the chip to the effects of thermal and mechanical stresses, and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset, low-noise amplifiers in combination with high-density logic integration and sample-and-hold circuits.



Concept of Chopper Stabilization Technique



**Package LF, 24-Pin QSOP**





Copyright ©2010-2013, Allegro MicroSystems, LLC  $I^2C^{TM}$  is a trademark of Philips Semiconductors.

Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

**www.allegromicro.com**

