

# **Please note that Cypress is an Infineon Technologies Company.**

The document following this cover page is marked as "Cypress" document as this is the company that originally developed the product. Please note that Infineon will continue to offer the product to new and existing customers as part of the Infineon product portfolio.

# **Continuity of document content**

The fact that Infineon offers the following product as part of the Infineon product portfolio does not lead to any changes to this document. Future revisions will occur when appropriate, and any changes will be set out on the document history page.

# **Continuity of ordering part numbers**

Infineon continues to support existing part numbers. Please continue to use the ordering part numbers listed in the datasheet for ordering.

www.infineon.com



# **CY7C601xx/CY7C602xx**

# enCoRe™ II Low-Voltage Microcontroller

# **1. Features**

- enCoRe<sup>™</sup> II low-voltage (enCoRe II LV) enhanced component reduction
	- ❐ Internal crystalless oscillator with support for optional external clock or external crystal or resonator
	- ❐ Configurable I/O for real world interface without external components
- Enhanced 8-bit microcontroller
	- ❐ Harvard architecture
	- ❐ M8C CPU speed up to 12 MHz or sourced by an external crystal, resonator, or clock signal
- Internal memory
	- ❐ 256 bytes of random access memory (RAM) ❐ 8 KB of flash including electrically erasable read only memory (EEROM) emulation
- Low power consumption ❐ Typically 2.25 mA at 3 MHz □ 5 µA sleep
- In-system reprogrammability ❐ Enables easy firmware update
- General-purpose I/O (GPIO) ports
	- ❐ Up to 36 GPIO pins
	- ❐ 2-mA source current on all GPIO pins
	- ❐ Configurable 8 or 50 mA per pin current sink on designated pins
	- ❐ Each GPIO port supports high-impedance inputs, configurable pull-up, open drain output, complementary metal oxide semiconductor (CMOS), and transistor-transistor logic (TTL) inputs, and CMOS output
	- ❐ Maskable interrupts on all I/O pins

# **2. Logic Block Diagram**

- SPI serial communication
	- ❐ Master or slave operation
- ❐ Configurable up to 2 Mbit per second transfers ❐ Supports half-duplex single-data line mode for optical sensors
- 2-channel 8-bit or 1-channel 16-bit capture timer registers, which store both rising and falling edge times
	- ❐ Two registers each for two input pins
	- ❐ Separate registers for rising and falling edge capture
- ❐ Simplifies interface to radio frequency (RF) inputs for wireless applications
- Internal low-power wakeup timer during suspend mode ❐ Periodic wakeup with no external components
- Programmable interval timer interrupts
- Reduced RF emissions at 27 MHz and 96 MHz
- Watchdog timer (WDT)
- Low-voltage detection (LVD) with user-selectable threshold voltages
- Improved output drivers to reduce electromagnetic interference (EMI)
- Operating voltage from 2.7 V to 3.6 V DC
- Operating temperature from 0 °C to 70 °C
- Available in 40-pin plastic dual inline package (PDIP), 24-pin small outline integrated circuit (SOIC), 24-pin quad small outline package (QSOP) and shrink small outline package (SSOP), 48-pin SSOP
- Advanced development tools based on Cypress PSoC<sup>®</sup> tools
- Industry-standard programmer support





# CY7C601xx/CY7C602xx

# 3. Contents







# **CY7C601xx/CY7C602xx**

# <span id="page-3-0"></span>**4. Applications**

The CY7C601xx and CY7C602xx are targeted for the following applications:

- PC wireless human interface devices (HID)
	- ❐ Mice (optomechanical, optical, trackball)
	- ❐ Keyboards
	- ❐ Presenter tools
- Gaming
	- ❐ Joysticks
	- ❐ Gamepad
- General-purpose wireless applications
	- ❐ Remote controls
	- ❐ Barcode scanners
	- ❐ POS terminal
	- ❐ Consumer electronics
	- ❐ Toys

# <span id="page-3-1"></span>**5. Introduction**

The enCoRe II LV family brings the features and benefits of the enCoRe II to non-USB applications. The enCoRe II family has an integrated oscillator that eliminates the external crystal or resonator, reducing overall cost. Other external components, such as wakeup circuitry, are also integrated into this chip.

The enCoRe II LV is a low-voltage, low-cost 8-bit flash-programmable microcontroller.

The enCoRe II LV features up to 36 GPIO pins. The I/O pins are grouped into five ports (Port 0 to 4). The pins on ports 0 and 1 are configured individually, when the pins on ports 2, 3, and 4 are only configured as a group. Each GPIO port supports high-impedance inputs, configurable pull-up, open-drain output, CMOS, and TTL inputs, and CMOS output with up to five pins that support programmable drive strength of up to 50-mA sink current. Additionally, each I/O pin is used to generate a GPIO interrupt to the microcontroller. Each GPIO port has its own GPIO interrupt vector with the exception of GPIO port 0. GPIO port 0 has, in addition to the port interrupt vector, three dedicated pins that have independent interrupt vectors (P0.2–P0.4).

The enCoRe II LV features an internal oscillator. Optionally, an external 1-MHz to 24-MHz crystal is used to provide a higher precision reference. The enCoRe II LV also supports external clock.

The enCoRe II LV has 8 KB of flash for user code and 256 bytes of RAM for stack space and user variables.

In addition, enCoRe II LV includes a WDT, a vectored interrupt controller, a 16-bit free-running timer with capture registers, and a 12-bit programmable interval timer. The power on reset (POR) circuit detects when power is applied to the device, resets the logic to a known state, and executes instructions at flash address 0x0000. When power falls below a programmable trip voltage, it generates a reset or is configured to generate an interrupt. There is a LVD circuit that detects when  $V_{CC}$  drops below a programmable trip voltage. This is configurable to generate a LVD interrupt to inform the processor about the low-voltage event. POR and LVD share the same interrupt; there is no separate interrupt for each. The WDT ensures the firmware never gets stalled in an infinite loop.

The microcontroller supports 17 maskable interrupts in the vectored interrupt controller. All interrupts can be masked. Interrupt sources include LVR or POR, a programmable interval timer, a nominal 1.024 ms programmable output from the free-running timer, two capture timers, five GPIO ports, three GPIO pins, two SPI, a 16-bit free-running timer wrap, and an internal wakeup timer interrupt. The wakeup timer causes periodic interrupts when enabled. The capture timers interrupt whenever a new timer value is saved due to a selected GPIO edge event. A total of eight GPIO interrupts support both TTL or CMOS thresholds. For additional flexibility, on the edge-sensitive GPIO pins, the interrupt polarity is programmable to be either rising or falling.

The free-running timer generates an interrupt at  $1024$ - $\mu$ s rate. It also generates an interrupt when the free-running counter overflow occurs – every 16.384 ms. The duration of an event under firmware control is measured by reading the timer at the start and end of an event, then calculating the difference between the two values. The two 8-bit capture timer registers save a programmable 8-bit range of the free-running timer when a GPIO edge occurs on the two capture pins (P0.5 and P0.6). The two 8-bit capture registers are ganged into a single 16-bit capture register.

The enCoRe II LV supports in-system programming by using the P1.0 and P1.1 pins as the serial programming mode interface.

# <span id="page-3-2"></span>**6. Conventions**

In this document, bit positions in the registers are shaded to indicate which members of the enCoRe II LV family implement the bits.



Ill enCoRe II LV family members  $n<sub>l</sub>$ 



# <span id="page-4-0"></span>**7. Pinouts**



V<sub>DD</sub><br>P1.1<br>P1.0

17 18

20

19 <sup>20.0</sup>∏ 19<br>V<sub>SS</sub> D<mark>2</mark>

INT0/P0.2 CLKOUT/P0.1<br>CLKIN/P0.0

### **Figure 7-1. Package Configurations**



**48-Pin SSOP CY7C60123** 





# <span id="page-5-0"></span>**7.1 Pin Assignments**

# <span id="page-5-1"></span>**Table 7-1. Pin Assignments**





# **Table 7-1. Pin Assignments** (continued)





# <span id="page-7-0"></span>**8. Register Summary**

# **Table 8-1. enCoRe II LV Register Summary**

The XIO bit in the CPU flags register must be set to access the extended register space for all registers above 0xFF.







### **Table 8-1. enCoRe II LV Register Summary** (continued)

The XIO bit in the CPU flags register must be set to access the extended register space for all registers above 0xFF.



**Note** In the R/W column:

- b = Both read and write
- r = Read only
- w = Write only
- c = Read or clear
- d = Calibration value. Must not change during normal use



# <span id="page-9-0"></span>**9. CPU Architecture**

This family of microcontrollers is based on a high-performance, 8-bit, Harvard-architecture microprocessor. Five registers control the primary operation of the CPU core. These registers are affected by various instructions, but are not directly accessible through the register space by the user.

#### **Table 9-1. CPU Registers and Register Name**



The 16-bit program counter register (CPU\_PC) directly addresses the full 8 KB of program memory space.

# <span id="page-9-1"></span>**10. CPU Registers**

# <span id="page-9-2"></span>**10.1 Flags Register**

The flags register is only set or reset with logical instruction.

## **Table 10-1. CPU Flags Register (CPU\_F) [R/W]**



#### **Bit [7:5]:** Reserved

**Bit 4:** XIO

Set by the user to select between the register banks.

```
0 =Bank 0
```

```
1 =Bank 1
```
**Bit 3:** Super

Indicates whether the CPU is executing user code or supervisor code. (This code cannot be accessed directly by the user.) 0 = User code

1 = Supervisor code

**Bit 2:** Carry

Set by CPU to indicate whether there is a carry in the previous logical or arithmetic operation.

 $0 = No$  carry

 $1 =$  Carry

**Bit 1:** Zero

Set by CPU to indicate whether there is a zero result in the previous logical or arithmetic operation.

0 = Not equal to zero

 $1$  = Equal to zero

**Bit 0:** Global IE

Determines whether all interrupts are enabled or disabled.

0 = Disabled

 $1$  = Enabled

**Note** This register is readable with explicit address 0xF7. The *OR F, expr* and *AND F, expr* are used to set and clear the CPU\_F bits.

The index register (CPU\_X) holds an offset value used in the indexed addressing modes. Typically, this is used to address a block of data within the data memory space.

The stack pointer register (CPU\_SP) holds the address of the current top-of-stack in the data memory space. It is affected by the PUSH, POP, LCALL, CALL, RETI, and RET instructions, which manage the software stack. It is also affected by the SWAP and ADD instructions.

The flag register (CPU\_F) has three status bits: Zero Flag bit [1]; Carry Flag bit [2]; Supervisory State bit [3]. The global interrupt enable bit [0] is used to globally enable or disable interrupts. The user cannot manipulate the supervisory state status bit [3]. The flags are affected by arithmetic, logic, and shift operations. The manner in which each flag is changed is dependent upon the instruction being executed (AND, OR, XOR). See [Table 11-1 on](#page-13-1)  [page 13](#page-13-1).



#### *10.1.1 Accumulator Register*

## **Table 10-2. CPU Accumulator Register (CPU\_A)**



**Bit [7:0]:** CPU accumulator [7:0]

8-bit data value holds the result of any logical or arithmetic instruction that uses a source addressing mode.

#### *10.1.2 Index Register*

#### **Table 10-3. CPU X Register (CPU\_X)**



#### **Bit [7:0]:** X [7:0]

8-bit data value holds an index for any instruction that uses an indexed addressing mode.

#### *10.1.3 Stack Pointer Register*

### **Table 10-4. CPU Stack Pointer Register (CPU\_SP)**



**Bit [7:0]:** Stack pointer [7:0]

8-bit data value holds a pointer to the current top-of-stack.

#### *10.1.4 CPU Program Counter High Register*

#### **Table 10-5. CPU Program Counter High Register (CPU\_PCH)**



**Bit [7:0]:** Program counter [15:8]

8-bit data value holds the higher byte of the program counter.

*10.1.5 CPU Program Counter Low Register*

## **Table 10-6. CPU Program Counter Low Register (CPU\_PCL)**



**Bit [7:0]:** Program counter [7:0]

8-bit data value holds the lower byte of the program counter.



# <span id="page-11-0"></span>**10.2 Addressing Modes**

#### *10.2.1 Source Immediate*

The result of an instruction using this addressing mode is placed in the A register, the F register, the SP register, or the X register, which is specified as part of the instruction opcode. Operand 1 is an immediate value that serves as a source for the instruction. Arithmetic instructions require two sources; the second source is the A, X, SP, or F register specified in the opcode. Instructions using this addressing mode are two bytes in length.

#### **Table 10-7. Source Immediate**



#### **Examples**



#### *10.2.2 Source Direct*

The result of an instruction using this addressing mode is placed in either the A register or the X register, which is specified as part of the instruction opcode. Operand 1 is an address that points to a location in either the RAM memory space or the register space that is the source for the instruction. Arithmetic instructions require two sources; the second source is the A register or X register specified in the opcode. Instructions using this addressing mode are two bytes in length.

#### **Table 10-8. Source Direct**



#### *10.2.3 Source Indexed*

The result of an instruction using this addressing mode is placed in either the A register or the X register, which is specified as part of the instruction opcode. Operand 1 is added to the X register forming an address that points to a location in either the RAM memory space or the register space that is the source for the instruction. Arithmetic instructions require two sources; the second source is the A register or X register specified in the opcode. Instructions using this addressing mode are two bytes in length.

#### **Table 10-9. Source Indexed**





#### *10.2.4 Destination Direct*

The result of an instruction using this addressing mode is placed within either the RAM memory space or the register space. Operand 1 is an address that points to the location of the result. The source for the instruction is either the A register or the X register, which is specified as part of the instruction opcode. Arithmetic instructions require two sources; the second source is the location specified by Operand 1. Instructions using this addressing mode are two bytes in length.

#### **Table 10-10. Destination Direct**





#### *10.2.5 Destination Indexed*

The result of an instruction using this addressing mode is placed within either the RAM memory space or the register space. Operand 1 is added to the X register forming the address that points to the location of the result. The source for the instruction is the A register. Arithmetic instructions require two sources; the second source is the location specified by Operand 1 added with the X register. Instructions using this addressing mode are two bytes in length.

#### **Table 10-11. Destination Indexed**



#### **Example**



#### *10.2.6 Destination Direct Source Immediate*

The result of an instruction using this addressing mode is placed within either the RAM memory space or the register space. Operand 1 is the address of the result. The source for the instruction is Operand 2, which is an immediate value. Arithmetic instructions require two sources; the second source is the location specified by Operand 1. Instructions using this addressing mode are three bytes in length.

#### **Table 10-12. Destination Direct Source Immediate**



#### *10.2.7 Destination Indexed Source Immediate*

The result of an instruction using this addressing mode is placed within either the RAM memory space or the register space. Operand 1 is added to the X register to form the address of the result. The source for the instruction is Operand 2, which is an immediate value. Arithmetic instructions require two sources; the second source is the location specified by Operand 1 added with the X register. Instructions using this addressing mode are three bytes in length.

#### **Table 10-13. Destination Indexed Source Immediate**



#### *10.2.8 Destination Direct Source Direct*

The result of an instruction using this addressing mode is placed within the RAM memory. Operand 1 is the address of the result. Operand 2 is an address that points to a location in the RAM memory that is the source for the instruction. This addressing mode is only valid on the MOV instruction. The instruction using this addressing mode is three bytes in length.

#### **Table 10-14. Destination Direct Source Direct**



#### **Example**

MOV [7], [8] ;In this case, the value in the memory location at address 8 is moved to the memory location at address 7.





#### *10.2.9 Source Indirect Post Increment*

The result of an instruction using this addressing mode is placed in the accumulator. Operand 1 is an address pointing to a location within the memory space, which contains an address (the indirect address) for the source of the instruction. The indirect address is incremented as part of the instruction execution. This addressing mode is only valid on the MVI instruction. The instruction using this addressing mode is two bytes in length. Refer to the *[PSoC Designer: Assembly](http://www.cypress.com/?rID=35428)  [Language User Guide](http://www.cypress.com/?rID=35428)* for further details on MVI instruction.

#### **Table 10-15. Source Indirect Post Increment**



#### **Example**



## *10.2.10 Destination Indirect Post Increment*

The result of an instruction using this addressing mode is placed within the memory space. Operand 1 is an address pointing to a location within the memory space, which contains an address (the indirect address) for the destination of the instruction. The indirect address is incremented as part of the instruction execution. The source for the instruction is the accumulator. This addressing mode is only valid on the MVI instruction. The instruction using this addressing mode is two bytes in length.

#### **Table 10-16. Destination Indirect Post Increment**



#### **Example**



# <span id="page-13-0"></span>**11. Instruction Set Summary**

The instruction set is summarized in [Table 11-1](#page-13-1) numerically and serves as a quick reference. The instruction set summary tables are described in detail in the *[PSoC Designer: Assembly Language User Guide](http://www.cypress.com/?rID=35428)*.



#### <span id="page-13-1"></span>**Table 11-1. Instruction Set Summary Sorted Numerically by Opcode Order**

#### **Notes**

<span id="page-13-2"></span>1. Interrupt routines take 13 cycles before execution resumes at interrupt vector table.

<span id="page-13-3"></span>2. The number of cycles required by an instruction is increased by one for instructions that span 256 byte boundaries in the flash memory space.







# **Table 11-1. Instruction Set Summary Sorted Numerically by Opcode Order** (continued)





# <span id="page-15-0"></span>**12. Memory Organization**

# <span id="page-15-1"></span>**12.1 Flash Program Memory Organization**

**Figure 12-1. Program Memory Space with Interrupt Vector Table**



**0x1FFF**





# <span id="page-16-0"></span>**12.2 Data Memory Organization**

The CY7C601xx and CY7C602xx microcontrollers provide up to 256 bytes of data RAM

## **Figure 12-2. Data Memory Organization**



#### <span id="page-16-1"></span>**12.3 Flash**

This section describes the flash block of enCoRe II LV. Much of the visible flash functionality, including programming and security, are implemented in the M8C supervisory read only memory (SROM). enCoRe II LV flash has an endurance of 1000 erase and write cycles and a ten year data retention capability.

#### *12.3.1 Flash Programming and Security*

All flash programming is performed by code in the SROM. The registers that control flash programming are only visible to the M8C CPU when it is executing out of SROM. This makes it impossible to read, write, or erase the flash by avoiding the security mechanisms implemented in the SROM.

Customer firmware only programs flash through SROM calls. The data or code images are sourced through any interface with the appropriate support firmware. This type of programming requires a 'bootloader'—a piece of firmware resident on the flash. For safety reasons, this bootloader is not overwritten during firmware rewrites.

The flash provides four extra auxiliary rows to hold flash block protection flags, boot time calibration values, configuration tables, and any device values. The routines to access these auxiliary rows are documented in the SROM section. The auxiliary rows are not affected by the device erase function.

#### *12.3.2 In-System Programming*

enCoRe II LV devices enable in-system programming by using the P1.0 and P1.1 pins as the serial programming mode interface. This allows an external controller to make the enCoRe II LV part enter serial programming mode and then use the test queue to issue flash access functions in the SROM.

#### <span id="page-16-2"></span>**12.4 SROM**

The SROM holds the code to boot the part, calibrate circuitry, and perform Flash operations ([Table 12-1](#page-16-3) lists the SROM functions). The functions of the SROM are accessed in normal user code or operating from flash. The SROM exists in a separate memory space from user code. To access SROM functions, the supervisory system call (SSC) instruction is executed, which has an opcode of 00h. Before executing SSC, the M8C's accumulator is loaded with the desired SROM function code from [Table 12-1.](#page-16-3) Undefined functions causes a HALT if called from user code. The SROM functions execute code with calls; therefore, the functions require stack space. With the exception of reset, all of the SROM functions have a parameter block in SRAM that must be configured before executing the SSC. [Table](#page-17-1)  [12-2 on page 17](#page-17-1) lists all possible parameter block variables. The meaning of each parameter, with regard to a specific SROM function, is described later in this section.

#### <span id="page-16-3"></span>**Table 12-1. SROM Function Codes**





Two important variables used for all functions are KEY1 and KEY2. These variables help discriminate between valid and inadvertent SSCs. KEY1 always has a value of 3Ah, while KEY2 has the same value as the stack pointer when the SROM function begins execution. This is the stack pointer value when the SSC opcode is executed, plus three. If either of the keys do not match the expected values, the M8C halts (with the exception of the SWBootReset function). The following code puts the correct value in KEY1 and KEY2. The code starts with a halt, to force the program to jump directly into the setup code and not run into it.

halt SSCOP: mov [KEY1], 3ah mov X, SP mov A, X add A, 3 mov [KEY2], A

<span id="page-17-1"></span>



#### *12.4.1 Return Codes*

The SROM also features return codes and lockouts.

Return codes determine the success or failure of a particular function. The return code is stored in KEY1's position in the parameter block. The CheckSum and TableRead functions do not have return codes because KEY1's position in the parameter block is used to return other data.

#### **Table 12-3. SROM Return Codes**



Read, write, and erase operations may fail if the target block is read- or write-protected. Block protection levels are set during device programming.

The EraseAll function overwrites data in addition to leaving the entire user flash in the erase state. The EraseAll function loops through the number of flash macros in the product, executing the following sequence: erase, bulk program all zeros, erase. After the user space in all flash macros are erased, a second loop erases and then programs each protection block with zeros.

# <span id="page-17-0"></span>**12.5 SROM Function Descriptions**

#### *12.5.1 SWBootReset Function*

The SROM function, SWBootReset, is responsible for transitioning the device from a reset state to running user code. The SWBootReset function is executed whenever the SROM is entered with an M8C accumulator value of 00h: the SRAM parameter block is not used as an input to the function. This happens, by design, after a hardware reset, because the M8C's accumulator is reset to 00h or when user code executes the SSC instruction with an accumulator value of 00h. The SWBootReset function does not execute when the SSC instruction is executed with a bad key value and a non zero function code. An enCoRe II LV device executes the HALT instruction if a bad value is given for either KEY1 or KEY2.

The SWBootReset function verifies the integrity of the calibration data by way of a 16-bit checksum, before releasing the M8C to run user code.

#### *12.5.2 ReadBlock Function*

The ReadBlock function is used to read 64 contiguous bytes from flash: a block.

The function first checks the protection bits and determines if the desired BLOCKID is readable. If read protection is turned on, the ReadBlock function exits setting the accumulator and KEY2 back to 00h. KEY1 has a value of 01h, indicating a read failure. If read protection is not enabled, the function reads 64 bytes from the Flash using a ROMX instruction and stores the results in SRAM using an MVI instruction. The first of the 64 bytes is stored in SRAM at the address indicated by the value of the POINTER parameter. When the ReadBlock completes successfully the accumulator, KEY1, and KEY2 all have a value of 00h.







#### *12.5.3 WriteBlock Function*

The WriteBlock function is used to store data in flash. Data is moved 64 bytes at a time from SRAM to flash using this function. The WriteBlock function first checks the protection bits and determines if the desired BLOCKID is writable. If write protection is turned on, the WriteBlock function exits setting the accumulator and KEY2 back to 00h. KEY1 has a value of 01h, indicating a write failure. The configuration of the WriteBlock function is straightforward. The BLOCKID of the flash block, where the data is stored, is determined and stored at SRAM address FAh.

The SRAM address of the first of the 64 bytes to be stored in flash is indicated using the POINTER variable in the parameter block (SRAM address FBh). Finally, the CLOCK and DELAY value are set correctly. The CLOCK value determines the length of the write pulse used to store the data in flash. The CLOCK and DELAY values are dependent on the CPU speed and must be set correctly. Refer to the [Clocking](#page-22-0) section for additional information.

#### **Table 12-5. WriteBlock Parameters**



#### *12.5.4 EraseBlock Function*

The EraseBlock function is used to erase a block of 64 contiguous bytes in flash. The EraseBlock function first checks the protection bits and determines if the desired BLOCKID is writable. If write protection is turned on, the EraseBlock function exits setting the accumulator and KEY2 back to 00h. KEY1 has a value of 01h, indicating a write failure. The EraseBlock function is only useful as the first step in programming. Erasing a block does not make data in a block fully unreadable. If the objective is to obliterate data in a block, the best method is to perform an EraseBlock followed by a WriteBlock of all zeros.

To set up the parameter block for EraseBlock, correct key values must be stored in KEY1 and KEY2. The block number to be erased is stored in the BLOCKID variable and the CLOCK and DELAY values are set based on the current CPU speed.



#### **Table 12-6. EraseBlock Parameters**

#### *12.5.5 ProtectBlock Function*

The enCoRe II LV devices offer flash protection on a block-by-block basis. [Table 12-7](#page-18-0) lists the protection modes available. In the table, ER and EW indicate the ability to perform external reads and writes; IW is used for internal writes. Internal reading is always permitted using the ROMX instruction. The ability to read using the SROM ReadBlock function is indicated by SR. The protection level is stored in two bits according to [Table 12-7.](#page-18-0) These bits are bit packed into 64 bytes of the protection block. Therefore, each protection block byte stores the protection level for four flash blocks. The bits are packed into a byte, with the lowest numbered block's protection level stored in the lowest numbered bits in [Table 12-7.](#page-18-0)

The first address of the protection block contains the protection level for blocks 0 through 3; the second address is for blocks 4 through 7. The 64th byte stores the protection level for blocks 252 through 255.

#### <span id="page-18-0"></span>**Table 12-7. Protection Modes**



Only an EraseAll decreases the protection level by placing zeros in all locations of the protection block. To set the level of protection, the ProtectBlock function is used. This function takes data from SRAM, starting at address 80h, and ORs it with the current values in the protection block. The result of the OR operation is then stored in the protection block. The EraseBlock function does not change the protection level for a block. Because the SRAM location for the protection data is fixed and there is only one protection block for every flash macro, the ProtectBlock function expects very few variables in the parameter block to be set before calling the function. The parameter block values that are, besides the keys, are the CLOCK and DELAY values.





#### **Table 12-8. ProtectBlock Parameters**



#### *12.5.6 EraseAll Function*

The EraseAll function performs a series of steps that destroy the user data in the Flash macros and resets the protection block in each Flash macro to all zeros (the unprotected state). The EraseAll function does not affect the three hidden blocks above the protection block in each flash macro. The first of these four hidden blocks is used to store the protection table for its 8 KB of user data.

The EraseAll function begins by erasing the user space of the flash macro with the highest address range. A bulk program of all zeros is then performed on the same flash macro, to destroy all traces of previous contents. The bulk program is followed by a second erase that leaves the flash macro ready for writing. The erase, program, erase sequence is then performed on the next lowest flash macro in the address space if it exists. Following erase of the user space, the protection block for the flash macro with the highest address range is erased. Following erase of the protection block, zeros are written into every bit of the protection table. The next lowest flash macro in the address space then has its protection block erased and filled with zeros.

The result of the EraseAll function is that all user data in flash is destroyed and the flash is left in an unprogrammed state, ready to accept one of the various write commands. The protection bits for all user data are also reset to the zero state.

Besides the keys, the CLOCK and DELAY parameter block values are also set.





#### *12.5.7 TableRead Function*

The TableRead function gives the user access to part specific data stored in the flash during manufacturing. It also returns a Revision ID for the die (not to be confused with the Silicon ID).

**Table 12-10. Table Read Parameters**

| <b>Name</b>    | <b>Address</b> | <b>Description</b>                           |
|----------------|----------------|----------------------------------------------|
| KEY1           | 0.F8h          | 3Ah                                          |
| KFY2           | 0.F9h          | Stack pointer value when SSC is<br>executed. |
| <b>BLOCKID</b> | I0.FAh         | Table number to read.                        |

The table space for the enCoRe II LV is simply a 64-byte row broken up into eight tables of eight bytes (see [Figure 12-3 on](#page-21-0)  [page 21\)](#page-21-0). The tables are numbered zero through seven. All user and hidden blocks in the CY7C601xx/CY7C602xx parts consist of 64 bytes.

An internal table (Table 0) holds the silicon ID and returns the revision ID. The silicon ID is returned in SRAM, while the revision and family IDs are returned in the CPU\_A and CPU\_X registers. The silicon ID is a value placed in the table by programming the flash and is controlled by Cypress Semiconductor Product Engineering. The revision ID is hard coded into the SROM and also redundantly placed in SROM Table 1. This is discussed in detail later in this section.

SROM Table 1 holds Family/Die ID and revision ID values for the device and returns a one-byte internal revision counter. The internal revision counter starts with a value of zero and is incremented when one of the other revision numbers is not incremented. It is reset to zero when one of the other revision numbers is incremented. The internal revision count is returned in the CPU\_A register. The CPU\_X register is always set to FFh when Table 1 is read. The CPU\_A and CPU\_X registers always return a value of FFh when Tables 2 to 7 are read. The BLOCKID value, in the parameter block, indicates which table must be returned to the user. Only the three least significant bits of the BLOCKID parameter are used by TableRead function for enCoRe II LV devices. The upper five bits are ignored. When the function is called, it transfers bytes from the table to SRAM addresses F8h–FFh.

The M8C's A and X registers are used by the TableRead function to return the die's revision ID. The revision ID is a 16-bit value hard coded into the SROM that uniquely identifies the die's design.

The return values for the corresponding table calls are tabulated as shown in [Table 12-11](#page-19-0).

#### <span id="page-19-0"></span>**Table 12-11. Return Values for Table Read**





## <span id="page-20-0"></span>**12.6 SROM Table Read Description**

The silicon IDs for enCoRe II LV devices are stored in the SROM tables in the part, as shown in [Figure 12-3 on page 21](#page-21-0). The silicon ID can be read out from the part using SROM table reads. This is demonstrated in the following pseudo code. As mentioned in the section [SROM on page 16](#page-16-2), the SROM variables occupy address F8h through FFh in the SRAM. Each of the variables and their definitions are given in the section [SROM on page 16.](#page-16-2)

```
AREA SSCParmBlkA(RAM,ABS)
```

```
 org F8h // Variables are defined starting at address F8h
SSC_KEY1: ; F8h supervisory key<br>SSC_RETURNCODE: blk 1 ; F8h result code
SSC_RETURNCODE: blk 1 ; F8h result code<br>SSC_KEY2 : blk 1 ; F9h supervisory
                    blk 1 ;F9h supervisory stack ptr key
SSC_BLOCKID: blk 1 ; FAh block ID<br>SSC_POINTER: blk 1 ; FBh pointer t
SSC_POINTER: blk 1 ; FBh pointer to data buffer<br>SSC_CLOCK: blk 1 ; FCh Clock
SSC_CLOCK: blk 1 ; FCh Clock<br>SSC_MODE: blk 1 ; FDh Clock
SSC_MODE: blk 1 ; FDh ClockW ClockE multiplier<br>SSC_DELAY: blk 1 ; FEh flash macro sequence del.
                     blk 1 ; FEh flash macro sequence delay count
SSC WRITE ResultCode: blk 1 ; FFh temporary result code
_main:
          mov A, 2
          mov [SSC_BLOCKID], A// To read from Table 2 - trim values for the IMO are stored in table 2
          mov X, SP ; copy SP into X
          mov A, X ; A temp stored in X<br>add A, 3 ; create 3 b
                                    ; create 3 byte stack frame (2 + pushed A)
          mov [SSC KEY2], A ; save stack frame for supervisory code
    ; load the supervisory code for flash operations
           mov [SSC_KEY1], 3Ah ;FLASH_OPER_KEY - 3Ah
           Table (read Table
12-1 on page 16)
          SSC : SSC call the supervisory ROM
// At the end of the SSC command the silicon ID is stored in F8 (MSB) and F9(LSB) of the SRAM
```
#### .terminate:

jmp .terminate

<span id="page-21-0"></span>

|         | F8h                                  | F9h                                  | FAh                           | <b>FBh</b>                           | FCh                                 | FDh                                 | FEh                                 | <b>FFh</b>                          |
|---------|--------------------------------------|--------------------------------------|-------------------------------|--------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|
| Table 0 | Silicon ID<br>$[15-8]$               | Silicon ID<br>$[7-0]$                |                               |                                      |                                     |                                     |                                     |                                     |
| Table 1 | Family /<br>Die ID                   | Revision<br>ID                       |                               |                                      |                                     |                                     |                                     |                                     |
| Table 2 |                                      |                                      |                               |                                      | 24 MHz<br><b>IOSCTR</b><br>at 3.30V | 24 MHz<br><b>IOSCTR</b><br>at 3.00V | 24 MHz<br><b>IOSCTR</b><br>at 2.85V | 24 MHz<br><b>IOSCTR</b><br>at 2.70V |
| Table 3 | 32 kHz<br><b>LPOSCTR</b><br>at 3.30V | 32 kHz<br><b>LPOSCTR</b><br>at 3.00V | 32 kHz<br>LPOSCTR<br>at 2.85V | 32 kHz<br><b>LPOSCTR</b><br>at 2.70V |                                     |                                     |                                     |                                     |
| Table 4 |                                      |                                      |                               |                                      |                                     |                                     |                                     |                                     |
| Table 5 |                                      |                                      |                               |                                      |                                     |                                     |                                     |                                     |
| Table 6 |                                      |                                      |                               |                                      |                                     |                                     |                                     |                                     |
| Table 7 |                                      |                                      |                               |                                      |                                     |                                     |                                     |                                     |

**Figure 12-3. SROM Table**

#### *12.6.1 Checksum Function*

The Checksum function calculates a 16-bit checksum over a user-specifiable number of blocks, within a single flash macro (Bank) starting from block zero. The BLOCKID parameter is used to pass in the number of blocks to calculate the checksum over. A BLOCKID value of '1' calculates the checksum of only block 0, while a BLOCKID value of '0' calculates the checksum of all 256 user blocks. The 16-bit checksum is returned in KEY1 and KEY2. The parameter KEY1 holds the lower eight bits of the checksum and the parameter KEY2 holds the upper eight bits of the checksum.

The checksum algorithm executes the following sequence of three instructions over the number of blocks times 64 to be checksummed.

romx add [KEY1], A adc [KEY2], 0

#### **Table 12-1. Checksum Parameters**





# <span id="page-22-0"></span>**13. Clocking**

The enCoRe II LV has two internal oscillators, the internal 24-MHz oscillator and the 32-kHz low-power oscillator.

The internal 24-MHz oscillator is designed such that it is trimmed to an output frequency of 24 MHz over temperature and voltage variation. The internal 24-MHz oscillator accuracy is 24 MHz –22% to +10% (between 0° and 70°C). No external components are required to achieve this level of accuracy.

Firmware is responsible for selecting the correct trim values from the user row to match the power supply voltage in the end application and writing the values to the trim registers IOSCTR and LPOSCTR.

The internal low-speed oscillator (ILO) of nominally 32 kHz provides a slow clock source for the enCoRe II LV in suspend mode. This is used to generate a periodic wakeup interrupt and provide a clock to sequential logic during power-up and power-down events when the main clock is stopped. In addition, this oscillator can be used as a clocking source for the interval timer clock (ITMRCLK) and capture timer clock (TCAPCLK). The 32-kHz low-power oscillator can operate in low-power mode or provide a more accurate clock in normal mode. The internal 32 kHz low-power oscillator accuracy ranges from –53.12% to +56.25%. The 32-kHz low-power oscillator can be calibrated against the internal 24-MHz oscillator or another timing source, if desired.

enCoRe II LV provides the ability to load new trim values for the 24-MHz oscillator based on voltage. This allows V<sub>DD</sub> to be monitored and have firmware trim the oscillator based on the voltage present. The IOSCTR register is used to set trim values for the 24-MHz oscillator. enCoRe II LV is initialized with 3.30-V trim values at power-on, then firmware is responsible for transferring the correct set of trim values to the trim registers to match the application's actual  $V_{DD}$ . The 32-kHz oscillator generally does not require trim adjustments for voltage but trim values for 32 kHz are also stored in supervisory ROM.

To improve the accuracy of the IMO, new trim values are loaded based on supply voltage to the part. For this, firmware needs to make modifications to two registers:

1. The internal oscillator trim register at location 0x34.

2. The gain register at location 0x38.

## <span id="page-22-1"></span>**13.1 Trim Values for the IOSCTR Register**

The trim values are stored in SROM tables in the part as shown in [Figure 12-3 on page 21.](#page-21-0)

The trim values are read out from the part based on voltage settings and written to the IOSCTR register at location 0x34. The following pseudo code shows how this is done.

\_main: mov A, 2<br>mov [SSC [SSC\_BLOCKID], A

Call SROM operation to read the SROM table (refer to the section [SROM Table Read Description on page 20](#page-20-0)).

//After this command is executed, the trim //values for  $3.3$ ,  $3.0$ ,  $2.85$  and  $2.7$  are stored //at locations FC through FF in the RAM. SROM //calls are explained in the previous section of //this data sheet



.terminate: jmp .terminate

#### **Gain value for the register at location [0x38]:**

 $3.3 V = 0x40$  $3.0 V = 0x40$  $2.85 V = 0xFF$  $2.70 V = 0xFF$ 

Load register [0x38] with the gain values corresponding to the appropriate voltage.







When using the 32-kHz oscillator, the PITMRL/H is read until two consecutive readings match before sending and receiving data. The following firmware example assumes the developer is interested in the lower byte of the PIT.

```
Read_PIT_counter:
mov \bar{A}, r\bar{eg} [PITMRL]
mov [57h], A
mov A, reg[PITMRL]
mov [58h],A
mov [59h], A
mov A, reg[PITMRL]
mov [60h], A
;;;Start comparison
mov A,[60h]
mov X, [59h]
sub A, [59h]
jz done
mov A, [59h]
mov X, [58h]
sub A, [58h]
jz done
mov X, [57h]
;;;correct data is in memory location 57h
done:
mov [57h], X
ret
```
The CY7C601xx part is optionally sourced from an external crystal oscillator. The external clock driving on CLKIN range is from 187 kHz to 24 MHz.

# <span id="page-23-0"></span>**13.2 Clock Architecture Description**

The enCoRe II LV clock selection circuitry allows the selection of independent clocks for the CPU, interval timers, and capture timers.

On the CY7C601xx, the external oscillator is sourced by the crystal oscillator. When the crystal oscillator is disabled, it is sourced directly from the CLKIN pin. The external crystal oscillator is fed through the EFTB block, which is optionally bypassed.

#### *13.2.1 CPU Clock*

The CPU clock, CPUCLK, is sourced from the external crystal oscillator, the internal 24-MHz oscillator, or the internal 32-kHz low-power oscillator. The selected clock source can optionally be divided by 2*n-1* where *n* is 0–7 (see [Table 13-2 on page 25\)](#page-25-0).

When it is not being used by the external crystal oscillator, the CLKOUT pin is driven from one of the many sources. This is used for test and also in some applications. The sources that drive the CLKOUT are:

- CLKIN after the optional EFTB filter
- Internal 24-MHz oscillator
- Internal 32-kHz oscillator
- CPUCLK after the programmable divider





## **Figure 13-1. CPU Clock Block Diagram**

<span id="page-24-0"></span>



**Bit [7:1]:** Reserved

**Bit 0:** CPU CLK select

0 = Internal 24-MHz oscillator

1 = External oscillator source

**Note** The CPU speed selection is configured using the OSC\_CR0 Register ([Table 13-2 on page 25](#page-25-0)).



## <span id="page-25-0"></span>**Table 13-2. OSC Control 0 (OSC\_CR0) [0x1E0] [R/W]**



#### **Bit [7:6]:** Reserved

#### **Bit 5:** No buzz

During sleep (the sleep bit is set in the CPU\_SCR register—[Table 14-1 on page 31](#page-31-1)), the LVD and POR detection circuit is turned on periodically to detect any POR and LVD events on the V<sub>CC</sub> pin (the sleep duty cycle bits in the ECO\_TR are used to control the duty cycle[—Table 16-3 on page 36](#page-36-2)). To facilitate the detection of POR and LVD events, the 'No Buzz' bit is used to continuously enable the LVD and POR detection circuit during sleep. This results in a faster response to an LVD or POR event during sleep at the expense of a slightly higher than average sleep current. Obtaining the absolute lowest power usage in sleep mode requires the 'No Buzz' bit to be clear.

0 = The LVD and POR detection circuit is turned on periodically as configured in the sleep duty cycle.

1 = The sleep duty cycle value is overridden. The LVD and POR detection circuit is always enabled.

**Note** The periodic sleep duty cycle enabling is independent with the sleep interval shown in the Sleep [1:0] bits below. **Bit [4:3]:** Sleep timer [1:0]



**Note** Sleep intervals are approximate.

#### **Bit [2:0]:** CPU speed [2:0]

The enCoRe II LV operates over a range of CPU clock speeds. The reset value for the CPU Speed bits is zero; therefore, the default CPU speed is 3 MHz.



**Note** This register exists in the second bank of I/O space. This requires setting the XIO bit in the CPU flags register.



# <span id="page-26-0"></span>**Table 13-3. Clock I/O Configuration (CLKIOCR) [0x32] [R/W]**



# **Bit [7:5]:** Reserved

#### **Bit 4:** XOSC select

This bit, when set, selects the external crystal oscillator clock as clock source of external clock. When selecting the crystal oscillator clock, first enable the crystal oscillator and wait for few cycles. This is the oscillator stabilization period. Then select the crystal clock as clock source. Similarly, to deselect crystal clock, first deselect crystal clock as clock source then disable the crystal oscillator.

0 = Not select external crystal oscillator clock.

1 = Select the external crystal oscillator clock.

**Bit 3:** XOSC enable

This bit is only available on the CY7C601xx.

This bit when set enables the external crystal oscillator. The external crystal oscillator shares pads CLKIN and CLKOUT with two GPIOs—P0.0 and P0.1 respectively. When the external crystal oscillator is enabled, the CLKIN signal comes from the external crystal oscillator block and the output enables on the GPIOs for P0.0 and P0.1 are disabled, eliminating the possibility of contention. When the external crystal oscillator is disabled, the source for CLKIN signal comes from the P0.0 GPIO input.

0 = Disable the external oscillator.

1 = Enable the external oscillator.

**Note** The external crystal oscillator startup time takes up to 2 ms.

**Bit 2:** EFTB disabled

This bit is only available on the CY7C601xx.

- 0 = Enable the EFTB filter.
- 1 = Disable the EFTB filter, causing CLKIN to bypass the EFTB filter.
- **Bit [1:0]:** CLKOUT select
- 0 0 = Internal 24-MHz oscillator
- 0 1 = External oscillator source
- 1 0 = Internal 32-kHz low-power oscillator
- $11 =$  CPUCLK

#### *13.2.2 Interval Timer Clock (ITMRCLK)*

The ITMRCLK is sourced from the external crystal oscillator, internal 24-MHz oscillator, internal 32-kHz low-power oscillator, or the timer capture clock. A programmable prescaler of 1, 2, 3, or 4 then divides the selected source. The 12-bit programmable interval timer is a simple down counter with a programmable reload value. It provides a  $1$ - $\mu$ s resolution by default. When the down counter reaches zero, the next clock is spent reloading. The reload value is read and written when the counter is running, but ensure that the counter does not unintentionally reload when the 12-bit reload value is only partially stored between two writes of the 12-bit value. The programmable interval timer generates an interrupt to the CPU on each reload.

The parameters to be set show up on the device editor view of PSoC Designer when you place the enCoRe II LV timer user module. The parameters are PITIMER\_Source and PITIMER\_Divider. The PITIMER\_Source is the clock to the timer and the PITIMER\_Divider is the value the clock is divided by.

The interval register (PITMR) holds the value that is loaded into the PIT counter on terminal count.

The programmable interval timer resolution is configurable. For example:

TCAPCLK divide by x of CPU clock (for example TCAPCLK divide by 2 of a 24 MHz CPU clock gives a frequency of 12 MHz)

ITMRCLK divide by x of TCAPCLK (for example, ITMRCLK divide by 3 of TCAPCLK is 4 MHz so resolution is 0.25  $\mu$ s).



12-bit reload value 12-bit down counter 12-bit reload Clock Timer control **Configuration** Status and **Control** System Clock Interrupt **Controller** 

**Figure 13-2. Programmable Interval Timer Block Diagram**

# *13.2.3 Timer Capture Clock (TCAPCLK)*

The TCAPCLK is sourced from the external crystal oscillator, the internal 24-MHz oscillator or the internal 32-kHz low-power oscillator. A programmable prescaler of 2, 4, 6, or 8 then divides the selected source.







# **Table 13-1. Timer Clock Configuration (TMRCLKCR) [0x31] [R/W]**



**Bit [7:6]:** TCAPCLK divider [1:0]

TCAPCLK Divider controls the TCAPCLK divisor.

 $0.0 =$  Divider Value 2

0 1 = Divider Value 4

1 0 = Divider Value 6

1 1 = Divider Value 8

**Bit [5:4]:** TCAPCLK select

The TCAPCLK Select field controls the source of the TCAPCLK.

0 0 = Internal 24-MHz oscillator

0 1 = External Crystal Oscillator—external crystal oscillator on CLKIN and CLKOUT if the external crystal oscillator is enabled, CLKIN input if the external crystal oscillator is disabled (the XOSC Enable bit of the CLKIOCR Register is cleared—[Table 13-3](#page-26-0) [on page 26.](#page-26-0))

1 0 = Internal 32-kHz oscillator

1 1 = TCAPCLK disabled

Note The 1024 us interval timer is based on the assumption that TCAPCLK is running at 4 MHz. Changes in TCAPCLK frequency cause a corresponding change in the 1024  $\mu$ s interval timer frequency.

**Bit [3:2]:** ITMRCLK divider

ITMRCLK Divider controls the ITMRCLK divisor.

 $00 =$  Divider value of 1

 $0.1$  = Divider value of 2

1 0 = Divider value of 3

1 1 = Divider value of 4

**Bit [1:0]:** ITMRCLK select

0 0 = Internal 24-MHz oscillator

0 1 = External crystal oscillator—external crystal oscillator on CLKIN and CLKOUT if the external crystal oscillator is enabled, CLKIN input if the external crystal oscillator is disabled.

1 0 = Internal 32-kHz oscillator

 $1 1 = TCAPCLK$ 

**Note** Changing the source of TMRCLK requires both the source and destination clocks to be running. It is not possible to change the clock source away from TCAPCLK after that clock is stopped.



*13.2.4 Internal Clock Trim*

#### **Table 13-2. IOSC Trim (IOSCTR) [0x34] [R/W]**



The IOSC calibrate register is used to calibrate the internal oscillator. The reset value is undefined, but during boot the SROM writes a calibration value that is determined during manufacturing test. The 'D' indicates that the default value is trimmed to 24 MHz at 3.30 V at power on.

**Bit [7:5]:** foffset [2:0]

This value is used to trim the frequency of the internal oscillator. These bits are not used in factory calibration and is zero. Setting each of these bits causes the appropriate fine offset in oscillator frequency.

foffset bit  $0 = 7.5$  kHz

foffset bit  $1 = 15$  kHz

foffset bit  $2 = 30$  kHz

**Bit [4:0]:** Gain [4:0]

The effective frequency change of the offset input is controlled through the gain input. A lower value of the gain setting increases the gain of the offset input. This value sets the size of each offset step for the internal oscillator. Nominal gain change (kHz/offsetStep) at each bit, typical conditions (24 MHz operation):

Gain bit  $0 = -1.5$  kHz

Gain bit  $1 = -3.0$  kHz

Gain bit  $2 = -6$  kHz

Gain bit  $3 = -12$  kHz

Gain bit  $4 = -24$  kHz

*13.2.5 External Clock Trim*

#### **Table 13-3. XOSC Trim (XOSCTR) [0x35] [R/W]**



This register is used to calibrate the external crystal oscillator. The reset value is undefined, but during boot the SROM writes a calibration value that is determined during manufacturing test. This is the meaning of 'D' in the default field.

**Bit [7:5]:** Reserved

#### **Bit [4:2]:** XOSC XGM [2:0]

Amplifier transconductance setting. The Xgm settings are recommended for resonators with frequencies of interest for the enCoRe II LV as below:



**Bit 1:** Reserved

**Bit 0:** Mode

0 = Oscillator mode

1 = Fixed maximum bias test mode





#### *13.2.6 LPOSC Trim*

#### <span id="page-30-1"></span>**Table 13-4. LPOSC Trim (LPOSCTR) [0x36] [R/W]**



This register is used to calibrate the 32-kHz low-speed oscillator. The reset value is undefined but during boot the SROM writes a calibration value that is determined during manufacturing test. This is the meaning of 'D' in the Default field. The trim value is adjusted vs. voltage as noted in [Table 13-1 on page 24.](#page-24-0)

**Bit 7:** 32 kHz low-power

0 = The 32-kHz low-speed oscillator operates in normal mode.

1 = The 32-kHz low-speed oscillator operates in a low-power mode. The oscillator continues to function normally but with reduced accuracy.

**Bit 6:** Reserved

**Bit [5:4]:** 32 kHz bias trim [1:0]

These bits control the bias current of the low power oscillator.

 $00 = Mid bias$ 

 $0 1$  = High bias

1 0 = Reserved

 $11 =$ Reserved

**Note** Do not program the 32-kHz bias trim [1:0] field with the reserved 10b value as the oscillator does not oscillate at all corner conditions with this setting.

**Bit [3:0]:** 32-kHz Freq Trim [3:0]

These bits are used to trim the frequency of the low-power oscillator.

# <span id="page-30-0"></span>**13.3 CPU Clock During Sleep Mode**

When the CPU enters sleep mode the CPUCLK select (Bit 0, [Table 13-1 on page 24\)](#page-24-0) is forced to the internal oscillator, and the oscillator is stopped. When the CPU comes out of sleep mode it runs on the internal oscillator. The internal oscillator recovery time is three clock cycles of the internal 32-kHz low-power oscillator.

If the system requires the CPU to run off the external clock after waking from sleep mode, firmware needs to switch the clock source for the CPU. If the external clock source is the external oscillator and the oscillator is disabled, firmware needs to enable the external oscillator, wait for it to stabilize, and then change the clock source.



# <span id="page-31-0"></span>**14. Reset**

The microcontroller supports two types of resets: POR and watchdog reset (WDR). When reset is initiated, all registers are restored to their default states and all interrupts are disabled.

The occurrence of a reset is recorded in the system status and control register (CPU\_SCR). Bits within this register record the occurrence of POR and WDR reset respectively. The firmware interrogates these bits to determine the cause of a reset.

The microcontroller resumes execution from flash address 0x0000 after a reset. The internal clocking mode is active after a reset, until changed by user firmware.

**Note** The CPU clock defaults to 3 MHz (an internal 24-MHz oscillator divide-by-8 mode) at POR to guarantee operation at the low  $V_{CC}$  that might be present during the supply ramp.

#### <span id="page-31-1"></span>**Table 14-1. System Status and Control Register (CPU\_SCR) [0xFF] [R/W]**



The bits of the CPU SCR register are used to convey status and control of events for various functions of an enCoRe II LV device. **Bit 7:** GIES

The Global Interrupt Enable Status bit is a read only status bit and its use is discouraged. The GIES bit is a legacy bit, which was used to provide the ability to read the GIE bit of the CPU\_F register. However, the CPU\_F register is now readable. When this bit is set, it indicates that the GIE bit in the CPU\_F register is also set which, in turn, indicates that the microprocessor services interrupts.

0 = Global interrupts disabled

1 = Global interrupt enabled

**Bit 6:** Reserved

**Bit 5:** WDRS

The WDRS bit is set by the CPU to indicate that a WDR event has occurred. The user can read this bit to determine the type of reset that has occurred. The user can clear but not set this bit.

 $0 =$  No WDR

1 = A WDR event has occurred

**Bit 4:** PORS

The PORS bit is set by the CPU to indicate that a POR event has occurred. The user can read this bit to determine the type of reset that has occurred. The user can clear but not set this bit.

 $0 =$  No POR

1 = A POR event has occurred. (Note that WDR events does not occur until this bit is cleared.)

#### **Bit 3:** SLEEP

Set by the user to enable CPU sleep state. CPU remains in sleep mode until any interrupt is pending. The Sleep bit is covered in more detail in the [Sleep Mode](#page-32-2) section.

0 = Normal operation

 $1 =$ Sleep

**Bit [2:1]:** Reserved

**Bit 0:** STOP

This bit is set by the user to halt the CPU. The CPU remains halted until a reset (WDR, POR, or external reset) takes place. If an application wants to stop code execution until a reset, the preferred method is to use the HALT instruction rather than writing to this bit.

0 = Normal CPU operation

<span id="page-31-2"></span>1 = CPU is halted (not recommended)



# <span id="page-32-0"></span>**14.1 Power On Reset**

POR occurs every time the power to the device is switched on. POR is released when the supply is typically 2.6 V for the upward supply transition, with typically 50 mV of hysteresis during the power on transient. Bit 4 of the system status and control register (CPU\_SCR) is set to record this event (the register contents are set to 00010000 by the POR). After a POR, the microprocessor is held off for approximately 20 ms for the  $\rm V_{CC}$  supply to stabilize before executing the first instruction at address 0x00 in flash. If the  $V_{CC}$  voltage drops below the POR downward supply trip point, POR is reasserted. The  $V_{CC}$  supply needs to ramp linearly from 0 to  $V_{CC}$  in less than 200 ms.

**Note** The PORS status bit is set at POR and is only cleared by the user; it cannot be set by firmware.

# <span id="page-32-1"></span>**14.2 Watchdog Timer Reset**

The user has the option to enable the WDT. The WDT is enabled by clearing the PORS bit. When the PORS bit is cleared, the WDT cannot be disabled. The only exception to this is if a POR event takes place, which disables the WDT.

#### **Table 14-2. Reset Watchdog Timer (RESWDT) [0xE3] [W]**

The sleep timer is used to generate the sleep time period and the watchdog time period. The sleep timer uses the internal 32-kHz low-power oscillator system clock to produce the sleep time period. The user programs the sleep time period using the sleep timer bits of the OSC CR0 register [\(Table 13-2 on page 25](#page-25-0)). When the sleep time elapses (sleep timer overflows), an interrupt to the sleep timer interrupt vector is generated.

The watchdog timer period is automatically set to be three counts of the sleep timer overflow. This represents between two and three sleep intervals depending on the count in the sleep timer at the previous WDT clear. When this timer reaches three, a WDR is generated. The user either clears the WDT, or the WDT and the sleep timer. Whenever the user writes to the reset WDT register (RES\_WDT), the WDT is cleared. If the data written is the hex value 0x38, the sleep timer is also cleared at the same time.



Any write to this register clears the watchdog timer, a write of 0x38 also clears the sleep timer.

**Bit [7:0]:** Reset watchdog timer [7:0]

# <span id="page-32-2"></span>**15. Sleep Mode**

The CPU is put to sleep only by the firmware. This is accomplished by setting the sleep bit in the system status and control register (CPU\_SCR). This stops the CPU from executing instructions, and the CPU remains asleep until an interrupt is pending, or there is a reset event (either a POR or a WDT reset).

The low-voltage detection (LVD) circuit drops into fully functional power reduced states, and the latency for the LVD is increased. The actual latency is traded against power consumption by changing sleep duty cycle field of the ECO\_TR register.

The internal 32-kHz low-speed oscillator remains running. Before entering the suspend mode, firmware optionally configures the 32-kHz low-speed oscillator to operate in a low-power mode to help reduce the overall power consumption (using the 32-kHz low-power bit, as shown in [Table 13-4 on page](#page-30-1)  [30\)](#page-30-1). This helps to save approximately 5  $\mu$ A; however, the trade off is that the 32-kHz low-speed oscillator is less accurate (–53.12% to +56.25% deviation).

All interrupts remain active. Only the occurrence of an interrupt wakes the part from sleep. The stop bit in the system status and control register (CPU\_SCR) is cleared for a part to resume out of sleep. The global interrupt enable bit of the CPU flags register (CPU\_F) does not have any effect. Any unmasked interrupt wakes the system. As a result, any interrupt not intended for waking is disabled through the interrupt mask registers.

When the CPU enters sleep mode the CPUCLK select (Bit 1, [Table 13-1 on page 24](#page-24-0)) is forced to the internal oscillator. The internal oscillator recovery time is three clock cycles of the internal 32-kHz low-power oscillator. The internal 24-MHz oscillator restarts immediately on exiting sleep mode. If the external crystal oscillator is used, the firmware needs to switch the clock source for the CPU.

Unlike the internal 24-MHz oscillator, the external oscillator is not automatically shut down during sleep. Systems that need the external oscillator disabled in sleep mode must disable the external oscillator before entering sleep mode. In systems where the CPU runs off the external oscillator, the firmware needs to switch the CPU to the internal oscillator before disabling the external oscillator.

On exiting sleep mode, after the clock is stable and the delay time has expired, the instruction immediately following the sleep instruction is executed before the interrupt service routine (if enabled).

The sleep interrupt allows the microcontroller to wake up periodically and poll system components while maintaining very low average power consumption. The sleep interrupt is also used to provide periodic interrupts during non-sleep modes.



# <span id="page-33-0"></span>**15.1 Sleep Sequence**

The sleep bit is an input into the sleep logic circuit. This circuit is designed to sequence the device in and out of the hardware sleep state. The hardware sequence to put the device to sleep is shown in [Figure 15-1](#page-33-1) and is defined as follows.

- 1. Firmware sets the SLEEP bit in the CPU\_SCR0 register. The bus request (BRQ) signal to the CPU is immediately asserted. This is a request by the system to halt CPU operation at an instruction boundary. The CPU samples BRQ on the positive edge of CPUCLK.
- 2. Due to the specific timing of the register write, the CPU issues a bus request acknowledge (BRA) on the following positive edge of the CPU clock. The sleep logic waits for the following negative edge of the CPU clock and then asserts a system wide power down (PD) signal. In [Figure 15-1](#page-33-1) the CPU is halted and the system wide power down signal is asserted.
- 3. The system wide PD signal controls several major circuit blocks: the flash memory module, the internal 24-MHz oscillator, the EFTB filter, and the bandgap voltage reference. These circuits transition into a zero power state. The only operational circuits on chip are the low-power oscillator, the bandgap refresh circuit, and the supply voltage monitor (POR/LVD) circuit.

The external crystal oscillator on enCoRe II LV devices is not automatically powered down when the CPU enters the sleep state. Firmware must explicitly disable the external crystal oscillator to reduce power to levels specified.

## *15.1.1 Low-Power in Sleep Mode*

To achieve the lowest possible power consumption during suspend or sleep, the following conditions are observed in addition to considerations for the sleep timer and external crystal oscillator:

- All GPIOs are set to outputs and driven low
- Clear P11CR[0], P10CR[0]
- Set P10CR[1]
- Make sure the 32-kHz oscillator clock is not selected as clock source to ITMRCLK, TCAPCLK, and not even as clock output source onto P01\_CLKOUT pin.

All the other blocks go to the power-down mode automatically on suspend.

The following steps are user-configurable and help in reducing the average suspend mode power consumption.

- 1. Configure the power supply monitor at a large regular intervals, control register bits are 1,EB[7:6] (power system sleep duty cycle PSSDC[1:0]).
- 2. Configure the low-power oscillator into low power mode, control register bit is LOPSCTR[7].

For low-power considerations during sleep when external clock is used as the CPUCLK source, the clock source must be held low to avoid unintentional leakage current. If the clock is held high, then there may be a leakage through M8C. To avoid current consumption make sure ITMRCLK and TCPCLK are not sourced by either low-power 32-kHz oscillator or 24-MHz crystal-less oscillator. Do not select the 24-MHz or 32-kHz oscillator clocks on to the P01\_CLKOUT pin.

<span id="page-33-1"></span>

**Figure 15-1. Sleep Timing**



# <span id="page-34-0"></span>**15.2 Wakeup Sequence**

When asleep, the only event that wakes the system up is an interrupt. The global interrupt enable of the CPU flag register need not be set. Any unmasked interrupt wakes the system up. It is optional for the CPU to actually take the interrupt after the wakeup sequence. The wakeup sequence is synchronized to the 32-kHz clock. This is done to sequence a startup delay and allow the flash memory module enough time to power up before the CPU asserts the first read access. Another reason for the delay is to enable the oscillator, bandgap, and LVD and POR circuits time to settle before actually being used in the system. As shown in [Figure 15-2](#page-34-1), the wakeup sequence is as follows:

- 1. The wakeup interrupt occurs and is synchronized by the negative edge of the 32-kHz clock.
- 2. At the following positive edge of the 32-kHz clock, the system wide PD signal is negated. The flash memory module, internal

oscillator, EFTB, and bandgap circuit are all powered up to a normal operating state.

- 3. At the following positive edge of the 32-kHz clock, the current values for the precision POR and LVD have settled and are sampled.
- 4. At the following negative edge of the 32-kHz clock (after about 15 µs nominal), the BRQ signal is negated by the sleep logic circuit. On the following CPUCLK, BRA is negated by the CPU and instruction execution resumes. Note that in [Figure 15-2](#page-34-1) fixed function blocks, such as flash, internal oscillator, EFTB, and bandgap, have about 15 µs start-up. The wakeup times (interrupt to CPU operational) range from 75 µs to 105 µs.

<span id="page-34-1"></span>

# **Figure 15-2. Wakeup Timing**



# <span id="page-35-0"></span>**16. Low-Voltage Detect Control**

# <span id="page-35-1"></span>**Table 16-1. Low-Voltage Control Register (LVDCR) [0x1E3] [R/W]**



This register controls the configuration of the POR and LVD circuit. This register is accessed only in the second bank of I/O space. This requires setting the XIO bit in the CPU flags register.

#### **Bit [7:6]:** Reserved

**Bit [5:4]:** PORLEV[1:0]

This field controls the level below which the precision power on-reset (PPOR) detector generates a reset.

0 0 = 2.7 V range (trip near 2.6 V)

0 1 = 3 V range (trip near 2.9 V)

 $10$  = Reserved

1 1 = PPOR does not generate a reset, but values read from the voltage monitor comparators register [\(Table 16-2 on page 36\)](#page-36-3) give the internal PPOR comparator state with trip point set to the 3-V range setting.

## **Bit 3:** Reserved

**Bit [2:0]:** VM[2:0]

This field controls the level below which the low-voltage-detect trips—possibly generating an interrupt and the level at which Flash is enabled for operation.

**Note** This register exists in the second bank of I/O space. This requires setting the XIO bit in the CPU flags register.





# <span id="page-36-0"></span>**16.1 POR Compare State**

#### <span id="page-36-3"></span>**Table 16-2. Voltage Monitor Comparators Register (VLTCMP) [0x1E4] [R]**



This read-only register allows reading the current state of the LVD and PPOR comparators.

**Bit [7:2]:** Reserved

# **Bit 1:** LVD

This bit is set to indicate that the LVD comparator has tripped, indicating that the supply voltage has gone below the trip point set by VM[2:0] (See [Table 16-1 on page 35](#page-35-1)).

0 = No low-voltage-detect event

1 = A low-voltage-detect has tripped

#### **Bit 0:** PPOR

This bit is set to indicate that the PPOR comparator has tripped, indicating that the supply voltage is below the trip point set by PORLEV[1:0].

0 = No PPOR event

1 = A PPOR event has occurred

**Note** This register exists in the second bank of I/O space. This requires setting the XIO bit in the CPU flags register.

## <span id="page-36-1"></span>**16.2 ECO Trim Register**

#### <span id="page-36-2"></span>**Table 16-3. ECO (ECO\_TR) [0x1EB] [R/W]**



This register controls the ratios (in numbers of 32 kHz clock periods) of "on" time versus "off" time for LVD and POR detection circuit.

**Bit [7:6]:** Sleep duty cycle [1:0]

0 0 = 1/128 periods of the Internal 32 kHz low speed oscillator.

0 1 = 1/512 periods of the Internal 32 kHz low speed oscillator.

1 0 = 1/32 periods of the Internal 32 kHz low speed oscillator.

1 1 = 1/8 periods of the Internal 32 kHz low speed oscillator.

**Note** This register is only accessed in the second bank of I/O space. This requires setting the XIO bit in the CPU flags register.



# <span id="page-37-0"></span>**17. General-Purpose I/O Ports**

# <span id="page-37-1"></span>**17.1 Port Data Registers**

*17.1.1 P0 Data* 

# **Table 17-1. P0 Data Register (P0DATA)[0x00] [R/W]**



This register contains the data for Port 0. Writing to this register sets the bit values to be output on output enabled pins. Reading from this register returns the current state of the Port 0 pins.

#### **Bit 7:** P0.7 Data

#### **Bit [6:5]:** P0.6–P0.5 Data/TIO1 and TIO0

Beside their use as the P0.6–P0.5 GPIOs, these pins are also used for alternate functions as the Capture Timer input or timer output pins (TIO1 and TIO0). To configure the P0.5 and P0.6 pins, refer to the P0.5/TIO0–P0.6/TIO1 Configuration Register ([Table 17-4 on page 41](#page-41-0)).

## **Bit [4:2]:** P0.4–P0.2 Data/INT2–INT0

Beside their use as the P0.4–P0.2 GPIOs, these pins are also used for the alternate functions as the interrupt pins (INT0–INT2). To configure the P0.4–P0.2 pins, refer to the P0.2/INT0–P0.4/INT2 Configuration Register [\(Table 17-3 on page 40\)](#page-40-0).

# **Bit 1:** P0.1/CLKOUT

Beside its use as the P0.1 GPIO, this pin is also used for the alternate function as the CLK OUT pin. To configure the P0.1 pin, refer to the P0.1/CLKOUT Configuration Register ([Table 17-2 on page 40\)](#page-40-1).

#### **Bit 0:** P0.0/CLKIN

Beside its use as the P0.0 GPIO, this pin is also used for the alternate function as the CLKIN pin. To configure the P0.0 pin, refer to the P0.0/CLKIN Configuration Register ([Table 17-1 on page 39\)](#page-39-0).

#### *17.1.2 P1 Data*

#### **Table 17-2. P1 Data Register (P1DATA) [0x01] [R/W]**



This register contains the data for Port 1. Writing to this register sets the bit values to be output on output enabled pins. Reading from this register returns the current state of the Port 1 pins.

#### **Bit 7:** P1.7 data

**Bit [6:3]:** P1.6–P1.3 Data/SPI Pins (SMISO, SMOSI, SCLK, SSEL)

Beside their use as the P1.6–P1.3 GPIOs, these pins are also used for the alternate function as the SPI interface pins. To configure the P1.6–P1.3 pins, refer to the P1.3–P1.6 configuration register ([Table 17-9 on page 42](#page-42-0)). **Bit [2:0]:** P1.2–P1.0



## *17.1.3 P2 Data*

# **Table 17-3. P2 Data Register (P2DATA) [0x02] [R/W]**



This register contains the data for Port 2. Writing to this register sets the bit values to be output on output enabled pins. Reading from this register returns the current state of the Port 2 pins.

**Bit [7:2]:** P2 Data [7:2]

**Bit [1:0]:** P2 Data [1:0]

#### *17.1.4 P3 Data*

#### **Table 17-4. P3 Data Register (P3DATA) [0x03] [R/W]**



This register contains the data for Port 3. Writing to this register sets the bit values to be output on output enabled pins. Reading from this register returns the current state of the Port 3 pins.

**Bit [7:2]:** P3 Data [7:2]

**Bit [1:0]:** P3 Data [1:0]

*17.1.5 P4 Data* 

## **Table 17-5. P4 Data Register (P4DATA) [0x04] [R/W]**



This register contains the data for Port 4. Writing to this register sets the bit values to be output on output enabled pins. Reading from this register returns the current state of the Port 2 pins.

**Bit [7:4]:** Reserved

**Bit [3:0]:** P4 data [3:0]

P4.3–P4.0 only exist in the CY7C601xx.

# <span id="page-38-0"></span>**17.2 GPIO Port Configuration**

All GPIO configuration registers have common configuration controls. By default all GPIOs are configured as inputs. To prevent the inputs from floating, pull-up resistors are enabled. Firmware configures each of the GPIOs before use. The following are bit definitions of the GPIO configuration registers.

#### *17.2.1 Int Enable*

When set, the Int Enable bit allows the GPIO to generate interrupts. Interrupt generate occurs regardless of whether the pin is configured for input or output. All interrupts are edge-sensitive. However, for interrupts that are shared by multiple sources (ports 2, 3, and 4), all inputs are deasserted before a new interrupt occurs.

When clear, the corresponding interrupt is disabled on the pin.

It is possible to configure GPIOs as outputs, enable the interrupt on the pin, and then generate the interrupt by driving the appropriate pin state. This is useful in test and may find value in applications too.

#### *17.2.2 Int Act Low*

When clear, the corresponding interrupt is active HIGH. When set, the interrupt is active LOW. For P0.2–P0.4 Int Act Low makes interrupts active on the rising edge. Int Act Low set makes interrupts active on the falling edge.

#### *17.2.3 TTL Thresh*

When set, the input has TTL threshold. When clear, the input has standard CMOS threshold.

**Note** The GPIOs default to CMOS threshold. The user's firmware must configure the threshold to TTL mode if necessary.





#### *17.2.4 High Sink*

When set, the output sinks up to 50 mA.

When clear, the output sinks up to 8 mA.

On the CY7C601xx, only the P3.7, P2.7, P0.1, and P0.0 have a 50 mA sink drive capability. Other pins have a 8-mA sink drive capability.

On the CY7C602xx, only the P1.7–P1.3 have a 50-mA sink drive capability. Other pins have an 8-mA sink drive capability.

#### *17.2.5 Open Drain*

When set, the output on the pin is determined by the port data register. If the corresponding bit in the port data register is set, the pin is in high-impedance state; if it is clear, the pin is driven low.

When clear, the output is driven low or high.

#### *17.2.6 Pull-up Enable*

When set the pin has a 7 K pull-up to  $V_{DD}$ .

When clear, the pull-up is disabled.

## *17.2.7 Output Enable*

When set, the output driver of the pin is enabled.

When clear, the output driver of the pin is disabled.

For pins with shared functions there are some special cases.

P0.0(CLKIN) and P0.1(CLKOUT) are not output-enabled when the crystal oscillator is enabled. Output enables for these pins are overridden by XOSC Enable.

#### *17.2.8 SPI Use*

The P1.3(SSEL), P1.4(SCLK), P1.5(SMOSI), and P1.6(SMISO) pins are used for their dedicated functions or for GPIO. To enable the pin for GPIO, clear the corresponding SPI Use bit. The SPI function controls the output enable for its dedicated function pins when their GPIO enable bit is clear.



# *17.2.9 P0.0/CLKIN Configuration*

### <span id="page-39-0"></span>**Table 17-1. P0.0/CLKIN Configuration (P00CR) [0x05] [R/W]**



This pin is shared between the P0.0 GPIO use and the CLKIN pin for the external crystal oscillator. When the external oscillator is enabled the settings of this register are ignored.

The alternate function of the pin as the CLKIN is only available in the CY7C601xx. When the external oscillator is enabled (the XOSC Enable bit of the CLKIOCR Register is set[—Table 13-3 on page 26\)](#page-26-0), the GPIO function of the pin is disabled.

The 50-mA sink drive capability is only available in the CY7C601xx. In the CY7C602xx, only an 8-mA sink drive capability is available on this pin regardless of the setting of the high sink bit.

# **Figure 17-1. GPIO Block Diagram**





#### *17.2.10 P0.1/CLKOUT Configuration*

#### <span id="page-40-1"></span>**Table 17-2. P0.1/CLKOUT Configuration (P01CR) [0x06] R/W]**



This pin is shared between the P0.1 GPIO use and the CLKOUT pin for the external crystal oscillator. When the external oscillator is enabled the settings of this register are ignored. When CLK output is set, the internally selected clock is sent out onto P0.1CLKOUT pin.

The alternate function of the pin as the CLKOUT is only available in the CY7C601xx. When the external oscillator is enabled (the XOSC enable bit of the CLKIOCR register is set—[Table 13-3 on page 26](#page-26-0)), the GPIO function of the pin is disabled. The 50 mA sink drive capability is only available in the CY7C601xx. In the CY7C602xx, only 8 mA sink drive capability is available on this pin regardless of the setting of the high sink bit.

**Bit 7:** CLK output

0 = The clock output is disabled.

1 = The clock selected by the CLK Select field (Bit [1:0] of the CLKIOCR register—[Table 13-3 on page 26](#page-26-0)) is driven out to the pin.

#### *17.2.11 P0.2/INT0ñP0.4/INT2 Configuration*

#### <span id="page-40-0"></span>**Table 17-3. P0.2/INT0–P0.4/INT2 Configuration (P02CR–P04CR) [0x07–0x09] [R/W]**



These registers control the operation of pins P0.2–P0.4 respectively. These pins are shared between the P0.2–P0.4 GPIOs and the INT0–INT2. The INT0–INT2 interrupts are different from all other GPIO interrupts. These pins are connected directly to the interrupt controller to provide three edge-sensitive interrupts with independent interrupt vectors. These interrupts occur on a rising edge when Int Act Low is clear and on a falling edge when Int Act Low is set. These pins are enabled as interrupt sources in the interrupt controller registers [\(Table 20-7 on page 59](#page-59-0) and [Table 20-5 on page 58\)](#page-58-0).

To use these pins as interrupt inputs, configure them as inputs by clearing the corresponding Output Enable. If the INT0–INT2 pins are configured as outputs with interrupts enabled, firmware generates an interrupt by writing the appropriate value to the P0.2, P0.3, and P0.4 data bits in the P0 Data Register.

Regardless of whether the pins are used as interrupt or GPIO pins, the Int Enable, Int Act Low, TTL Threshold, Open Drain, and pull-up enable bits control the behavior of the pin.

The P0.2/INT0–P0.4/INT2 pins are individually configured with the P02CR (0x07), P03CR (0x08), and P04CR (0x09) respectively.

**Note** Changing the state of the Int Act Low bit generates an unintentional interrupt. When configuring these interrupt sources, follow this procedure:

- 1. Disable interrupt source
- 2. Configure interrupt source
- 3. Clear any pending interrupts from the source
- 4. Enable interrupt source



#### *17.2.12 P0.5/TIO0ñP0.6/TIO1 Configuration*

#### <span id="page-41-0"></span>**Table 17-4. P0.5/TIO0–P0.6/TIO1 Configuration (P05CR–P06CR) [0x0A–0x0B] [R/W]**



These registers control the operation of pins P0.5 through P0.6 respectively.

P0.5 and P0.6 are shared with TIO0 and TIO1 respectively. To use these pins as capture timer inputs, configure them as inputs by clearing the corresponding Output Enable. To use TIO0 and TIO1 as timer outputs, set the TIOx Output and Output Enable bits. If these pins are configured as outputs and the TIO output bit is clear, the firmware controls the TIO0 and TIO1 inputs by writing the value to the P0.5 and P0.6 data bits in the P0 data register.

Regardless of whether either pin is used as a TIO or GPIO pin the Int Enable, Int Act Low, TTL threshold, open drain, and pull-up enable control the behavior of the pin.

 $TIOO(PO.5)$  when enabled outputs a positive pulse from the 1024  $\mu s$  interval timer. This is the same signal that is used internally to generate the 1024  $\mu s$  timer interrupt. This signal is not gated by the interrupt enable state. The pulse is active for one cycle of the capture timer clock.

TIO1(P0.6) when enabled outputs a positive pulse from the programmable interval timer. This is the same signal that is used internally to generate the programmable timer interval interrupt. This signal is not gated by the interrupt enable state.The pulse is active for one cycle of the interval timer clock.

The P0.5/TIO0 and P0.6/TIO1 pins are individually configured with the P05CR (0x0A) and P06CR (0x0B), respectively.

#### *17.2.13 P0.7 Configuration*

#### **Table 17-5. P0.7 Configuration (P07CR) [0x0C] [R/W]**



This register controls the operation of pin P0.7.

#### *17.2.14 P1.0 Configuration*

#### **Table 17-6. P1.0 Configuration (P10CR) [0x0D] [R/W]**



This register controls the operation of the P1.0 pin.

**Bit1:** P1.0 and P1.1 Pull-up enable

0 = Disable the P1.0 and P1.1 pull-up resistors.

1 = Enable the internal pull-up resistors for both the P1.0 and P1.1. Each of the P1.0 and P1.1 pins is pulled up with  $R_{UP1}$  (see [DC Characteristics on page 60\)](#page-60-1).

**Note** There is no 2 mA sourcing capability on this pin. The pin can only sink 5 mA at V<sub>OL3</sub> (see [DC Characteristics on page 60](#page-60-1)) The P1.0 is an open drain only output. It actively drives a signal low, but cannot actively drive a signal high.

If this pin is used as a general purpose output, it draws current. It is therefore configured as an input to reduce current draw.



## *17.2.15 P1.1 Configuration*

#### **Table 17-7. P1.1 Configuration (P11CR) [0x0E] [R/W]**



This register controls the operation of the P1.1 pin.

The pull-up resistor on this pin is enabled by the P10CR Register.

**Note** There is no 2 mA sourcing capability on this pin. The pin can only sink 5 mA at V<sub>OL3</sub> (see [DC Characteristics on page 60](#page-60-1)) If this pin is used as a general purpose output, it draws current. It is, therefore, configured as an input to reduce current draw.

#### *17.2.16 P1.2 Configuration*

#### **Table 17-8. P1.2 Configuration (P12CR) [0x0F] [R/W]**



This register controls the operation of the P1.2.

**Bit 7:** CLK Output

0 = The internally selected clock is not sent out onto P1.2 pin.

1 = This CLK Output is used to observe connected external crystal oscillator clock connected in CY7C601xx. When CLK Output is set, the internally selected clock is sent out onto P1.2 pin.

**Note:** [Table 13-3 on page 26](#page-26-0) is used to select the external or internal clock in enCoRe II devices

#### *17.2.17 P1.3 Configuration (SSEL)*

#### <span id="page-42-0"></span>**Table 17-9. P1.3 Configuration (P13CR) [0x10] [R/W]**



This register controls the operation of the P1.3 pin. This register exists in all enCoRe II LVparts.

The P1.3 GPIO's threshold is always set to TTL.

When the SPI hardware is enabled or disabled, the pin is controlled by the Output Enable bit and the corresponding bit in the P1 data register.

Regardless of whether the pin is used as an SPI or GPIO pin the Int Enable, Int act Low, high sink, open drain, and pull-up enable control the behavior of the pin.



#### 17.2.18 P1.4-P1.6 Configuration (SCLK, SMOSI, SMISO)



#### <span id="page-43-0"></span>**Table 17-10. P1.4–P1.6 Configuration (P14CR–P16CR) [0x11–0x13] [R/W]**

These registers control the operation of pins P1.4–P1.6, respectively. These registers exist in all enCoRe II LV parts.

# **Bit 7:** SPI Use

0 = Disable the SPI alternate function. The pin is used as a GPIO

1 = Enable the SPI function. The SPI circuitry controls the output of the pin

The P1.4–P1.6 GPIO's threshold is always set to TTL.

When the SPI hardware is enabled, pins that are configured as SPI Use have their output enable and output state controlled by the SPI circuitry. When the SPI hardware is disabled or a pin has its SPI Use bit clear, the pin is controlled by the Output Enable bit and the corresponding bit in the P1 data register.

Regardless of whether any pin is used as an SPI or GPIO pin the Int Enable, Int act low, high sink, open drain, and pull-up enable control the behavior of the pin.

#### **Note for Comm Modes 01 or 10 (SPI Master or SPI Slave, see [Table 18-2 on page 46\)](#page-46-2)**

When configured for SPI (SPI Use = 1 and Comm Modes [1:0] = SPI master or SPI slave mode), the input and output direction of pins P1.5, and P1.6 is set automatically by the SPI logic. However, pin P1.4's input and output direction is not automatically set; it must be explicitly set by firmware. For SPI master mode, pin P1.4 must be configured as an output; for SPI slave mode, pin P1.4 must be configured as an input.

#### *17.2.19 P1.7 Configuration*

**Table 17-11. P1.7 Configuration (P17CR) [0x14] [R/W]**

| Bit #             |                   |            |             |                          |                  |            |                |               |
|-------------------|-------------------|------------|-------------|--------------------------|------------------|------------|----------------|---------------|
| Field             | Reserved          | Int Enable | Int Act Low | Reserved                 | <b>High Sink</b> | Open Drain | Pull-up Enable | Output Enable |
| <b>Read/Write</b> | $\qquad \qquad -$ | R/W        | R/W         | $\overline{\phantom{0}}$ | R/W              | R/W        | R/W            | R/W           |
| <b>Default</b>    |                   |            |             |                          |                  |            |                |               |

This register controls the operation of pin P1.7.

The 50 mA sink drive capability is only available in CY7C602xx. In CY7C601xx, only 8 mA sink drive capability is available on this pin regardless of the setting of the high sink bit.

The P1.7 GPIO's threshold is always set to TTL.

#### *17.2.20 P2 Configuration*

#### **Table 17-12. P2 Configuration (P2CR) [0x15] [R/W]**



In CY7C602xx, this register controls the operation of pins P2.0–P2.1. In CY7C601xx, this register controls the operation of pins P2.0–P2.7.

The 50-mA sink drive capability is only available on pin P2.7 and only on CY7C601xx. In CY7C602xx, only an 8-mA sink drive capability is available on this pin regardless of the setting of the high sink bit.



## *17.2.21 P3 Configuration*

#### **Table 17-13. P3 Configuration (P3CR) [0x16] [R/W]**



In CY7C602xx, this register controls the operation of pins P3.0–P3.1. In CY7C601xx, this register controls the operation of pins P3.0–P3.7.

The 50-mA sink drive capability is only available on pin P3.7 and only on CY7C601xx. In CY7C602xx, only an 8-mA sink drive capability is available on this pin regardless of the setting of the high sink bit.

#### *17.2.22 P4 Configuration*

#### **Table 17-14. P4 Configuration (P4CR) [0x17] [R/W]**



This register exists only in CY7C601xx. This register controls the operation of pins P4.0–P4.3.



# <span id="page-45-0"></span>**18. Serial Peripheral Interface (SPI)**

The SPI master and slave interface core logic runs on the SPI clock domain. The SPI clock is a divider off of the CPUCLK when in the master mode. SPI is a four pin serial interface comprised of a clock, an enable, and two data pins.



**Figure 18-1. SPI Block Diagram**



# <span id="page-46-0"></span>**18.1 SPI Data Register**

## **Table 18-1. SPI Data Register (SPIDATA) [0x3C] [R/W]**



When read, this register returns the contents of the receive buffer. When written, it loads the transmit holding register.

**Bit [7:0]:** SPI Data [7:0]

When an interrupt occurs to indicate to firmware that a byte of receive data is available or the transmitter holding register is empty, firmware has seven SPI clocks to manage the buffers—to empty the receiver buffer or to refill the transmit holding register. Failure to meet this timing requirement results in incorrect data transfer.

#### <span id="page-46-1"></span>**18.2 SPI Configure Register**

#### <span id="page-46-2"></span>**Table 18-2. SPI Configure Register (SPICR) [0x3D] [R/W]**



**Bit 7:** Swap

0 = Swap function disabled

1 = The SPI block swaps its use of SMOSI and SMISO. Among other things, this is useful to implement single wire communications similar to SPI.

#### **Bit 6:** LSB first

0 = The SPI transmits and receives the MSB (Most Significant Bit) first.

1 = The SPI transmits and receives the LSB (Least Significant Bit) first.

- **Bit [5:4]:** Comm mode [1:0]
- 0 0: All SPI communication disabled
- 0 1: SPI master mode
- 1 0: SPI slave mode
- 1 1: Reserved

**Bit 3:** CPOL

This bit controls the SPI clock (SCLK) idle polarity.

0 = SCLK idles low

1 = SCLK idles high

**Bit 2:** CPHA

The Clock Phase bit controls the phase of the clock on which data is sampled. [Table 18-3 on page 47](#page-47-0) shows the timing for various combinations of LSB First, CPOL, and CPHA.

### **Bit [1:0]:** SCLK Select

This field selects the speed of the master SCLK. When in master mode, SCLK is generated by dividing the base CPUCLK

#### **Important Note for Comm Modes 01b or 10b (SPI Master or SPI Slave)**

When configured for SPI, (SPI Use = 1 – [Table 17-10 on page 43](#page-43-0)), the input and output direction of pins P1.3, P1.5, and P1.6 is set automatically by the SPI logic. However, pin P1.4's input and output direction is NOT automatically set; it must be explicitly set by firmware. For SPI Master mode, pin P1.4 is configured as an output; for SPI Slave mode, pin P1.4 is configured as an input.



# **LSB FIRST CPHA**  $|$  **CPOL Diagram**  $\begin{array}{c|c|c|c|c} \hline 0 & 0 & 0 \end{array}$  $0$  0 1  $0$  1 0 0 11  $1 0 0$ 1 0 1 1 | 1 | 0 1 1 1 1 SCLK SSEL  $\overline{DATA}$  X  $\overline{X}$  MSB  $\overline{X}$  Bit7  $\overline{X}$  Bit6  $\overline{X}$  Bit5  $\overline{X}$  Bit4  $\overline{X}$  Bit3  $\overline{X}$  Bit2  $\overline{X}$  LSB  $\overline{X}$  X SCLK SSEL  $\overline{DATA}$  X  $\overline{X}$  M  $\overline{B}$  B  $\overline{B}$  B  $\overline{B}$  B it 6  $\overline{X}$  B it 5  $\overline{X}$  B it 3  $\overline{X}$  B it 2  $\overline{X}$  LSB  $\overline{X}$  X SCLK SSEL  $\overline{DATA}$  X  $\overline{X}$   $\overline{M}$   $\overline{BB}$   $\overline{X}$   $\overline{B}$  it  $\overline{B}$   $\overline{B}$ SCLK SSEL  $\overline{DATA}$  X  $\overline{X}$  MSB  $\overline{X}$  Bit 7  $\overline{X}$  Bit 6  $\overline{X}$  Bit 4  $\overline{X}$  Bit 3  $\overline{X}$  Bit 2  $\overline{X}$  LSB  $\overline{X}$   $\overline{X}$ SCLK SSEL DATA  $X \times 1$ \$B  $X \times 1$  Bit  $2 \times 1$  Bit 4  $X \times 1$  Bit 5  $X \times 1$  Bit 6  $X \times 1$  MSB  $X \times 1$ **SCLK** SSEL  $\overline{DATA \times X}$  LSB  $X$  Bit 2  $X$  Bit 3  $X$  Bit 4  $X$  Bit 5  $X$  Bit 6  $X$  Bit 7  $X$  MSB  $X$  X SCLK SSEL  $\mathsf{DATA} \quad \mathsf{x} \quad \mathsf{X}$  LS $\mathsf{B} \quad \mathsf{X}$  Bit $\mathsf{2} \quad \mathsf{X}$  Bit 3  $\mathsf{X}$  Bit 4  $\mathsf{X}$  Bit 5  $\mathsf{X}$  Bit 6  $\mathsf{X}$  Bit 7  $\mathsf{X}$  MSB  $\mathsf{X}$  X SCLK SSEL  $\overline{DATA}$  X  $\overline{X}$  LSB  $\overline{X}$  Bit  $2$   $\overline{X}$  Bit 3  $\overline{X}$  Bit  $4$   $\overline{X}$  Bit 5  $\overline{X}$  Bit 6  $\overline{X}$  Bit 7  $\overline{X}$  MSB  $\overline{X}$   $\overline{X}$

# <span id="page-47-0"></span>**Table 18-3. SPI Mode Timing vs. LSB First, CPOL, and CPHA**



#### **Table 18-4. SPI SCLK Frequency**



## <span id="page-48-0"></span>**18.3 SPI Interface Pins**

The SPI interface uses the P1.3–P1.6 pins. These pins are configured using the P1.3 and P1.4–P1.6 configuration.

# <span id="page-48-1"></span>**19. Timer Registers**

All timer functions of the enCoRe II LV are provided by a single-timer block. The timer block is asynchronous from the CPU clock. The 16-bit free-running counter is used as the time base for timer captures and also as a general time base by software.

#### <span id="page-48-2"></span>**19.1 Registers**

#### *19.1.1 Free-Running Counter*

The 16-bit free-running counter is clocked by the timer capture clock (TCAPCLK). It is read in software for use as a general-purpose time base. When reading the low-order byte, the high-order byte is registered. Reading the high-order byte reads this register allowing the CPU to read the 16-bit value atomically (loads all bits at one time). The free-running timer generates an interrupt at 1024  $\mu$ s rate when clocked by a 4-MHz source. It also generates an interrupt when the free-running counter overflow occurs – every 16.384 ms (with a 4-MHz source). This extends the length of the timer.









#### **Bit [7:0]:** Free-running timer [7:0]

This register holds the low-order byte of the 16-bit free-running timer. Reading this register moves the high-order byte into a holding register allowing an automatic read of all 16 bits simultaneously.

For reads, the actual read occurs in the cycle when the low-order is read. For writes, the actual time the write occurs is the cycle when the high-order is written.

When reading the free-running timer, the low-order byte is read first and the high-order second. When writing, the low-order byte is written first then the high-order byte.





### **Table 19-2. Free-Running Timer High-Order Byte (FRTMRH) [0x21] [R/W]**

**Bit [7:0]:** Free-running timer [15:8]

When reading the free-running timer, the low-order byte is read first and the high-order second. When writing, the low-order byte is written first, then the high-order byte.

#### *19.1.2 Time Capture*

enCoRe II LV has two 8-bit captures. Each capture has a separate register for rising and falling time. The two 8-bit captures can be configured as a single 16-bit capture. When configured in this way, the capture 1 registers hold the high-order byte of the 16-bit timer capture value. Each of the four capture registers can be programmed to generate an interrupt when it is loaded.

**Figure 19-2. Time Capture Block Diagram** 



#### **Table 19-1. Timer Configuration (TMRCR) [0x2A] [R/W]**



**Bit 7:** First edge hold

The first edge hold function applies to all four capture timers.

0 = The time of the most recent edge is held in the capture timer data register. If multiple edges have occurred since reading the capture timer, the time for the most recent one is read.

1 = The time of the first occurrence of an edge is held in the capture timer data register until the data is read. Subsequent edges are ignored until the capture timer data register is read.

**Bit [6:4]:** 8-bit capture prescale [2:0]

This field controls which eight bits of the 16 free-running timer are captured when in bit mode.

 $0 0 0 =$  capture timer[7:0]

 $0 0 1$  = capture timer $[8:1]$ 

 $0 1 0 =$  capture timer[9:2]

 $0 1 1 =$  capture timer[10:3]

1 0 0 = capture timer[11:4]

1 0 1 = capture timer[12:5]

1 1 0 = capture timer[13:6]

1 1 1 = capture timer[14:7]

**Bit 3:** Cap0 16-bit Enable

0 = Capture 0 16-bit mode is disabled

1 = Capture 0 16-bit mode is enabled. Capture 1 is disabled and the Capture 1 rising and falling registers are used as an extension to the Capture 0 registers—extending them to 16 bits.

**Bit [2:0]:** Reserved



# **Table 19-2. Capture Interrupt Enable (TCAPINTE) [0x2B] [R/W]**



**Bit [7:4]:** Reserved

**Bit 3:** Cap1 fall enable

0 = Disable the capture 1 falling edge interrupt

1 = Enable the capture 1 falling edge interrupt

**Bit 2:** Cap1 rise enable

0 = Disable the capture 1 rising edge interrupt

1 = Enable the capture 1 rising edge interrupt

**Bit 1: Cap0 fall enable** 

0 = Disable the capture 0 falling edge interrupt

1 = Enable the capture 0 falling edge interrupt

**Bit 0:** Cap0 rise enable

0 = Disable the capture 0 rising edge interrupt

1 = Enable the capture 0 rising edge interrupt

#### **Table 19-3. Timer Capture 0 Rising (TCAP0R) [0x22] [R/W]**



#### **Bit [7:0]:** Capture 0 Rising [7:0]

This register holds the value of the free-running timer when the last rising edge occurred on the TIO0 input. When Capture 0 is in 8-bit mode, the bits that are stored here are selected by the Prescale [2:0] bits in the Timer Configuration register. When Capture 0 is in 16-bit mode this register holds the lower order eight bits of the 16-bit timer.

## **Table 19-4. Timer Capture 1 Rising (TCAP1R) [0x23] [R/W]**



**Bit [7:0]:** Capture 1 Rising [7:0]

This register holds the value of the free-running timer when the last rising edge occurred on the TIO1 input. The bits that are stored here are selected by the Prescale [2:0] bits in the Timer Configuration register. When Capture 0 is in 16-bit mode this register holds the high-order eight bits of the 16-bit timer from the last TIO0 rising edge.

#### **Table 19-5. Timer Capture 0 Falling (TCAP0F) [0x24] [R/W]**



#### **Bit [7:0]:** Capture 0 Falling [7:0]

This register holds the value of the free-running timer when the last falling edge occurred on the TIO0 input. When Capture 0 is in 8-bit mode, the bits that are stored here are selected by the Prescale [2:0] bits in the Timer Configuration register. When Capture 0 is in 16-bit mode this register holds the lower order eight bits of the 16-bit timer.



# **Table 19-6. Timer Capture 1 Falling (TCAP1F) [0x25] [R/W]**



**Bit [7:0]:** Capture 1 Falling [7:0]

This register holds the value of the free-running timer when the last falling edge occurred on the TIO1 input. The bits stored here are selected by the Prescale [2:0] bits in the Timer Configuration register. When capture 0 is in 16-bit mode this register holds the high-order eight bits of the 16-bit timer from the last TIO0 falling edge.

## ' **Table 19-7. Capture Interrupt Status (TCAPINTS) [0x2C] [R/W]**



These four bits contains the status bits for the four timer captures for the four timer block capture interrupt sources. Writing any of these bits with 1 clears that interrupt.

**Bit [7:4]:** Reserved

- **Bit 3:** Cap1 fall active
- $0 = No$  event
- 1 = A falling edge has occurred on TIO1
- **Bit 2:** Cap1 rise active
- $0 = No$  event
- 1 = A rising edge has occurred on TIO1
- **Bit 1:** Cap0 Fall Active
- $0 = No$  event
- 1 = A falling edge has occurred on TIO0
- **Bit 0:** Cap0 Rise Active

 $0 = No$  event

1 = A rising edge has occurred on TIO0

**Note** The interrupt status bits are cleared by firmware to enable subsequent interrupts. This is achieved by writing a '1' to the corresponding Interrupt status bit.

#### *19.1.3 Programmable Interval Timer*

#### **Table 19-8. Programmable Interval Timer Low (PITMRL) [0x26] [R]**



#### **Bit [7:0]:** Prog Interval Timer [7:0]

This register holds the low-order byte of the 12-bit programmable interval timer. Reading this register moves the high-order byte into a holding register allowing an automatic read of all 12 bits simultaneously.



## i **Table 19-9. Programmable Interval Timer High (PITMRH) [0x27] [R]**



**Bit [7:4]:** Reserved

**Bit [3:0]:** Prog Internal Timer [11:8]

This register holds the high-order nibble of the 12-bit programmable interval timer. Reading this register returns the high-order nibble of the 12-bit timer at the instant when the low-order byte was last read.

#### **Table 19-10. Programmable Interval Reload Low (PIRL) [0x28] [R/W]**



**Bit [7:0]:** Prog Interval [7:0]

This register holds the lower eight bits of the timer. When writing into the 12-bit reload register, write lower byte first then the higher nibble.

#### **Table 19-11. Programmable Interval Reload High (PIRH) [0x29] [R/W]**



## **Bit [7:4]:** Reserved

**Bit [3:0]:** Prog Interval [11:8]

This register holds the higher 4 bits of the timer. When writing into the 12-bit reload register, write lower byte first then the higher nibble.





**Figure 19-3. Timer Functional Sequence Diagram**

Timing diagrams when cap0 is in 16 bit mode





**Figure 19-4. 16-Bit Free-Running Counter Loading Timing Diagram**

Memory mapped registers Read/Write timing diagram





# <span id="page-55-0"></span>**20. Interrupt Controller**

The interrupt controller and its associated registers allow the user's code to respond to an interrupt from almost every functional block in the enCoRe II LV devices. The registers associated with the interrupt controller are disabled either globally or individually. The registers also provide a mechanism for users to clear all pending and posted interrupts or clear individual posted or pending interrupts.

[Table 20-1](#page-55-1) lists all interrupts and the priorities that are available in the enCoRe II LV devices.

| Interrupt<br><b>Priority</b> | Interrupt<br><b>Address</b> | <b>Name</b>                    |  |  |  |  |
|------------------------------|-----------------------------|--------------------------------|--|--|--|--|
| 0                            | 0000h                       | Reset                          |  |  |  |  |
| $\mathbf 1$                  | 0004h                       | POR/LVD                        |  |  |  |  |
| $\overline{2}$               | 0008h                       | <b>INTO</b>                    |  |  |  |  |
| 3                            | 000Ch                       | SPI transmitter empty          |  |  |  |  |
| 4                            | 0010h                       | SPI receiver full              |  |  |  |  |
| 5                            | 0014h                       | GPIO Port 0                    |  |  |  |  |
| 6                            | 0018h                       | GPIO Port 1                    |  |  |  |  |
| $\overline{7}$               | 001Ch                       | INT <sub>1</sub>               |  |  |  |  |
| 8                            | 0020h                       | Reserved                       |  |  |  |  |
| 9                            | 0024h                       | Reserved                       |  |  |  |  |
| 10                           | 0028h                       | Reserved                       |  |  |  |  |
| 11                           | 002Ch                       | Reserved                       |  |  |  |  |
| 12                           | 0030h                       | Reserved                       |  |  |  |  |
| $\overline{13}$              | 0034h                       | 1 mS interval timer            |  |  |  |  |
| 14                           | 0038h                       | Programmable interval timer    |  |  |  |  |
| 15                           | 003Ch                       | Timer Capture 0                |  |  |  |  |
| 16                           | 0040h                       | Timer Capture 1                |  |  |  |  |
| 17                           | 0044h                       | 16-bit free-running timer wrap |  |  |  |  |
| 18                           | 0048h                       | INT <sub>2</sub>               |  |  |  |  |
| 19                           | 004Ch                       | Reserved                       |  |  |  |  |
| 20                           | 0050h                       | GPIO Port 2                    |  |  |  |  |
| 21                           | 0054h                       | GPIO Port 3                    |  |  |  |  |
| 22                           | 0058h                       | GPIO Port 4                    |  |  |  |  |
| 23                           | 005Ch                       | Reserved                       |  |  |  |  |
| 24                           | 0060h                       | Reserved                       |  |  |  |  |
| 25                           | 0064h                       | Sleep timer                    |  |  |  |  |

<span id="page-55-1"></span>**Table 20-1. Interrupt Priorities, Address, and Name**



# <span id="page-56-0"></span>**20.1 Architectural Description**

An interrupt is posted when its interrupt conditions occur. This results in the flip-flop in [Figure 20-1](#page-56-3) clocking in a '1'. The interrupt remains posted until the interrupt is taken or until it is cleared by writing to the appropriate INT\_CLRx register.

A posted interrupt is not pending unless it is enabled by setting its interrupt mask bit (in the appropriate INT\_MSKx register). All pending interrupts are processed by the priority encoder to determine the highest priority interrupt which is taken by the M8C if the global interrupt enable bit is set in the CPU\_F register.

Disabling an interrupt by clearing its interrupt mask bit (in the INT MSKx register) does not clear a posted interrupt, nor does it prevent an interrupt from being posted. It simply prevents a posted interrupt from becoming pending.

Nested interrupts are accomplished by reenabling interrupts inside an interrupt service routine. To do this, set the IE bit in the flag register. A block diagram of the enCoRe II LV interrupt controller is shown in [Figure 20-1](#page-56-3).

<span id="page-56-3"></span>

#### **Figure 20-1. Interrupt Controller Block Diagram**

# <span id="page-56-1"></span>**20.2 Interrupt Processing**

The sequence of events that occur during interrupt processing is as follows:

- 1. An interrupt becomes active, either because:
- a. The interrupt condition occurs (for example, a timer expires).
- b. A previously posted interrupt is enabled through an update of an interrupt mask register.
- c. An interrupt is pending and GIE is set from 0 to 1 in the CPU Flag register.
- 1. The current executing instruction finishes.
- 2. The internal interrupt is dispatched, taking 13 cycles. During this time, the following actions occur:
- a. The MSB and LSB of program counter and flag registers (CPU\_PC and CPU\_F) are stored onto the program stack by an automatic CALL instruction (13 cycles) generated during the interrupt acknowledge process.
- b. The PCH, PCL, and flag register (CPU\_F) are stored onto the program stack (in that order) by an automatic CALL instruction (13 cycles) generated during the interrupt acknowledge process.
- c. The CPU\_F register is then cleared. Because this clears the GIE bit to 0, additional interrupts are temporarily disabled.
- d. The PCH (PC[15:8]) is cleared to zero.
- e. The interrupt vector is read from the interrupt controller and its value placed into PCL (PC[7:0]). This sets the program counter to point to the appropriate address in the interrupt table (for example, 0004h for the POR and LVD interrupt).
- 1. Program execution vectors to the interrupt table. Typically, a LJMP instruction in the interrupt table sends execution to the user's interrupt service routine (ISR) for this interrupt.
- 2. The ISR executes. Note that interrupts are disabled because GIE =0. In the ISR, interrupts are re-enabled if desired, by setting GIE = 1 (avoid stack overflow).
- 3. The ISR ends with a RETI instruction, which restores the program counter and flag registers (CPU\_PC and CPU\_F). The restored flag register re-enables interrupts, because  $GIE = 1$  again.
- 4. Execution resumes at the next instruction, after the one that occurred before the interrupt. However, if there are more pending interrupts, the subsequent interrupts are processed before the next normal program instruction.

## <span id="page-56-2"></span>**20.3 Interrupt Latency**

The time between the assertion of an enabled interrupt and the start of its ISR is calculated from the following equation.

Latency = Time for current instruction to finish + time for internal interrupt routine to execute + time for LJMP instruction in interrupt table to execute.

For example, if the 5-cycle JMP instruction is executing when an interrupt becomes active, the total number of CPU clock cycles before the ISR begins is as follows:

(1 to 5 cycles for JMP to finish) + (13 cycles for interrupt routine)  $+$  (7 cycles for LJMP) = 21 to 25 cycles.

In the example above, at 12 MHz, 25 clock cycles take 2.08 µs.



# <span id="page-57-0"></span>**20.4 Interrupt Registers**

#### *20.4.1 Interrupt Clear Register*

The interrupt clear registers (INT\_CLRx) are used to enable the individual interrupt sources' ability to clear posted interrupts. When an INT\_CLRx register is read, any bits that are set indicates an interrupt has been posted for that hardware resource. Therefore, reading these registers enables the user to determine all posted interrupts.

# **Table 20-1. Interrupt Clear 0 (INT\_CLR0) [0xDA] [R/W]**



When reading this register,

0 = There is no posted interrupt for the corresponding hardware.

1 = There is a posted interrupt for the corresponding hardware.

Writing a '0' to the bits clears the posted interrupts for the corresponding hardware. Writing a '1' to the bits and to the ENSWINT (Bit 7 of the INT\_MSK3 Register) posts the corresponding hardware interrupt.

The GPIO interrupts are edge-triggered.

#### **Table 20-2. Interrupt Clear 1 (INT\_CLR1) [0xDB] [R/W]**



When reading this register,

0 = There is no posted interrupt for the corresponding hardware.

1 = There is a posted interrupt for the corresponding hardware.

Writing a '0' to the bits clears the posted interrupts for the corresponding hardware. Writing a '1' to the bits AND to the ENSWINT (Bit 7 of the INT\_MSK3 Register) posts the corresponding hardware interrupt.

## **Table 20-3. Interrupt Clear 2 (INT\_CLR2) [0xDC] [R/W]**



When reading this register,

0 = There is no posted interrupt for the corresponding hardware.

1 = There is a posted interrupt for the corresponding hardware.

Writing a '0' to the bits clears the posted interrupts for the corresponding hardware. Writing a '1' to the bits AND to the ENSWINT (Bit 7 of the INT\_MSK3 Register) posts the corresponding hardware interrupt.



#### *20.4.2 Interrupt Mask Registers*

The interrupt mask registers (INT\_MSKx) enable the individual interrupt sources' ability to create pending interrupts.

There are four interrupt mask registers (INT\_MSK0, INT\_MSK1, INT\_MSK2, and INT\_MSK3) which are referred to in general as INT\_MSKx. If cleared, each bit in an INT\_MSKx register prevents a posted interrupt from becoming a pending interrupt (input to the priority encoder). However, an interrupt can still post even if its mask bit is zero. All INT\_MSKx bits are independent of all other INT\_MSKx bits.

If an INT MSKx bit is set, the interrupt source associated with that mask bit generates an interrupt that becomes a pending interrupt.

The enable software interrupt (ENSWINT) bit in INT\_MSK3[7] determines the way an individual bit value written to an INT CLRx register is interpreted. When cleared, writing 1s to an INT CLRx register has no effect. However, writing 0s to an INT\_CLRx register, when ENSWINT is cleared, causes the corresponding interrupt to clear. If the ENSWINT bit is set, 0s written to the INT\_CLRx registers are ignored. However, 1s written to an INT\_CLRx register, when ENSWINT is set, causes an interrupt to post for the corresponding interrupt.

Software interrupts aid in debugging interrupt service routines by eliminating the need to create system level interactions that are sometimes necessary to create a hardware only interrupt.

#### **Table 20-4. Interrupt Mask 3 (INT\_MSK3) [0xDE] [R/W]**



**Bit 7:** Enable Software Interrupt (ENSWINT)

0= Disable. Writing 0s to an INT\_CLRx register, when ENSWINT is cleared, clears the corresponding interrupt.

1= Enable. Writing 1s to an INT\_CLRx register, when ENSWINT is set, posts the corresponding interrupt.

**Bit [6:0]:** Reserved

## <span id="page-58-0"></span>**Table 20-5. Interrupt Mask 2 (INT\_MSK2) [0xDF] [R/W]**



**Bit 7:** Reserved

**Bit 6:** GPIO Port 4 Interrupt Enable

0 = Mask GPIO Port 4 interrupt

1 = Unmask GPIO Port 4 interrupt

**Bit 5:** GPIO Port 3 Interrupt Enable

0 = Mask GPIO Port 3 interrupt

1 = Unmask GPIO Port 3 interrupt

**Bit 4:** GPIO Port 2 Interrupt Enable

0 = Mask GPIO Port 2 interrupt

1 = Unmask GPIO Port 2 interrupt

**Bit 3:** Reserved

**Bit 2:** INT2 Interrupt Enable

0 = Mask INT2 interrupt

1 = Unmask INT2 interrupt

**Bit 1:** 16-bit Counter Wrap Interrupt Enable

0 = Mask 16-bit counter wrap interrupt

1 = Unmask 16-bit counter wrap interrupt

**Bit 0:** TCAP1 Interrupt Enable

0 = Mask TCAP1 interrupt

1 = Unmask TCAP1 interrupt

The GPIO interrupts are edge-triggered.



#### **Table 20-6. Interrupt Mask 1 (INT\_MSK1) [0xE1] [R/W]**



**Bit 7:** TCAP0 Interrupt Enable

0 = Mask TCAP0 interrupt

1 = Unmask TCAP0 interrupt

**Bit 6:** Prog Interval Timer Interrupt Enable

0 = Mask prog interval timer interrupt

1 = Unmask prog interval timer interrupt

**Bit 5:** 1 ms Timer Interrupt Enable

 $0 =$  Mask 1 ms interrupt

1 = Unmask 1 ms interrupt

**Bit [4:0]:** Reserved

#### <span id="page-59-0"></span>**Table 20-7. Interrupt Mask 0 (INT\_MSK0) [0xE0] [R/W]**



- **Bit 7:** GPIO Port 1 Interrupt Enable
- 0 = Mask GPIO Port 1 interrupt

1 = Unmask GPIO Port 1 interrupt

**Bit 6:** Sleep Timer Interrupt Enable

0 = Mask sleep timer interrupt

1 = Unmask sleep timer interrupt

**Bit 5:** INT1 Interrupt Enable

- 0 = Mask INT1 interrupt
- 1 = Unmask INT1 interrupt **Bit 4:** GPIO Port 0 Interrupt Enable
- 0 = Mask GPIO Port 0 interrupt
- 1 = Unmask GPIO Port 0 interrupt
- **Bit 3:** SPI Receive Interrupt Enable
- 0 = Mask SPI receive interrupt
- 1 = Unmask SPI receive interrupt
- **Bit 2:** SPI Transmit Enable
- 0 = Mask SPI transmit interrupt
- 1 = Unmask SPI transmit interrupt
- **Bit 1:** INT0 Interrupt Enable
- 0 = Mask INT0 interrupt

1 = Unmask INT0 interrupt

**Bit 0:** POR/LVD Interrupt Enable

0 = Mask POR/LVD interrupt

1 = Unmask POR/LVD interrupt

#### *20.4.3 Interrupt Vector Clear Register*

# **Table 20-8. Interrupt Vector Clear Register (INT\_VC) [0xE2] [R/W]**



The Interrupt Vector Clear Register (INT\_VC) holds the interrupt vector for the highest priority pending interrupt when read, and when written clears all pending interrupts.

**Bit [7:0]:** Pending Interrupt [7:0]

8-bit data value holds the interrupt vector for the highest priority pending interrupt. Writing to this register clears all pending interrupts.



# <span id="page-60-0"></span>**21. Absolute Maximum Ratings**





# <span id="page-60-1"></span>**21.1 DC Characteristics**



<span id="page-60-2"></span>**Note** 4. Available only on CY7C601xx P2.7, P3.7, P0.0, P0.1; CY7C602xx P1.3, P1.4, P1.5, P1.6, P1.7.



# <span id="page-61-0"></span>**21.2 AC Characteristics**



# **Figure 21-1. Clock Timing**



**Notes**

<span id="page-61-2"></span>5. Refer to [Clocking on page 22](#page-22-0) for details on loading proper trim values.

<span id="page-61-1"></span>6. In Master mode, first bit is available 0.5 SPICLK cycle before Master clock edge is available on the SCLK pin.





















**Figure 21-6. SPI Slave Timing, CPHA = 0** 



# <span id="page-64-0"></span>**22. Ordering Information**



# <span id="page-64-1"></span>**23. Package Handling**

Some IC packages require baking before they are soldered to a PCB to remove moisture that may have been absorbed after leaving the factory. A label on the packaging has details about actual bake temperature and the minimum bake time to remove this moisture. The maximum bake time is the aggregate time that the parts are exposed to the bake temperature. Exceeding this exposure time may degrade device reliability.





# <span id="page-65-0"></span>**24. Package Diagrams**





**Figure 24-2. 24-Pin QSOP O241**







**Figure 24-3. 40-Pin (600-Mil) Molded DIP P17**







# <span id="page-67-0"></span>**25. Document History Page**









# <span id="page-69-0"></span>**Sales, Solutions, and Legal Information**

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at [Cypress Locations](http://www.cypress.com/go/locations).

#### **[Products](http://www.cypress.com/go/products)**



# **[PSoC](http://www.cypress.com/psoc)® [Solutions](http://www.cypress.com/psoc)**

[PSoC 1](http://www.cypress.com/products/psoc-1) | [PSoC 3](http://www.cypress.com/products/psoc-3) | [PSoC 4](http://www.cypress.com/products/psoc-4) [| PSoC 5LP](http://www.cypress.com/products/32-bit-arm-cortex-m3-psoc-5lp)

#### **[Cypress Developer Community](http://www.cypress.com/cdc)**

[Forums](http://www.cypress.com/forum) | [WICED IOT Forums](https://community.cypress.com/welcome) | [Projects](http://www.cypress.com/projects) | [Video](http://www.cypress.com/video-library) | [Blogs](http://www.cypress.com/blog) | [Training](http://www.cypress.com/training) | [Components](http://www.cypress.com/cdc/community-components)

#### **[Technical Support](http://www.cypress.com/support)**

[cypress.com/support](http://www.cypress.com/support)

© Cypress Semiconductor Corporation, 2005–2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to<br>modify and reproduce t (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is<br>the responsibility of th are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably<br>expected to cause the fail damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in<br>the United States and other countries

Document Number: 38-16016 Rev. \*L Revised September 18, 2017 **Page 69 of 69** of 69

PSoC is a registered trademark and enCoRe is a trademark of Cypress Semiconductor Corporation.