



# DUAL-PHASE, ECO-MODE™ STEP-DOWN POWER MANAGEMENT IC FOR 50-A+ APPLICATIONS

#### **FEATURES**

- Seamless Phase Add/Drop Enables Maximum Efficiency Under Any Load Condition
- Minimum External Parts Count
- ±8 mV VOUT Accuracy Over Line/Load/Temp.
- 5-Bit DAC with 0.4-V to 1.25-V Output Range Supports Wide Range of Applications
- Optimized Efficiency at Light & Heavy Loads
- Patent Pending Output Overshoot Reduction (OSR™)
- Accurate, Adjustable Voltage Positioning
- Selectable 200/300/400/500 kHz Frequency
- Pat. pending AutoBalance™ Phase Balancing
- Supports Resistor or Inductor DCR Current Sensing
- Accurate, Selectable Current Limit
- 4.5-V to 28-V Conversion Voltage Range
- Fast MOSFET Driver w/Integrated Boost Diode
- Integrated OVP Can Be Disabled Thermal Sensor and Output Power Monitor
- Small 6 x 6, 40-Pin QFN PowerPAD™ Package

# **DESCRIPTION**

The TPS51727 is a complete, step down controller with integrated gate drivers. The PCNT pin enables operation in dual or single-phase mode to optimize efficiency depending on the load requirements. The advanced D-CAP+TM architecture provides fast transient response with minimum output capacitance. The DAC supports VID-on-the-fly transitions to optimize the output voltage to the operating state of the system to meet idle power requirements. The auto-skip feature of the TPS51727 optimizes light-load efficiency in both single and dual phase operation. System management features include an adjustable thermal sensor, output power monitoring and sleep state controls. Adjustable control of VOUT slew rate and voltage positioning are provided. In addition, the TPS51727 includes two high-current MOSFET gate drivers to drive high and low side N-channel MOSFETs with exceptionally high speed and low switching loss The PCNT and VID0 through VID4, pins have flexible LV I/O thresholds that enable interface with logic voltages from 1.0 V to 3.6 V. The TPS51727 is packaged in a space saving, thermally enhanced, RoHS compliant 40-pin QFN and is rated to operate from -10°C to 100°C.

#### **APPLICATIONS**

 High-Current, Low-Voltage Applications for Adapter, Battery, NVDC or 5-V/12-V Rails



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

ECO-MODE, OSR, AutoBalance, PowerPAD, D-CAP+, D-CAP+ are trademarks of Texas Instruments.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGE           | DEVICE<br>NUMBER | PINS | OUTPUT<br>SUPPLY | MINIMUM<br>QUANTITY | ECO PLAN      |
|----------------|-------------------|------------------|------|------------------|---------------------|---------------|
| 100C to 1000C  | Plastic Quad Flat | TPS51727RHAT     | 40   | Tana and real    | 250                 | Green (RoHS   |
| -10°C to 100°C | Pack (QFN)        | TPS51727RHAR     | 40   | Tape-and-reel    | 2500                | and no Sb/Br) |

#### **ABSOLUTE MAXIMUM RATINGS**

Over operating free-air temperature range (unless otherwise noted, all voltages are with respect to GND.) (1)

|                  |                                     | PARAMETER                                                                                                                                       | VALUE       | UNIT |
|------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|
|                  |                                     | VBST1, VBST2                                                                                                                                    | -0.3 to 36  |      |
|                  | . (0)                               | VBST1, VBST2 to LL1 or LL2                                                                                                                      | -0.3 to 6   |      |
|                  | Input voltage range (2)             | CSP1, CSN1, CSP2, CSN2, THRM, VID0, VID1, VID2, VID3, VID4, PD1, PD2, DACS, VFB, SLP, OSRSEL, GFB V5IN, V5FILT, PCNT, TRIPSEL TONSEL, ISLEW, EN | -0.3 to 6   | V    |
|                  |                                     | LL1, LL2                                                                                                                                        | -5.0 to 30  |      |
|                  |                                     | DRVH1, DRVH2                                                                                                                                    | -5.0 to 36  |      |
|                  | Output voltage range <sup>(2)</sup> | DRVH1, DRVH2 to LL1 or LL2                                                                                                                      | -0.3 to 6   | V    |
|                  |                                     | VREF, DROOP, DRVL1, DRVL2, PMON, PGOOD                                                                                                          | -0.3 to 6   |      |
|                  |                                     | PGND, GFB                                                                                                                                       | -0.3 to 0.3 |      |
| $T_{J}$          | Operating junction temperature      |                                                                                                                                                 | +150        | °C   |
| T <sub>stg</sub> | Storage junction temperature        |                                                                                                                                                 | -55 to 150  | C    |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATINGS**

| PACKAGE    | T <sub>A</sub> <25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 100°C<br>POWER RATING |
|------------|--------------------------------------|------------------------------------------------|----------------------------------------|
| 40-pin RHA | 3.125 W                              | 31.25 mW /°C                                   | 0.781 W                                |

#### RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                                 | PARAMETER                                                                                                       | MIN  | TYP | MAX  | UNIT |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| Cumply valtages                 | Conversion voltage (no pin assigned)                                                                            |      |     | 28.0 |      |
| Supply voltages                 | V5IN, V5FILT                                                                                                    | 4.50 |     | 5.25 | ·    |
|                                 | VBST1, VBST2                                                                                                    | -0.1 |     | 34   | ·    |
| Voltage range, conversion pins  | DRVH1, DRVH2                                                                                                    | -0.8 |     | 34   | ·    |
|                                 | LL1, LL2                                                                                                        |      |     | 28   | V    |
| Voltage range,<br>5-V pins      | VFB, CSP1, CSN1, CSP2, CSN2, PMON, DROOP, ISLEW, DRVL1, DRVL2, THRM, PGOOD, DACS, VREF, TRIPSEL, TONSEL, OSRSEL | -0.1 |     | 5VIN | V    |
| Voltage range,<br>3.3-V pins    | SLP, EN, PCNT, VID0, VID1, VID2, VID3, VID4, PD1, PD2, THAL                                                     | -0.1 |     | 3.6  |      |
| Voltage range, ground pins      | PGND, GND, GFB                                                                                                  | -0.1 |     | 0.1  |      |
| T <sub>J</sub> , Operating junc | -10                                                                                                             |      | 100 | °C   |      |

<sup>(2)</sup> All voltage values are with respect to the network ground terminal unless otherwise noted.

www.ti.com

# **ELECTROSTATIC DISCHARGE (ESD) PROTECTION**

| PARAMETER        | MIN  | TYP | MAX | UNIT |
|------------------|------|-----|-----|------|
| Human body model | 2000 |     |     | ٧    |
| CDM              | 1500 |     |     | V    |



# **ELECTRICAL CHARACTERISTICS**

over recommended free-air temperature range, V5IN = V5FILT = 5.0 V GFB = PGND = GND,  $VFB = V_{OUT}$  (Unless otherwise noted).

|                      | PARAMETER                           | TEST CONDITIONS                                                                                                                                             | MIN    | TYP   | MAX   | UNIT |
|----------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-------|------|
| SUPPLY: CI           | JRRENTS, UVLO AND POWER-ON RESI     | ET                                                                                                                                                          |        |       |       |      |
| I <sub>V5</sub>      | V5IN + V5FILT supply current        | $V_{DAC} < V_{FB} < V_{DAC} + 100 \text{ mV}, EN = HI$                                                                                                      |        | 2.5   | 4.0   | mA   |
| I <sub>V5STBY</sub>  | V5IN + V5FILT standby current       | EN = LO                                                                                                                                                     |        |       | 1     | μΑ   |
| $V_{UVLOH}$          | V5FILT UVLO OK threshold            | V5FILT = V5IN, VFB < 200 mV, Ramp up;<br>EN = HI; Switching begins                                                                                          | 4.25   | 4.40  | 4.50  | ٧    |
| V <sub>UVLOL</sub>   | V5FILT UVLO fault threshold         | V5FILT = V5IN. Ramp down; EN = HI, VFB = 100 mV, Restart if 5 V dips below $V_{POR}$ then rises > $V_{UVLOH}$ or $V_{EN}$ is toggled with 5 V > $V_{UVLOH}$ | 4.05   | 4.15  | 4.30  | V    |
| $V_{POR}$            | V5FILT fault latch reset threshold  | V5FILT=V5IN, Ramp Down, EN = HI, Can restart if 5V goes up to V <sub>UVLOH</sub> and no other faults present                                                | 1.60   | 1.89  | 2.25  | V    |
| REFERENC             | ES: DAC, VREF, VBOOT AND DRVL DIS   | CHARGE                                                                                                                                                      |        |       |       |      |
| V <sub>VIDSTP</sub>  | VID Step Size                       | Change VID0 HI to LO to HI                                                                                                                                  |        | 25    |       | mV   |
| V <sub>DAC1</sub>    | VFB No Load Active                  | 0.750 V ≤ VFB ≤ 1.250 V, +15°C ≤ T <sub>J</sub> ≤ 105°C                                                                                                     | -0.55% |       | 0.55% |      |
| V <sub>DAC2</sub>    | VFB No Load Active/Sleep            | 0.500 V ≤ VFB ≤ 0.750 V                                                                                                                                     | -8     |       | 8     | mV   |
| V <sub>DAC3</sub>    | VFB Deeper Sleep                    | 0.300V ≤ VFB ≤ 0.500 V                                                                                                                                      | -12    |       | 12    | mV   |
| V <sub>VREF</sub>    | VREF Output                         | V5FILT = 4.5 V to 5.5 V, IREF = 0                                                                                                                           | 1.675  | 1.710 | 1.745 | V    |
| V <sub>VREFSRC</sub> | VREF Output Source                  | IREF = 0 μA to 250 μA                                                                                                                                       | -9     | -3    |       | mV   |
| V <sub>VREFSNK</sub> | VREF Output Sink                    | IREF = -250 μA to 0 μA                                                                                                                                      |        | 10    | 35    | mV   |
| V <sub>DLDQ</sub>    | DRVL Discharge Threshold            | VFB < 200 mV, DRVL goes high for 1ms                                                                                                                        | 200    | 250   | 325   | mV   |
|                      | SENSE: VFB AND GFB                  |                                                                                                                                                             |        |       | l.    |      |
| I <sub>VFB</sub>     | VFB Input Bias Current              | Not in Fault, Disable or UVLO;<br>VFB = 2 V, GFB = 0 V                                                                                                      |        | 9     | 20    | μΑ   |
| I <sub>VFBDQ</sub>   | VFB Input Bias Current, Discharge   | Fault, Disable or UVLO, VFB = 100 mV                                                                                                                        | 90     | 125   | 175   | μΑ   |
| I <sub>GFB</sub>     | GFB Input Bias Current              | Not in Fault, Disable or UVLO; VFB = 2 V, GFB = 0 V                                                                                                         | -20    | -8    |       | μΑ   |
| V <sub>DELGND</sub>  | GFB Differential                    |                                                                                                                                                             |        | ±300  |       | mV   |
| A <sub>GAINGND</sub> | GFB/GND Gain                        |                                                                                                                                                             | 0.993  | 1.000 | 1.007 | V/V  |
| V <sub>VFBCOM</sub>  | VFB Common Mode Input               |                                                                                                                                                             | -0.3   |       | 2.0   | V    |
| CURRENT S            | SENSE: OVERCURRENT, ZERO CROSSII    | NG, VOLTAGE POSITIONING AND PHASE BALANCING                                                                                                                 | 1      |       |       |      |
|                      |                                     | TRIPSEL = GND                                                                                                                                               | 7.3    | 11.0  | 15.5  |      |
| .,                   | OCP Voltage Set                     | TRIPSEL = REF                                                                                                                                               | 10.7   | 14.3  | 19.2  | .,   |
| V <sub>OCPP</sub>    | (Valley Current Limit)              | TRIPSEL = 3.3 V                                                                                                                                             | 14.3   | 18.2  | 22.9  | mV   |
|                      |                                     | TRIPSEL = V5FILT                                                                                                                                            | 19.7   | 23.8  | 28.4  |      |
|                      |                                     | TRIPSEL = GND                                                                                                                                               | 10.3   | 14.9  | 19.0  |      |
|                      | Negative OCP Voltage                | TRIPSEL = REF                                                                                                                                               | 15.4   | 20.0  | 24.5  |      |
| V <sub>OCPN</sub>    | (Minimum Magnitude)                 | TRIPSEL = 3.3 V                                                                                                                                             | 20.4   | 25.0  | 29.8  | mV   |
|                      |                                     | TRIPSEL = V5FILT                                                                                                                                            | 27.3   | 31.7  | 37.0  |      |
| V <sub>OCPCC</sub>   | Channel-to-Channel OCP matching     | (V <sub>CSP1</sub> -V <sub>CSN1</sub> ) - (V <sub>CSP2</sub> -V <sub>CSN2</sub> ) at OCP for each channel                                                   |        | ±1.0  |       | mV   |
| I <sub>CS</sub>      | CS Pin Input Bias Current           | CSPx and CSNx                                                                                                                                               | -1.00  | 0.02  | 1.00  | μΑ   |
| V <sub>ZXOFF</sub>   | Zero Crossing Comp. Internal Offset | CSPx - CSNx, SLP = High (Skip Mode)                                                                                                                         | -4.0   | -0.8  | 4.0   | mV   |
| G <sub>M-DROOP</sub> | Droop Amplifier Transconductance    | VFB = 1 V                                                                                                                                                   | 485    | 500   | 515   | μS   |
| I <sub>DROOP</sub>   | Droop Amplifier Sink/Source Current |                                                                                                                                                             | 50     | 100   | 150   | μΑ   |
| I <sub>BAL_TOL</sub> | Internal Current Share Tolerance    | V <sub>DAC</sub> = 0.750 V;<br>V <sub>CSP1</sub> - V <sub>CSN1</sub> = V <sub>CSP2</sub> - V <sub>CSN2</sub> = V <sub>OCP</sub> MIN                         | -3%    |       | 3%    |      |
|                      |                                     |                                                                                                                                                             |        |       |       |      |



# **ELECTRICAL CHARACTERISTICS (continued)**

over recommended free-air temperature range, V5IN = V5FILT = 5.0 V GFB = PGND = GND,  $VFB = V_{OUT}$  (Unless otherwise noted).

|                     | PARAMETER                               | TEST CONDITIONS                                                | MIN  | TYP  | MAX  | UNIT |
|---------------------|-----------------------------------------|----------------------------------------------------------------|------|------|------|------|
| POWER MO            | NITOR                                   | ·                                                              |      |      |      |      |
| V <sub>PWRLK</sub>  | Leakage Level Power Output              | $V_{DAC} = 0.5 \text{ V}, \Sigma \Delta CS = 5 \text{ mV}$     |      | 125  | 280  | mV   |
| V <sub>PWRLO</sub>  | Low Level Power Output                  | $V_{DAC} = 1 \text{ V}, \Sigma \Delta CS = 10 \text{ mV}$      | 180  | 500  | 750  | mV   |
| V <sub>PWRMID</sub> | Mid Level Power Output                  | $V_{DAC} = 1.2 \text{ V}, \Sigma \Delta CS = 20 \text{ mV}$    | 0.75 | 1.10 | 1.41 | V    |
| V <sub>PWRHI</sub>  | High Level Power Output                 | $V_{DAC} = 1.2875 \text{ V}, \Sigma \Delta CS = 40 \text{ mV}$ | 1.92 | 2.25 | 2.56 | V    |
| K <sub>PWR</sub>    | Gain Factor                             |                                                                |      | 47.6 |      | V/V  |
| I <sub>PWRSRC</sub> | Power Monitor Source                    | V <sub>PWR</sub> – 30 mV                                       | 800  | 900  | 1100 | μΑ   |
| I <sub>PWRSNK</sub> | Power Monitor Sink                      | V <sub>PWR</sub> + 30 mV                                       | 130  | 200  | 350  | μΑ   |
| DRIVERS: H          | IIGH SIDE, LOW SIDE, CROSS COND         | OUCTION PREVENTION AND BOOST RECTIFIER                         |      |      |      |      |
| D                   | DDV/II On Desistance                    | VBSTx - LLx = 5 V, HI State, VBST - VDRVH = 0.25 V             |      | 1.2  | 2.5  | _    |
| R <sub>DRVH</sub>   | DRVH On Resistance                      | VBSTx - LLx = 5V, LO State, VDRVH - VLL = 0.25 V               |      | 0.8  | 2.5  | Ω    |
|                     | DRVH Sink/Source Current <sup>(1)</sup> | DRVHx =2.5 V, VBSTx – LLx = 5 V, Src                           |      | 2.2  |      |      |
| I <sub>DRVH</sub>   | DRVH Sink/Source Current**              | DRVHx =2.5 V, VBSTx – LLx = 5 V, Snk                           |      | 2.2  |      | Α    |
| <b>-</b>            | DDV/// Terrorition Time                 | DDVI is 100/ to 000/ or 000/ to 100/ C                         |      | 21   | 40   |      |
| T <sub>DRVH</sub>   | DRVH Transition Time                    | DRVHx 10% to 90% or 90% to 10%, C <sub>DRVHx</sub> = 3 nF      |      | 15   | 40   | ns   |
| D                   | DRVL On Resistance                      | HI State, V5IN – VDRVL = 0.25 V                                |      | 0.9  | 2    | Ω    |
| R <sub>DRVL</sub>   | DRVL On Resistance                      | LO State, VDRVL - PGND = 0.25 V                                |      | 0.4  | 1    | 12   |
|                     | DDVI Sink/Source Current(1)             | DRVLx = 2.5 V, Source                                          |      | 2.7  |      | ^    |
| I <sub>DRVL</sub>   | DRVL Sink/Source Current <sup>(1)</sup> | DRVLx = 2.5 V, Sink                                            |      | 8    |      | Α    |
| т                   | DDVI Transition Time                    | DRVLx 90% to 10%, CDRVLx = 3 nF                                |      | 10   | 35   |      |
| T <sub>DRVL</sub>   | DRVL Transition Time                    | DRVLx 10% to 90%, CDRVLx = 3 nF                                |      | 20   | 35   | ns   |
| <b>-</b>            | Driver New Overden Time                 | LLx falls to 1V to DRVLx rises to 1 V                          | 10   | 23   | 35   |      |
| $T_{NONOVLP}$       | Driver Non Overlap Time                 | DRVLx falls to 1V to DRVHx rises to 1 V                        | 15   | 30   | 43   | ns   |
| V <sub>FBST</sub>   | BST Rectifier Forward Voltage           | V5IN – VBST, IF = 5 mA, T <sub>A</sub> = 25°C                  | 0.6  | 0.7  | 0.8  | ٧    |
| I <sub>BSTLK</sub>  | BST Rectifier Leakage Current           | V <sub>VBST</sub> = 34 V, V <sub>LL</sub> = 28 V               |      | 0.1  | 1    | μΑ   |
| OVERSHOO            | OT REDUCTION (OSR) THRESHOLD S          | SETTING                                                        |      |      |      |      |
|                     |                                         | OSRSEL = GND                                                   | 75   | 110  | 140  |      |
| V                   | OSP Valtaga Sat                         | OSRSEL = REF                                                   | 105  | 145  | 180  | mV   |
| V <sub>OSR</sub>    | OSR Voltage Set                         | OSRSEL = 3.3 V                                                 | 145  | 190  | 235  | mV   |
|                     |                                         | OSRSEL = V5FILT                                                |      | OFF  |      |      |
| V <sub>OSRHYS</sub> | OSR Voltage Hysteresis <sup>(1)</sup>   | All settings                                                   |      | 20   |      | mV   |

<sup>(1)</sup> Ensured by design. Not production tested.



# **ELECTRICAL CHARACTERISTICS (continued)**

over recommended free-air temperature range, V5IN = V5FILT = 5.0 V GFB = PGND = GND,  $VFB = V_{OUT}$  (Unless otherwise noted).

|                       | PARAMETER                                           | TEST CONDITIONS                                                                                      | MIN  | TYP   | MAX      | UNIT           |
|-----------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------|------|-------|----------|----------------|
| TIMERS: SLE           | W RATE, ISLEW, ON-TIME AND I/O TIM                  | ING                                                                                                  | -    | -     |          |                |
| I <sub>SLEW 1</sub>   | R <sub>SLEW</sub> to GND Current                    | $R_{SLEW}$ = 125 k $\Omega$ from ISLEW to GND                                                        | 9.90 | 10.00 | 10.15    | μΑ             |
| I <sub>SLEW 2</sub>   | R <sub>SLEW</sub> to VREF Current                   | $R_{SLEW}$ = 45 k $\Omega$ from VREF to ISLEW                                                        | 9.5  | 10.2  | 10.8     | μΑ             |
| SL <sub>STRT</sub>    | VFB VID Change Slew Rate                            | $I_{SLEW}$ =  10 $\mu A ,~EN$ goes 'HI' (soft-start), VID Slew, Non-OVP Fault = Soft-stop            | 9    | 13    | 16       | mV/μs          |
| T <sub>PGDDGLTO</sub> | PGOOD Deglitch Time                                 | Time from $V_{VFB}$ out of +200 mV $V_{DAC}$ boundary to PGOOD low                                   | 40   | 74    | 100      | μs             |
| T <sub>PGDDGLTU</sub> | PGOOD Deglitch Time                                 | Time from $V_{VFB}$ out of -300 mV $V_{DAC}$ boundary to PGOOD low                                   | 50   | 105   | 150      | μs             |
|                       |                                                     | V <sub>TON</sub> = GND, V <sub>LLx</sub> = 12 V, V <sub>VFB</sub> = 1 V                              | 285  | 370   | 460      |                |
| т                     | On-Time Control                                     | V <sub>TON</sub> = REF, V <sub>LLx</sub> = 12 V, V <sub>VFB</sub> = 1 V                              | 200  | 250   | 300      | no             |
| T <sub>TON</sub>      | On-Time Control                                     | $V_{TON} = 3.3V, V_{LLx} = 12 V, V_{VFB} = 1 V$                                                      | 160  | 195   | 230      | ns             |
|                       |                                                     | V <sub>TON</sub> = V5FILT, V <sub>LLx</sub> = 12 V, VFB = 1                                          | 140  | 170   | 200      |                |
| T <sub>MIN</sub>      | Controller Minimum OFF time                         | Fixed Value                                                                                          | 95   | 129   | 155      | ns             |
| T <sub>VIDDBNC</sub>  | VID Debounce Time (2)                               |                                                                                                      | 100  |       |          | ns             |
| T <sub>PCNTBNC</sub>  | PCNT Debounce Time <sup>(2)</sup>                   |                                                                                                      | 100  |       |          | ns             |
| T <sub>VCCVID</sub>   | VID Change to VFB Change (2)                        |                                                                                                      |      |       | 1500     | ns             |
| T <sub>ENPGD</sub>    | EN Low to PGOOD Low                                 |                                                                                                      | 20   | 74    | 100      | ns             |
| T <sub>PGDVCC</sub>   | PGOOD Low to VFB Change <sup>(2)</sup>              |                                                                                                      |      |       | 100      | ns             |
| T <sub>THALDGLT</sub> | THAL Deglitch Time                                  |                                                                                                      | 0.7  | 1.1   | 3.0      | ms             |
| R <sub>SFTSTP</sub>   | Soft-stop Transitor Resistance                      |                                                                                                      | 600  | 850   | 1100     | Ω              |
| PROTECTIO             | N: OVP, UVP, PGOOD, THAL, "FAULTS                   | OFF" AND INTERNAL THRMAL SHUTDOWN                                                                    |      |       | <u> </u> |                |
| V <sub>OVPH</sub>     | Fixed OVP Voltage                                   | V <sub>VFB</sub> > V <sub>OVPH</sub> for 1 μs, DRVL turns ON                                         | 1.65 | 1.70  | 1.75     | V              |
| V <sub>PGDH</sub>     | PGOOD High Threshold                                | Measured at the VFB pin wrt / VID code. Device latches OFF, begins soft-stop                         | 180  | 220   | 255      | mV             |
| V <sub>PGDL</sub>     | PGOOD Low Threshold                                 | Measured at the VFB pin wrt / VID code. IC latches off, begins soft-stop                             | -365 | -325  | -285     | mV             |
| V <sub>THRM</sub>     | Thermal Alarm Voltage                               | Measured at THRM; THAL goes LO                                                                       | 0.72 | 0.75  | 0.82     | V              |
| I <sub>THRM</sub>     | THRM Current                                        | Measure I <sub>THRM</sub> to GND                                                                     | 57   | 61    | 67       | μА             |
| V <sub>NOFLT</sub>    | All Faults OFF                                      | V <sub>THRM</sub> > (V <sub>V5FILT</sub> + V <sub>TH</sub> ); not latched                            | 4.75 | 4.90  | 5.00     | V              |
| TH <sub>INT</sub>     | Internal Controller Thermal Shutdown <sup>(2)</sup> | Not final tested. Latch off controller, attempt soft-stop                                            |      | 160   |          | °C             |
| TH <sub>HYS</sub>     | Thermal Shutdown Hysteresis (2)                     | Not final tested. Controller starts again after temperature has dropped                              |      | 10    |          | °C             |
| LOGIC PINS            | I/O VOLTAGE AND CURRENT                             |                                                                                                      |      |       | <u> </u> |                |
| V <sub>THALL</sub>    | THAL Pull Down Voltage                              | Pull down voltage with 20-mA sink current                                                            |      | 0.15  | 0.4      | V              |
| I <sub>THALLK</sub>   | THAL Leakage Current                                | Hi-Z Leakage Current, Apply 5-V in off state                                                         | -2.0 | 0.2   | 2.0      | μΑ             |
| V <sub>PGL</sub>      | PGOOD Pull Down Voltage                             | Pull down voltage with 3-mA sink current                                                             |      | 0.1   | 0.4      | V              |
| I <sub>PGLK</sub>     | PGOOD Leakage Current                               | Hi-Z Leakage Current, Apply 5 V in off state                                                         | -2.0 | 0.1   | 2.0      | μΑ             |
| V <sub>LV_H</sub>     | LV I/O Logic High                                   | PCNT, VID0, VID1, VID2, VID3, VID4                                                                   |      | 0.6   | 0.7      | V              |
| V <sub>LV_L</sub>     | LV I/O Logic Low                                    | PCNT, VID0, VID1, VID2, VID3, VID4                                                                   | 0.3  | 0.4   |          | V              |
| I <sub>LV_LK</sub>    | LV I/O Leakage                                      | Leakage current, $V_{VID} = V_{PCNT} = 1.0 \text{ V}, V_{SLP} = 3.3 \text{ V}, V_{EN} = 0 \text{ V}$ | -1.0 | 0.01  | 1.0      | μΑ             |
| I <sub>VIDLK</sub>    | LV I/O Leakage                                      | Leakage current, V <sub>VID</sub> = V <sub>PCNT</sub> = 1.0 V, V <sub>EN</sub> = 3.3 V               | 5    | 10    | 15       | μΑ             |
| V <sub>V3P3H</sub>    | I/O 3.3 V Logic High                                | EN, SLP                                                                                              |      | 1.3   | 2.3      | V              |
| V <sub>V3P3L</sub>    | I/O 3.3 V Logic Low                                 | EN, SLP                                                                                              | 0.8  | 1.1   |          | V              |
| I <sub>ENH</sub>      | I/O 3.3 V Leakage                                   | Leakage current, V <sub>EN</sub> = 3.3 V                                                             | 10.0 |       | 25.0     | μА             |
| I <sub>SLPH</sub>     | I/O 3.3 V Leakage                                   | Leakage current, V <sub>EN</sub> = 3.3 V; V <sub>SLP</sub> = 3.3 V                                   | 20.0 |       | 45.0     | μА             |
| I <sub>VIDL</sub>     |                                                     | $V_{VID0} = V_{VID1} = V_{VID2} = V_{VID3} = V_{VID4} = 0 \text{ V}, V_{EN} = 3.3 \text{ V}$         | -3   | -1.5  | 1        | μA             |
| I <sub>DACS</sub>     |                                                     | V <sub>DACS</sub> = 5 V, V <sub>EN</sub> = 3.3 V                                                     | 25   |       | 75       | μΑ             |
| I <sub>SELECT</sub>   |                                                     | V <sub>TRIPSEL</sub> = V <sub>OSRSEL</sub> = V <sub>TONSEL</sub> = 5 V                               | -2   | 1.5   | 5        | <u>.</u><br>μΑ |

(2) Ensured by design. Not production tested.

www.ti.com

# **ELECTRICAL CHARACTERISTICS (continued)**

over recommended free-air temperature range, V5IN = V5FILT = 5.0 V GFB = PGND = GND,  $VFB = V_{OUT}$  (Unless otherwise noted).

| PARAMETER         | TEST CONDITIONS                                            | MIN | TYP | MAX | UNIT |
|-------------------|------------------------------------------------------------|-----|-----|-----|------|
| I <sub>CTRL</sub> | $V_{PCNT} = V_{SLP} = 0 \text{ V}; V_{EN} = 3.3 \text{ V}$ | -1  |     | 1   | μΑ   |



# **DEVICE INFORMATION**

#### **TERMINAL CONFIGURATION**

# RHA Package Terminal Configuration (Top View)



# **TERMINAL FUNCTIONS**

| TERMIN | NAL | I/O | DECORIDATION                                                                                                                                                                                                         |
|--------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME   | NO. | Ŋ   | DESCRIPTION                                                                                                                                                                                                          |
| CSN1   | 5   |     | Negative current sense inputs. Connect to the most negative node of current sense resistor or inductor DCR                                                                                                           |
| CSN2   | 6   | -   | sense RC network.                                                                                                                                                                                                    |
| CSP1   | 4   | -   | Positive current sense inputs. Connect to the most positive node of current sense resistor or inductor DCR                                                                                                           |
| CSP2   | 7   | '   | sense RC network.                                                                                                                                                                                                    |
| DACS   | 14  | I   | DAC range selection input. Tie to V5FILT.                                                                                                                                                                            |
| DROOP  | 1   | 0   | Output of GM error amplifier. A resistor to VREF sets the droop gain. A capacitor to VREF helps shape the transient response.                                                                                        |
| DRVH1  | 30  | (   | Ton Ni shannal MOSEET sate drive autoute                                                                                                                                                                             |
| DRVH2  | 21  | 0   | Top N-channel MOSFET gate drive outputs                                                                                                                                                                              |
| DRVL1  | 27  | (   | Complyana va Nahannal MOCEET sata diviva autorita                                                                                                                                                                    |
| DRVL2  | 24  | 0   | Synchronous N-channel MOSFET gate drive outputs.                                                                                                                                                                     |
| EN     | 34  |     | Enable signal. 3.3V I/O level; 100ns de-bounce. Regulator enters controlled "soft-stop" when brought low.                                                                                                            |
| GFB    | 8   | I   | Voltage sense return. Tie to GND with a $100-\Omega$ resistor to close feedback when voltage sensing through a socket.                                                                                               |
| GND    | 3   | -   | Analog / signal ground. Tie to quiet ground plane.                                                                                                                                                                   |
| ISLEW  | 39  | I   | Precision slew rate control setting. All voltage transitions, including start-up and shutdown, occur at the rated defined by the ISLEW resistor. Tie the ISLEW resistor to GND to enable OVP or VREF to disable OVP. |
| LL1    | 28  | I/O | Top N shappel MOSEET sate drive veture. Also input for adentive sets drive timing                                                                                                                                    |
| LL2    | 23  | I/O | Top N-channel MOSFET gate drive return. Also, input for adaptive gate drive timing.                                                                                                                                  |
| N/C    | 33  | 1   | Do not connect anything to this pin                                                                                                                                                                                  |

8



# **TERMINAL FUNCTIONS (continued)**

| TERMII  | NAL | 1/0 | DECORPTION                                                                                                                                                                                                             |  |  |  |
|---------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME    | NO. | I/O | DESCRIPTION                                                                                                                                                                                                            |  |  |  |
| OSRSEL  | 38  | 1   | Overshoot reduction (OSR) setting. The OSR threshold can be selected or OSR can be disabled.                                                                                                                           |  |  |  |
| PAD     | -   | -   | Thermal pad; Connect directly to system GND plane with multiple vias.                                                                                                                                                  |  |  |  |
| PCNT    | 13  | ı   | Phase control input. 0.5-V threshold logic. High is dual phase mode.                                                                                                                                                   |  |  |  |
| PD1     | 12  |     | Test via Tie te CND                                                                                                                                                                                                    |  |  |  |
| PD2     | 15  | 1   | Fest pin. Tie to GND.                                                                                                                                                                                                  |  |  |  |
| PGOOD   | 31  | 0   | Open-drain PWRGD output.                                                                                                                                                                                               |  |  |  |
| PGND    | 25  | -   | Synchronous N-channel MOSFET gate drive return.                                                                                                                                                                        |  |  |  |
| PMON    | 35  | 0   | Power monitor output. $V_{PMON} = V_{OUT} \times \Sigma V_{ISENSE} \times K$ . See applications section for more detail.                                                                                               |  |  |  |
| SLP     | 32  | ı   | Sleep mode control. 3.3-V I/O Level; disallows switching when entering sleep mode.                                                                                                                                     |  |  |  |
| THAL    | 11  | 0   | Thermal alarm; open drain output, Active low. 1-ms de-glitch filter.                                                                                                                                                   |  |  |  |
| THRM    | 10  | I/O | Thermal sensor input. An internal 60- $\mu$ A current source flows into an NTC thermistor connected to GND. The voltage threshold is 0.75-V. Also is a 'Faults off' input, ( $V_{THRM} = V_{V5FILT}$ ) for debug mode. |  |  |  |
| TONSEL  | 37  | I   | On-time selection pin. The operating frequency can be set between 200-kHz and 500-kHz in 100-kHz steps. Frequency can be changed during operation.                                                                     |  |  |  |
| TRIPSEL | 36  | I   | Overcurrent protection (OCP) setting. The valley current limit at the CS inputs can be selected in a range between approximately 10-mV to 20-mV.                                                                       |  |  |  |
| V5IN    | 26  | I   | 5-V power input for drivers; bypass to PGND with ≥ 1μF ceramic capacitor.                                                                                                                                              |  |  |  |
| V5FILT  | 40  | 1   | 5-V power input for control circuitry. Has internal, 3-Ω resistor to 5VFILT. Bypass to GND with ≥ 1-μF ceramic capacitor.                                                                                              |  |  |  |
| VBST1   | 22  |     | Tan Ni aharani MOCFFT haatataan waltana irrauta                                                                                                                                                                        |  |  |  |
| VBST2   | 29  | 1   | Top N-channel MOSFET bootstrap voltage inputs.                                                                                                                                                                         |  |  |  |
| VFB     | 9   | I   | Voltage sense line tied directly to VOUT. Tie to VOUT with a $100-\Omega$ resistor to close feedback when voltage sensing through a socket.                                                                            |  |  |  |
| VID0    | 20  |     |                                                                                                                                                                                                                        |  |  |  |
| VID1    | 19  |     |                                                                                                                                                                                                                        |  |  |  |
| VID2    | 18  | ı   | DAC programming bits most significant bit (MSB) to least significant bit (LSB). 0.5-V threshold logic.                                                                                                                 |  |  |  |
| VID3    | 17  |     |                                                                                                                                                                                                                        |  |  |  |
| VID4    | 16  |     |                                                                                                                                                                                                                        |  |  |  |
| VREF    | 2   | 0   | 1.7-V, 250-μA voltage reference. Bypass to GND with a 0.22-μF ceramic capacitor.                                                                                                                                       |  |  |  |



# **FUNCTIONAL BLOCK DIAGRAM**



Figure 1. TPS51727 Functional Block Diagram



# **APPLICATION DIAGRAMS**



Figure 2. Inductor DCR Sense Application Diagram





Figure 3. Resistor Sense Application Diagram



# **APPLICATION CIRCUIT LIST OF MATERIALS**

Recommended parts for key external components for the circuits in Figure 2 and Figure 3 are in Table 1. These components have passed applications tests.

**Table 1. Key External Component Recommendations** 

| FUNCTION                       | MANUFACTURER   | COMPONENT NUMBER   |
|--------------------------------|----------------|--------------------|
| High-side MOSFET               | Infineon       | BSC080N03MSG       |
| Low-side MOSFET (x2)           | Infineon       | BSC030N03MSG       |
|                                | Panasonic      | ETQP4LR36WFC       |
| Inductors                      | Tokin          | MPCG1040LR36       |
|                                | Toko           | FDUE10140D-R36M    |
| Bulk Output Capacitors         | Panasonic      | EEFSX0D331XE       |
| Bulk Output Capacitors         | NEC Proadlizer | PFAF250E127MNS     |
| Coromio Output Consoitoro      | Panasonic      | ECJ2FB0J106K       |
| Ceramic Output Capacitors      | Murata         | GRM21BR60J106KE19L |
| Sense Resistor (Figure 3 only) | Panasonic      | ERJM1WTJ1M0U       |
| NTC Thermistors                | Panasonic      | ERTJ1VV154J        |
| NTO THEITHISTORS               | Murata         | NCP18XF151J03RB    |



# TYPICAL CHARACTERISTICS



# SLEEP MODE OUTPUT VOLTAGE VS OUTPUT CURRENT



# NORMAL MODE OUTPUT VOLTAGE vs OUTPUT CURRENT



Figure 5.

# TURBO MODE EFFICIENCY vs OUTPUT CURRENT





# **TYPICAL CHARACTERISTICS (continued)**





# Phase 1/Phase 2 Imbalance – % 5% Limit V<sub>IN</sub> = 20 V I<sub>OUT</sub> – Output Current – A Figure 10.



**POWER MONITOR VOLTAGE** 



# **TYPICAL CHARACTERISTICS (continued)**



#### Figure 12.



16

OPERATING FREQUENCY vs OUTPUT CURRENT



Figure 13.





Copyright © 2008–2009, Texas Instruments Incorporated



# TYPICAL CHARACTERISTICS



Figure 20. Typical Start-Up to 1.1-V VID

Figure 21. Typical Soft-Stop Waveform



# **TYPICAL CHARACTERISTICS (continued)**



Figure 22. Typical VID Slew (Envelope Mode)

Figure 23. Typical PCNT Phase Add



Figure 24. Typical PCNT Phase Drop



# **DETAILED DESCRIPTION**

#### **FUNCTIONAL OVERVIEW**

The TPS51727 is a DCAP+<sup>TM</sup> mode adaptive on-time converter. The output voltage is set using the 5-bit VID code defined in Table 3. "VID-on-the-fly" transitions are supported with the slew rate controlled by a single resistor on the ISLEW pin. Two powerful integrated drivers support output currents in excess of 50 A. The converter enters single phase mode under PCNT control to optimize light-load efficiency. Four switching frequency selections are provided in 100-kHz increments from 200-kHz to 500-kHz per phase to enable optimization of the power chain for the cost, size and efficiency requirements of the design. (See Table 2)

Table 2. Frequency Selection Table

| TONSEL<br>VOLTAGE<br>(V <sub>TONSEL</sub> ) (V) | FREQUENCY<br>(kHz) |
|-------------------------------------------------|--------------------|
| GND                                             | 200                |
| VREF                                            | 300                |
| 3.3                                             | 400                |
| 5                                               | 500                |

In adaptive on-time converters, the controller varies the on-time as a function of input and output voltage to maintain a nearly constant frequency during steady-state conditions. In conventional voltage-mode constant on-time converters, each cycle begins when the output voltage crosses to a fixed reference level. However, in the TPS51727, the cycle begins when the current feedback reaches an error voltage level which is the amplified difference between the DAC voltage and the feedback voltage.

This approach has two advantages:

- 1. The amplifier DC gain sets an accurate linear load-line; this is required for many processing applications.
- 2. The error voltage input to the PWM comparator is filtered to improve the noise performance.

In a steady-state condition, the two phases of the TPS51727 switch 180° out-of-phase. The phase displacement is maintained both by the architecture (which does not allow both top gate drives to be on in any condition) and the current ripple (which forces the pulses to be spaced equally). The controller forces current sharing adjusting the on-time of each phase. Current balancing requires no user intervention, compensation, or extra components.

#### Multi-Phase, PWM Operation

Referring to Figure 1, in dual-phase steady state, continuous conduction mode, the converter operates as follows: Starting with the condition that both top MOSFETs are off and both bottom MOSFETs are on, the summed current feedback ( $V_{CMP}$ ) is higher than the error amplifier output ( $V_{DROOP}$ ).  $V_{CMP}$  falls until it hits  $V_{DROOP}$ , which contains a component of the output ripple voltage. The PWM comparator senses where the two waveforms cross and triggers the on-time generator.

Copyright © 2008–2009, Texas Instruments Incorporated





Figure 25. D-CAP+™ Mode Basic Waveforms

The summed current feedback is an amplified and filtered version of the CSPx and CSNx inputs. The TPS51727 provides dual independent channels of current feedback to increase the system accuracy and reduce the dependence of circuit performance on layout compared to an externally summed architecture.

#### **PWM Frequency and Adaptive on Time Control**

The on-time (at the LL node) is determined by Equation 1.

$$t_{ON} = \left(\frac{V_{OUT}}{V_{IN}}\right) \times \left(\frac{1}{f_{SEL}}\right) + 30 \,\text{ns}$$
(1)

where

f<sub>SEL</sub> is the frequency selected by the connection of the TONSEL pin

The on-time pulse is sent to the top MOSFET. The inductor current and summed current feedback rise to their maximum value, and the multiplexer and de-multiplexer switch to the next phase. Each ON pulse is latched to prevent double pulsing. The current sharing circuitry compares the average values of the individual phase currents, then adds or subtracts a small amount from each on-time in order to bring the phase currents into line. No user design is required.

Accurate droop is provided by the finite gain of the droop amplifier. The equation for droop is shown in Equation 2.

$$V_{DROOP} = \frac{R_{CS} \times A_{CS} \times \sum I(L)}{R_{DROOP} \times G_{M}}$$
(2)

In Equation 2,  $R_{CS}$  is the effective current sense resistance, when using a sense resistor or inductor DCR is used.  $A_{CS}$  is the gain of the current sense amplifier,  $\Sigma I(L)$  is the DC sum of inductor currents,  $R_{DROOP}$  is the value of resistor from the DROOP pin to VREF, and  $G_M(droop)$  is the transconductance of the droop amplifier.

The capacitor in parallel with R<sub>DROOP</sub> matches the slew rate of the DROOP pin with the current feedback signals to prevent *ring-back* during transient load conditions.

#### AutoBalance™ Current Sharing

The basic mechanism for current sharing is to sense the average phase current, then adjust the pulse width of each phase to equalize the current in each phase. The block diagram is shown in Figure 26.





Figure 26. Current Sharing Block Diagram

Figure 26 also shows the TI D-Cap<sup>TM</sup> constant on-time modulator. The PWM comparator (not shown) starts a pulse when the feedback voltage meets the reference. This pulse turns on the gate of the high-side MOSFET. After the MOSFET turns on, the LL voltage for that phase is driven up to the battery input. This charges  $C(t_{ON})$  through  $R(t_{ON})$ . The pulse is terminated when the voltage at  $C(t_{ON})$  matches the  $t_{ON}$  reference, normally the DAC voltage  $(V_{DAC})$ .

The block diagram in Figure 26 and Figure 27 show the circuit action at the level of an individual pulse (PWM1). First assume that the 5- $\mu$ s averaged value of I1 = I2. In this case, the PWM modulator terminates at  $V_{DAC}$ , and the normal pulse width is delivered to the system.



Figure 27. Current Sharing Operation

Copyright © 2008–2009, Texas Instruments Incorporated



If instead, I1 > I2, then an offset is subtracted from  $V_{DAC}$ , and the pulse width for phase one is shortened, reducing the current in phase one to compensate. If I1 < I2, then a longer pulse is produced, again compensating on a pulse-by-pulse basis.

Because the increase in pulse width is proportional to the difference between the actual phase current and the ideal current, the system converges smoothly to equilibrium. Because the filtering is so much lighter than conventional current sharing schemes, the settling time is very fast. Analysis shows the response to be single pole with a bandwidth in the tens of kHz depending on circuit parameters. Detailed analysis of the current sharing circuit is available upon request.

The speed advantage allows the TPS51727 to quickly move from full speed to idle and back to save power when processing light and moderate loads. A multi-phase converter that takes milliseconds to implement current sharing will never be in equilibrium and thermal hot-spots can result. The TPS51727 allows rapid dynamic current and output voltage changes while maintaining current balance.

22



#### Overshoot Reduction (OSR™) Feature

The problem of overshoot in low duty-cycle synchronous buck converters results from the output inductor having a small voltage  $(V_{OUT})$  with which to respond to a transient load release.

In Figure 28, a single phase converter is shown for simplicity. In an ideal converter, with the common values of 12-V input and 1.2-V output, the inductor has 10.8 V (12 V - 1.2 V) to respond to a transient step, and 1.2 V to respond once the load releases.



Figure 28. Synchronous Converter

Figure 29 shows a two-phase converter. The energy in the inductor is transferred to the capacitance on the V<sub>OUT</sub> node above and the output voltage (green trace) overshoots the desired level (lower cursor, also green). In this case, the magnitude of the overshoot is approximately –40 mV. The LLx waveforms (yellow and blue traces) remain flat during the overshoot, indicating the DRVLx signals are on.

The performance of the same dual phase circuit, but with OSR enabled is shown in Figure 30. In this case, the low side FETs shut off when overshoot is detected and the energy in the inductor is partially dissipated by the body diodes. The overshoot is reduced by 20 mV. The dips in the LLx waveforms show the DRVLx signals are OFF only long enough to reduce the overshoot.



Figure 29. Circuit Performance Without Overshoot Reduction

Figure 30. Transient Release Performance Improved with Overshoot Reduction



#### **Implementation**

OSR is implemented using a comparator between the DROOP and CMP nodes in Figure 1. To implement OSR, simply terminate the OSRSEL pin to the desired voltage to set the threshold voltage for the comparator. The settings are:

- GND = Minimum voltage (Maximum reduction)
- VREF = Medium voltage
- +3.3V = Maximum voltage
- 5V = OSR off

Use the highest setting that provides the desired level of overshoot reduction to eliminate the possibility of false OSR operation.

#### **Light Load Power Saving Features**

The TPS51727 has several power saving features to provide excellent efficiency over a very large load range. One is the PCNT pin. This pin has a low voltage I/O level which can work with logic signals from 1V to 3.6V. A LO on this pin puts the converter into single phase mode, thus eliminating the quiescent power of phase two when high power is not needed.

In addition, the TPS51727 has an automatic pulse skipping "skip" mode. Regardless of the state of the logic inputs, the converter senses negative inductor current flow and prevents it by shutting off the bottom MOSFET(s). This saves power by eliminating recirculating current. When the bottom MOSFET shuts off, the converter enters discontinuous mode, and the switching frequency decreases, thus reducing switching losses as well

The SLP signal is used to enter a low-power state where unnecessary circuitry is powered down to save quiescent current for the lightest load conditions

#### **MOSFET Drivers**

The TPS51727 incorporates a pair of strong, high-performance gate drives with adaptive cross-conduction protection. The driver uses the state of the DRVLx and LLx pins to be sure the top or bottom MOSFET is off before turning the other on. Fast logic and high drive currents (up to 8 A typical!) quickly charge and discharge MOSFET gates to minimize dead-time to increase efficiency. The top gate driver also includes an internal P-N junction bootstrap diode, decreasing the size and cost of the external circuitry. For maximum efficiency, this diode can be bypassed externally by connecting Schottky diodes from V5IN (anode) to VBSTx (cathode).

#### **Voltage Slewing**

The TPS51727 ramps the internal DAC up and down to perform all voltage transitions. The timing is independent of switching frequency, as well as output resistive and capacitive loading. It is set by a resistor from the ISLEW pin to AGND (R<sub>SLEW</sub>). All voltage transitions have a single slew rate.

$$R_{SLEW} = \frac{K_{SLEW} \times V_{SLEW}}{SR}$$
(3)

where

- $K_{SLEW} = 1.25 \times 10^9$
- V<sub>SLEW</sub> = 1.25 V
- SR is the desired slew rate in units of mV/μs

 $V_{SLEW}$  is equal to the slew reference,  $V_{SLEWREF}$  when  $R_{SLEW}$  is tied to GND. Connecting  $R_{SLEW}$  to VREF disables over-voltage protection (OVP) and changes  $V_{SLEW}$  in Equation 3 to 0.45 V ( $V_{VREF} - V_{SLEWREF}$ ).



The soft start time to the voltage defined by the VID code at power-up is shown in Equation 4.

$$t_{SS} = \frac{V_{VID}}{SR} (s) \tag{4}$$

#### Soft Stop Control with Low Impedance Output Termination

The voltage slewing capability is also used to slowly slew the voltage down for a soft-stop without undershoot. The soft-stop rate equals the soft-start rate. As long as V5IN is available and EN toggles low, the TPS51727 slews from the current VID to 0.3~V. At this point, all DRVxx signals are held LO and an internal transistor connected from VFB to AGND turns on to keep  $V_{OUT}$  from floating up as a result of stray leakage currents.

#### **Protection Features**

The TPS51727 features full protection of the converter power chain as well as the system electronics.

### Input Undervoltage Protection (UVLO)

The TPS51727 continuously monitors the voltage on the V5FILT pin to ensure the value is high enough to bias the devices properly and provide sufficient gate drive potential to maintain high efficiency. The converter starts with approximately 4.4 V and has a nominal 200 mV of hysteresis. This function is not latched, therefore removing and restoring 5-V power to the device resets it. The power input ( $V_{BAT}$ ) does not include a UVLO function, so the circuit runs with power inputs down to approximately 3 ×  $V_{OUT}$ .

#### **Power Good Signals**

The TPS51727 has an open-drain power good pin, PGOOD. The high threshold is nominally VDAC +200 mV; the low threshold is nominally VDAC -300 mV. PGOOD goes inactive as soon as the EN pin is pulled low or an undervoltage condition on VOUT is detected. It is masked during DAC transitions to prevent false triggering during voltage slewing. When overvoltage protection is turned off, PGOOD continues to indicate an overvoltage condition.

#### Output Overvoltage Protection (OVP)

In addition to the power good function described above, the TPS51727 has additional OVP and UVP thresholds and protection circuits.

An OVP condition is detected when  $V_{OUT}$  is greater than 200 mV greater than  $V_{DAC}$ . In this case, the converter sets PGOOD signal inactive, performs the soft-stop sequence, and then latches OFF. The converter remains in this state until the device is reset by cycling either V5IN or EN. However, because of the dynamic nature of the processor systems, the +200mV OVP threshold is "blanked" much of the time. In order to provide protection to the processor 100% of the time, there is a second OVP level fixed at 1.7 V which is always active. If the fixed OVP condition is detected, PGOOD is forced inactive and the DRVLx signals are driven HI. The converter remains in this state until either V5IN or EN are cycled. OVP is disabled when the  $R_{SLEW}$  is terminated to VREF instead of GND. In this case, change the value of  $R_{SLEW}$  as described in the *Voltage Slewing* section above.

#### Ouptut Undervoltage Protection (UVP)

Output undervoltage protection works in conjunction with the current protection described below. If  $V_{OUT}$  drops below the low PGOOD threshold for 80  $\mu s$ , then the converter enters soft-stop mode and latches OFF at the completion of soft stop.



#### Current Protection

Two types of current protection are provided in the TPS51727.

- Overcurrent protection (OCP)
- Negative overcurrent protection

#### **Overcurrent Protection (OCP)**

The TPS51727 uses a *valley* current limiting scheme, so the OCP set point is the OCP limit minus half of the ripple current. Current limiting occurs on a phase-by-phase and pulse-by-pulse basis. If the sensed current value is above the OCP setting, the converter holds off the next ON pulse until the current ramp drops below the OCP limit. Refer to the *Electrical Characteristics* table to choose the appropriate TRIPSEL value.

In OCP, the voltage droops until the UVP limit is reached. Then, the converter sets PGOOD signal inactive, performs the soft-stop sequence, and then latches OFF. The converter remains in this state until the device is reset.

#### **Negative Overcurrent Protection**

The negative OCP circuit acts when the converter is sinking current. The converter continues to act in a *valley* mode, so to have a similar negative DC limit, the absolute value of the negative OCP set point is typically 50% higher than the positive OCP set point.

#### Thermal Protection

Two types of thermal protection are provided in the TPS51727

- Thermal flag open drain ouptut signal (THAL)
- Thermal shutdown

#### Thermal Flag Open Drain Ouptut Signal THAL

The  $\overline{\text{THAL}}$  signal is an open-drain signal that is used to protect the V<sub>OUT</sub> power chain. To use  $\overline{\text{THAL}}$ , place an NTC thermistor at the hottest area of the PC board and connect it to the THRM pin. THRM sources a precise 60- $\mu$ A current, and  $\overline{\text{THAL}}$  goes LO when the voltage on THRM reaches 0.72 V. Therefore, the NTC thermistor needs to be 11.7 k $\Omega$  at the trip level. A series or parallel resistor can be used to trim the resistance to the desired value at the trip level.

THAL causes the processor to draw less current. The TPS51727 continues to operate normally.

#### Thermal Shutdown

The TPS51727 includes an internal temperature sensor. When the temperature reaches a nominal 160°C, the device shuts down until the temperature cools approximately 10°C and the EN pin or 5-V power is recycled.

#### **Power Monitor**

The TPS51727 includes a power monitor function. The power monitor puts out an analog voltage proportional to the output power on the PMON pin.

$$V_{PWRMON} = K_{PWR} \times V_{DAC} \times \sum V_{CS}$$
(5)

In Equation 5  $K_{PWR}$  is given in the *Electrical Characteristics* table and  $\Sigma$   $V_{CS}$  is the sum of the voltages at the inputs to the current sense amplifiers.

#### **Power Sequencing**

The TPS51727 is not sensitive to power sequencing if the EN pin comes up after all other voltages have settled. If EN is tied to 3.3 V without being controlled by a logic signal, 5 V must come up first. The VID lines must be valid within 10 µs of the time when EN goes high.

26



# **VID TABLE**

# Table 3. VID TABLE

| EN |   |   | VDAC (V) |   |   |            |  |  |
|----|---|---|----------|---|---|------------|--|--|
|    | 4 | 3 | 2        | 1 | 0 | –3% Offset |  |  |
| 1  | 0 | 0 | 0        | 0 | 0 | 1.250      |  |  |
| 1  | 0 | 0 | 0        | 0 | 1 | 1.225      |  |  |
| 1  | 0 | 0 | 0        | 1 | 0 | 1.200      |  |  |
| 1  | 0 | 0 | 0        | 1 | 1 | 1.175      |  |  |
| 1  | 0 | 0 | 1        | 0 | 0 | 1.150      |  |  |
| 1  | 0 | 0 | 1        | 0 | 1 | 1.125      |  |  |
| 1  | 0 | 0 | 1        | 1 | 0 | 1.100      |  |  |
| 1  | 0 | 0 | 1        | 1 | 1 | 1.075      |  |  |
| 1  | 0 | 1 | 0        | 0 | 0 | 1.050      |  |  |
| 1  | 0 | 1 | 0        | 0 | 1 | 1.025      |  |  |
| 1  | 0 | 1 | 0        | 1 | 0 | 1.000      |  |  |
| 1  | 0 | 1 | 0        | 1 | 1 | 0.975      |  |  |
| 1  | 0 | 1 | 1        | 0 | 0 | 0.950      |  |  |
| 1  | 0 | 1 | 1        | 0 | 1 | 0.925      |  |  |
| 1  | 0 | 1 | 1        | 1 | 0 | 0.900      |  |  |
| 1  | 0 | 1 | 1        | 1 | 1 | 0.875      |  |  |
| 1  | 1 | 0 | 0        | 0 | 0 | 0.850      |  |  |
| 1  | 1 | 0 | 0        | 0 | 1 | 0.825      |  |  |
| 1  | 1 | 0 | 0        | 1 | 0 | 0.800      |  |  |
| 1  | 1 | 0 | 0        | 1 | 1 | 0.775      |  |  |
| 1  | 1 | 0 | 1        | 0 | 0 | 0.750      |  |  |
| 1  | 1 | 0 | 1        | 0 | 1 | 0.725      |  |  |
| 1  | 1 | 0 | 1        | 1 | 0 | 0.700      |  |  |
| 1  | 1 | 0 | 1        | 1 | 1 | 0.675      |  |  |
| 1  | 1 | 1 | 0        | 0 | 0 | 0.650      |  |  |
| 1  | 1 | 1 | 0        | 0 | 1 | 0.625      |  |  |
| 1  | 1 | 1 | 0        | 1 | 0 | 0.600      |  |  |
| 1  | 1 | 1 | 0        | 1 | 1 | 0.575      |  |  |
| 1  | 1 | 1 | 1        | 0 | 0 | 0.550      |  |  |
| 1  | 1 | 1 | 1        | 0 | 1 | 0.525      |  |  |
| 1  | 1 | 1 | 1        | 1 | 0 | 0.500      |  |  |
| 1  | 1 | 1 | 1        | 1 | 1 | 0.400      |  |  |
| 0  | Х | Х | Х        | Х | Х | 0.000      |  |  |



#### **APPLICATION INFORMATION**

#### **Design Procedure**

The following section describes a very simple design procedure for the TPS51727, as a high-performance dual phase power controller.

#### **Choosing Initial Parameters**

# Step One

Determine the output requirements. For the purposes of this document, we use the following parameters for the design procedure.

The processor requirements provide the following key parameters.

- V<sub>OUT(max)</sub> = 1.05 V
- $R_{OUT} = -1.0 \text{ m}\Omega$
- I<sub>MAX</sub> = 40 A
- I<sub>DYN</sub> = 30 A
- Slew rate = 5.0 mV/μs (minimum)

The TPS51727 architecture is designed to work with a load line defined by  $R_{OUT}$ . The output voltage drops by an accurately defined amount as the output current increases. The minimum supported load-line is  $-1.0 \text{m}\Omega$ .

#### Step Two

Determine system parameters. The input voltage range and operating frequency are of primary interest. For example:

- 1.  $V_{IN(max)} = 15 \text{ V}$
- 2.  $V_{IN(min)} = 8 V$
- 3. f = 300 kHz

#### Step Three

Determine current sensing method. The TPS51727 supports both resistor sensing and inductor DCR sensing. Inductor DCR sensing is chosen. For resistor sensing, substitute the resistor value (1 m $\Omega$  recommended for a 40-A application) for RCS in the subsequent equations and skip Step Four.

# Step Four

Determine inductor value and choose inductor. Smaller values of inductor have better transient performance but higher ripple and lower efficiency. Higher values have the opposite characteristics. It is common practice to limit the ripple current to 30% to 50% of the maximum current per phase. In this case, use 40%.

$$I_{P-P} = \frac{40 \text{ A}}{2 \text{ phases}} \times 0.4 = 8.0 \text{ A}$$
 (6)

At f = 300 kHz, with a 15-V input and a 1.05-V output:

$$L_{MAX} = \frac{V \times dT}{I_{P-P}} \tag{8}$$

where

• 
$$V = V_{IN(max)} - V_{OUT(max)}$$

$$dT = \frac{V_{OUT(max)}}{f \times V_{IN(max)}}$$
(7)

 $L_{MAX} = 0.406 \mu H$ 



To allow for inductor tolerances, 0.36  $\mu H$  is chosen. The inductor must not saturate during peak loading conditions.

$$I_{SAT} = \left(\frac{I_{MAX}}{N_{PHASE}} + \frac{I_{P-P}}{2}\right) \times 1.5 = 36 \text{ A}$$
(9)

The factor of 1.5 allows for current sensing and current limiting tolerances. The chosen inductor should have the following characteristics:.

- 1. Create an inductance vs. current curve that is as flat as possible. Inductor DCR sensing is based on the idea L/DCR is approximately a constant through the current range of interest.
- 2. Either high saturation or "soft saturation".
- 3. Low DCR for improved efficiency, but at least 0.7 m $\Omega$  for proper signal levels.
- 4. DCR tolerance as low as possible for load-line accuracy.

For this application, a 0.36-μH, 1.2-mΩ inductor is chosen

#### Step Five

Design the thermal compensation network. In most designs, NTC thermistors are used to compensate thermal variations in the resistance of the inductor winding. This winding is generally copper, and so has a resistance coefficient of 3900 PPM/C. NTC thermistors, on the other hand, have very non-linear characteristics and need two or three resistors to linearize them over the range of interest. The typical DCR circuit is shown in Figure 31.



Figure 31. Typical DCR Sensing Circuit

In this circuit, good performance is obtained when:

$$\frac{L}{R_{DCR}} = C_{SENSE} \times R_{EQ}$$
 (10)

In Equation 10, all of the parameters are defined in Figure 26 except  $R_{EQ}$ , which is the series/parallel combination of the other four discrete resistors.  $C_{SENSE}$  should be a capacitor type which is stable over temperature; use X7R or better dielectric (C0G preferred).



Since calculating these values by hand is difficult, TI has a spreadsheet using the Excel "Solver" function available to calculate them. Please contact your local TI representative to get a copy of the spreadsheet.

In the reference design, the following values are input to the spreadsheet::

- L
- R<sub>DCR</sub>
- Load Line (R<sub>OUT</sub>)
- Thermistor R25 and "b" value

The spreadsheet then calculates  $R_{SEQU}$ ,  $R_{SERIES}$ ,  $R_{PAR}$ , and  $C_{SENSE}$ . In this case, the nearest standard values are:

- R<sub>SEQU</sub> = 24.9 kΩ
- $R_{SERIES} = 43.2 \text{ k}\Omega$
- $R_{PAR} = 165 k\Omega$
- C<sub>SENSE</sub> =18 nF

Note the effective divider ratio for the inductor DCR. The effective current sense resistance,  $R_{CS(eff)}$  is shown in Equation 11.

$$R_{CS(eff)} = R_{DCR} \times \left(\frac{R_{P_N}}{R_{SEQU} + R_{P_N}}\right)$$
(11)

#### Step Six

Determine the output capacitor configuration. This depends on the transient specification of the load. If  $R_{OUT}$  is high enough, the transient specification can be met within the DC load-line. A successful design includes a combination of bulk and ceramic capacitance totaling at least 1200  $\mu$ F.

#### Step Seven

Set the load line. The load line is set by the droop resistor knowing R<sub>OUT</sub> and R<sub>CS(eff)</sub>.

$$R_{DROOP} = \frac{R_{CS(eff)} \times A_{CS}}{G_{M} \times R_{OUT}}$$
(12)

 $R_{DROOP} = 11.0 \text{ k}\Omega$ 

#### Step Eight

Calculate the droop capacitance. From Equation 13.

$$C_{DROOP} = \frac{R_{OUT} \times I_{DYN} \times G_M \times L}{R_{CS} \times A_{CS} \times D_{MAX} \times V(L)} - 30 \, pF = 50 \, pF$$
(13)

The next smaller standard value, 47 pF, is chosen.

#### Step Nine

Calculate R<sub>SLEW</sub>. R<sub>SLEW</sub> sets the rate for all transitions including:

- 1. Start-up slew rate
- 2. Shutdown slew rate
- 3. VID change slew rate (+ or -)

$$R_{SLEW} = \frac{K_{SLEW} \times V_{SLEW}}{SR}$$
(14)

Here, the OVP is enabled, so  $R_{SLEW}$  is terminated to GND.  $K_{SLEW}=1.25\times10^9$  and  $V_{SLEW}=1.25$  V. For a slew rate (SR) of 5.0 mV/ $\mu$ s,  $R_{SLEW}=312.5$  k $\Omega$ .

www.ti.com

#### Step Ten

Calculate  $\overline{\text{THAL}}$  components. The THRM pin puts out a nominal 60- $\mu$ A current. The trip voltage is 0.75 V. Therefore, the resistance at the trip point needs to be 0.75 V / 61  $\mu$ A = 12.3 k $\Omega$ . For a trip temperature of 85°C, the recommended 150 k $\Omega$  NTC thermistor is 10.3 k $\Omega$ . To move the trip point to the correct resistance, we add a series resistance of 2.0 k $\Omega$ . Depending on the thermistors selection and desired trip point, adding a parallel resistance to obtain the correct resistance at the trip point is also possible. In order to keep the sensing as accurate as possible in both cases, the contribution of the fixed resistance at the trip point should be as small as possible. If  $\overline{\text{THAL}}$  is not used, leave both  $\overline{\text{THAL}}$  and  $\overline{\text{THRM}}$  open.

#### Step Eleven

Select decoupling and peripheral components.

For TPS51727 peripheral capacitors, use the following minimum values of ceramic capacitance. X5R or better temperature coefficient is recommended. Tighter tolerances and higher voltage ratings are always OK.

- V5IN decoupling ≥ 2.2µF, ≥ 10V
- V5FILT decoupling ≥ 1µF≥10V
- VREF decoupling 0.22µF to 1µF, ≥ 4V
- Bootstrap capacitors ≥ 0.22μF, ≥ 10V
- Bootstrap diodes (optional) 30-V Schottky diode, BAT-54 or better
- PMON filter, 10 kΩ, 5% resistor / 10 nF 20% capacitor
- Pull-up resistors. Use a 10-kΩ, 5% resistor, or as system requirements dictate.

For power chain and other component selection, see Table 1.



#### **Layout Guidelines**

The TPS51727 has fully differential current and voltage feedback. As a result, no special layout considerations are required. However, all high-performance multi-phase power converters, like the , require a certain level of care in layout.

#### **Schematic Review**

Because the voltage and current feedback signals are fully differential it is a good idea to double check their polarity.

- CSP1/CSN1
- CSP2/CSN2
- VFB/GFB

# **Specific Guidelines**

#### Separate Noisy Driver Interface Lines from Sensitive Analog Interface Lines

The TPS51727 makes this as easy as possible, as the two sets of pins are on opposite sides of the device. In addition, the CPU interface signals are grouped on the top and bottom sides of the device. This arrangement is shown in Figure 32.



Figure 32. Device Layout by Pin Function

32



Given the physical layout of most systems, the current feedback (CSPx, CSNx) may have to pass near the power chain. Clean current feedback is required for good load-line, current sharing, and current limiting performance of the TPS51727. This requires the designer take the following precautions.

- Make a Kelvin connection to the pads of the resistor or inductor used for current sensing. See Figure 33 for a layout example.
- Lay out the current feedback signals as a differential pair to the device.
- Lay out the lines in a quiet layer. Isolate them from noisy signals by a voltage or ground plane.
- Design the compensation capacitor for DCR sensing (C<sub>SENSE</sub>) as close to the CS pins as possible.
- Design R<sub>PAR</sub> next to C<sub>SENSE</sub>.
- Design any noise filtering capacitors directly under the TPS51727 and connect to the CS pins with the shortest trace length possible.
- The ISLEW pin is susceptible to high frequency noise. Design the trace lengths to the slew resistor as short as possible and surround the pin and resistor with a guard ring of a quiet trace (analog ground is preferred).



Figure 33. Make Kelvin Connections to the Inductor for DCR Sensing

- Ensure that all vias in the CSPx and CSNx traces are isolated from all other signals
- Lay out the dotted signal traces in internal planes
- If possible, change the name of the CSNx trace to prevent unintended connections to the V<sub>OUT</sub> plane
- Design CSPx and CSNx as a differential pair in a guiet layer
- Design the capacittor as near to the device pins as possible



#### **Minimize High Current Loops**

Figure 34 shows the primary current loops in each phase, numbered in order of importance. The most important loop to minimize the area of is Loop 1, the path from the input capacitor through the high and low-side MOSFETs, and back to the capacitor through ground.



Figure 34. Major Current Loops Requiring Minimization

Loop 2 is from the inductor through the output capacitor, ground and Q2. The layout of the low-side gate drive (Loops 3a and 3b) is important. The guidelines for gate drive layout are:

- Make the low side gate drive as short as possible (1 inch or less preferred).
- Make the DRVL width to length ratio of 1:10, wider (1:5) if possible
- If changing layers is necessary, use at least two vias

A sample breakout of the driver side of the device is shown in Figure 35.



Figure 35. Recommended Gate Drive Section Breakout

www.ti.com

#### **Power Chain Symmetry**

The TPS51727 does not require special care in the layout of the power chain components, because independent isolated current feedback is provided. Make every effort to lay out the phases in a symmetrical manner. The current feedback from each phase must be free of noise and have the same effective current sense resistance.

#### Place Analog Components as Close to the Device as Possible

Place components close to the device in the following order.

- 1. CS pin noise filtering components
- 2. DROOP pin compensation component
- 3. Decoupling capacitor
- 4. ISLEW resistor (R<sub>SLEW</sub>)

#### **Grounding Recommendations**

The TPS51727 has separate analog and power grounds, and a thermal pad. The normal procedure for connecting these is:

- 1. Connect the thermal pad to PGND.
- 2. Tie the thermal pad to the system ground plane with at least 4 small vias or one large via.
- 3. GND can be connected to any quiet space. A quiet space is defined as a spot where no power supply switching currents are likely to flow. This applies to all switching converters on the same board. Use a single point connection to the point, and pour a GND island around the analog components.
- 4. Make sure the bottom MOSFET source connection and the decoupling capacitors have plenty of vias.

#### **Decoupling Recommendations**

- Decouple V5 to PGND with at least a 2.2-μF ceramic capacitor. This fits best on the opposite side of the device.
- Use double vias to connect to the device.
- Decouple V5FILT with 1-μF to AGND with leads as short as possible.
- Decouple VREF to AGND with 0.22-μF, with short leads as short as possible.

#### **Conductor Widths**

- Maximize the widths of power, ground and drive signal connections.
- For conductors in the power path, be sure there is adequate trace width for the amount of current flowing through the traces.
- Make sure there are sufficient vias for connections between layers.
- · Use a minimum of 1 via per ampere of current

35



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS51727RHAR     | ACTIVE     | VQFN         | RHA                | 40   | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -10 to 100   | TPS<br>51727            | Samples |
| TPS51727RHAT     | ACTIVE     | VQFN         | RHA                | 40   | 250            | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -10 to 100   | TPS<br>51727            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS51727RHAR | VQFN            | RHA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| TPS51727RHAT | VQFN            | RHA                | 40 | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Jun-2022



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS51727RHAR | VQFN         | RHA             | 40   | 2500 | 356.0       | 356.0      | 35.0        |
| TPS51727RHAT | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |

6 x 6, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated