# **HCPL-M600, HCPL-M601, HCPL-M611**

Small Outline, 5 Lead, High CMR, High Speed, Logic Gate Optocouplers



# **Data Sheet**



# **Description**

These small outline high CMR, high speed, logic gate optocouplers are single channel devices in a five lead miniature footprint. They are electrically equivalent to the following Avago optocouplers (except there is no output enable feature):



The SO-5 JEDEC registered (MO-155) package outline does not require "through holes" in a PCB. This package occupies approximately one fourth the footprint area of the standard dual-in-line package. The lead profile is designed to be compatible with standard surface mount processes.

The HCPL-M600/01/11 optically coupled gates combine a GaAsP light emitting diode and an integrated high gain photon detector. The output of the detector I.C. is an Open-collector Schottky-clamped transistor. The internal shield provides a guaranteed common mode transient immunity specification of 5,000 V/μs for the HCPL-M601, and 10,000 V/μs for the HCPL-M611.

This unique design provides maximum ac and dc circuit isolation while achieving TTL compatibility. The optocoupler ac and dc operational param eters are guaranteed from –40°C to 85°C allowing trouble free system performance.

#### **Features**

- Surface Mountable
- Very Small, Low Profile JEDEC Registered Package **Outline**
- Compatible with Infrared Vapor Phase Reflow and Wave Soldering Processes
- Internal Shield for High Common Mode Rejection (CMR) HCPL-M601: 10,000 V/μs at  $V_{CM} = 50 V$ HCPL-M611: 15,000 V/ $\mu$ s at V<sub>CM</sub> = 1000 V
- High Speed: 10 Mbd
- LSTTL/TTL Compatible
- Low Input Current Capability: 5 mA
- Guaranteed ac and dc Performance over Temperature:  $-40^{\circ}$ C to 85 $^{\circ}$ C
- Safety and regulatory approvals:
	- UL recognized: 3750 Vac for 1 min. per U.L. (File No. 55361)
	- CSA component acceptance Notice #5
	- IEC/EN/DIN EN 60747-5-2 approved for HCPL-M601/ M611 Option 060.
- Lead Free Option

#### **Applications**

- **Isolated Line Receiver**
- Simplex/Multiplex Data Transmission
- Computer-Peripheral Interface
- Microprocessor System Interface
- Digital Isolation for A/D, D/A Conversion
- Switching Power Supply
- Instrument Input/Output Isolation
- **•** Ground Loop Elimination
- Pulse Transformer Replacement

*CAUTION: The small device geometries inherent to the design of this bipolar component increase the component's suscep ti bility to damage from electrostatic discharge (ESD). It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD.*

The SO-5 JEDEC registered (MO-155) package outline does not require "through holes" in a PCB. This package occupies approximately one fourth the footprint area of the standard dual-in-line package. The lead profile is designed to be compatible with standard surface mount processes.

The HCPL-M600/01/11 optically coupled gates combine a GaAsP light emitting diode and an integrated high gain photon detector. The output of the detector I.C. is an Open-collector Schottky-clamped transistor. The internal shield provides a guaranteed common mode transient immunity specification of 5,000 V/μs for the HCPL-M601, and 10,000 V/μs for the HCPL-M611.

This unique design provides maximum ac and dc circuit isolation while achieving TTL compatibility. The optocoupler ac and dc operational parameters are guaranteed from -40°C to 85°C allowing trouble free system performance.

The HCPL-M600/01/11 are suitable for high speed logic interfacing, input/output buffering, as line receivers in environments that conventional line receivers cannot tolerate, and are recommended for use in extremely high ground or induced noise environments.

#### **Ordering Information**

HCPL-xxxx is UL Recognized with 3750 Vrms for 1 minute per UL1577.



To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry. Combination of Option 020 and Option 060 is not available.

Example 1:

 HCPL-M600-500E to order product of Surface Mount SO-5 package in Tape and Reel packaging with RoHS compliant.

Example 2:

HCPL-M601 to order product of Surface Mount SO-5 package in tube packaging and non RoHS compliant.

Option datasheets are available. Contact your Avago sales representative or authorized distributor for information. Remarks:

The notation '#XXX' is used for existing products, while (new) products launched since 15<sup>th</sup> July 2001 and RoHS compliant option will use '-XXXE'.

#### **Outline Drawing (JEDEC MO-155)**



**DIMENSIONS IN MILLIMETERS (INCHES)**

**\* MAXIMUM MOLD FLASH ON EACH SIDE IS 0.15 mm (0.006) NOTE: FLOATING LEAD PROTRUSION IS 0.15 mm (6 mils) MAX.**

#### **Land Pattern Recommendation Schematic Schematic**





### **Regulatory Information**

The HCPL-M600, HCPL-M601 and HCPL-M611 are approved by the following organizations:

# **IEC/EN/DIN EN 60747-5-5 (Option 060 only)**

for HCPL-M601 and HCPL-M611

# **UL**

Approval under UL 1577, component recognition program up to  $V_{\text{ISO}} = 3750 V_{\text{RMS}}$ .

#### **CSA**

Approval under CSA Component Acceptance Notice #5, File CA 88324.

#### **Insulation and Safety Related Specifications**



# **IEC/EN/DIN EN 60747-5-5 Insulation Characteristics\* (Option 060)**



\* Refer to the optocoupler section of the Isolation and Control Components Designer's Catalog, under Product Safety Regulations section, (IEC/ EN/DIN EN 60747-5-2) for a detailed description of Method a and Method b partial discharge test profiles.

 $^{**}$  Refer to the following figure for dependence of P $_\mathrm{S}$  and I $_\mathrm{S}$  on ambient temperature.

#### **Recommended Operating Conditions**



\* The off condition can also be guaranteed by ensuring that  $V_F$  (off)  $\leq 0.8$  volts.

\*\* The initial switching threshold is 5mA or less. It is recommended that 6.3mA to 10mA be used for best performance and to permit at least a 20% LED degradation guardband.

#### **Absolute Maximum Ratings**

(No Derating Required up to 85°C)



#### **Solder Reflow Thermal Profile**



### **Recommended Pb-Free IR Profile**



**Note: Non-halide flux should be used.**

# **Insulation Related Specifications**



# **Electrical Specifications**

Over recommended temperature ( $T_A = -40^{\circ}C$  to 85°C) unless otherwise specified. (See note 1.)



\*All typicals at  $T_A = 25$ °C, V<sub>CC</sub> = 5 V.

#### **Switching Specifications**

Over recommended temperature (T<sub>A</sub> = -40°C to 85°C), V<sub>CC</sub> = 5 V, I<sub>F</sub> = 7.5 mA unless otherwise specified.



\*All typicals at  $T_A = 25$ °C, V<sub>CC</sub> = 5 V.

#### **Notes:**

- 1. Bypassing of the power supply line is required with a 0.1 μF ceramic disc capacitor adjacent to each optocoupler. The total lead length between both ends of the capacitor and the isolator pins should not exceed 10 mm.
- 2. Peaking circuits may produce transient input currents up to 50 mA, 50 ns maximum pulse width, provided average current does not exceed 20 mA.
- 3. Device considered a two terminal device: pins 1 and 3 shorted together, and pins 4, 5 and 6 shorted together.
- 4. In accordance with UL 1577, each optocoupler is proof tested by applying an insulation test voltage ≥4500 V<sub>RMS</sub> for 1 second (Leakage detection current limit,  $I_{I-O} \leq 5 \mu A$ ).
- 5. The t<sub>PLH</sub> propagation delay is measured from 3.75 mA point on the falling edge of the input pulse to the 1.5 V point on the rising edge of the output pulse.
- 6. The t<sub>PHL</sub> propagation delay is measured from 3.75 mA point on the rising edge of the input pulse to the 1.5 V point on the falling edge of the output pulse.
- 7. CM<sub>H</sub> is the maximum tolerable rate of rise of the common mode voltage to assure that the output will remain in a high logic state (i.e., V<sub>OUT</sub> >  $2.0 V$ ).
- 8. CM<sub>L</sub> is the maximum tolerable rate of fall of the common mode voltage to assure that the output will remain in a low logic state (i.e., V<sub>OUT</sub> > 0.8 V).
- 9. For sinusoidal voltages,  $(|dV_{CM}|/dt)_{max} = \pi f_{CM} V_{CM(p-p)}$ .

10. See application section; "Propagation Delay, Pulse-Width Distortion and Propagation Delay Skew" for more information.

11.  $t_{PSK}$  is equal to the worst case difference in t<sub>PHL</sub> and/or  $t_{PLH}$  that will be seen between units at any given temperature within the worst case operating condition range.





**100 TA = 25°C** IF - FORWARD CURRENT - mA **IF – FORWARD CURRENT – mA 10 IF + 1.0 VF – 0.1 0.01 0.001 1.10 1.20 1.30 1.40** 1.50 1.60 **VF – FORWARD VOLTAGE – VOLTS**

**Figure 1. High Level Output Current vs. Temperature. Figure 2. Low Level Output Voltage vs. Temperature. Figure 3. Input Diode Forward Characteristic.**





**Figure 4. Output Voltage vs. Forward Input current.**









**Figure 5. Low Level Output Current vs. Temperature.**







**Figure 7. Propagation Delay vs. Temperature. gure 8. Propagation Delay vs. Pulse Input Current. Figure 9. Pulse Width Distortion vs. Temperature.Fi**



**Figure 10. Rise and Fall Time vs. Temperature.**





**Figure 11. Test Circuit for Common Mode Transient Immunity and Typical Waveforms.**

**Figure 12. Temperature Coefficient for Forward Voltage vs. Input Current.**

# **Propagation Delay, Pulse-Width Distortion and Propagation Delay Skew**

Propagation delay is a figure of merit which describes how quickly a logic signal propagates through a system. The propagation delay from low to high  $(t_{PIH})$  is the amount of time required for an input signal to propagate to the output, causing the output to change from low to high. Similarly, the propagation delay from high to low  $(t_{PHL})$  is the amount of time required for the input signal to propagate to the output, causing the output to change from high to low (see Figure 7).

Pulse-width distortion (PWD) results when  $t_{PLH}$  and  $t_{PHL}$ differ in value. PWD is defined as the difference between  $t_{PLH}$  and  $t_{PHL}$  and often determines the maximum data rate capability of a transmission system. PWD can be expressed in percent by dividing the PWD (in ns) by the minimum pulse width (in ns) being transmitted. Typically, PWD on the order of 20-30% of the minimum pulse width is tolerable; the exact figure depends on the particular application (RS232, RS422, T-1, etc.).

Propagation delay skew,  $t_{PSK}$ , is an important parameter to consider in parallel data applications where synchronization of signals on parallel data lines is a concern. If the parallel data is being sent through a group of optocouplers, differences in propagation delays will cause the data to arrive at the outputs of the optocouplers at different times. If this difference in propagation delays is large enough, it will determine the maximum rate at which parallel data can be sent through the optocouplers.

Propagation delay skew is defined as the difference between the minimum and maximum propagation delays, either t<sub>PLH</sub> or t<sub>PHL</sub>, for any given group of optocouplers which are operating under the same conditions (i.e., the same drive current, supply voltage, output load, and operating temperature). As illustrated in Figure 15, if the in-

puts of a group of optocouplers are switched either ON or OFF at the same time,  $t_{PSK}$  is the difference between the shortest propagation delay, either t<sub>PLH</sub> or t<sub>PHL</sub>, and the longest propagation delay, either t<sub>PLH</sub> or t<sub>PHL</sub>.

As mentioned earlier,  $t_{PSK}$  can determine the maximum parallel data transmission rate. Figure 11 is the timing diagram of a typical parallel data application with both the clock and the data lines being sent through optocouplers. The figure shows data and clock signals at the inputs and outputs of the optocouplers. To obtain the maximum data transmission rate, both edges of the clock signal are being used to clock the data; if only one edge were used, the clock signal would need to be twice as fast.

Propagation delay skew represents the uncertainty of where an edge might be after being sent through an optocoupler. Figure 16 shows that there will be uncertainty in both the data and the clock lines. It is important that these two areas of uncertainty not overlap, otherwise the clock signal might arrive before all of the data outputs have settled, or some of the data outputs may start to change before the clock signal has arrived. From these considerations, the absolute minimum pulse width that can be sent through optocouplers in a parallel application is twice  $t_{PSK}$ . A cautious design should use a slightly longer pulse width to ensure that any additional uncertainty in the rest of the circuit does not cause a problem.

The  $t_{PSK}$  specified optocouplers offer the advantages of guaranteed specifications for propagation delays, pulsewidth distortion and propagation delay skew over the recommended temperature, and input current, and power supply ranges.





**Figure 13. Input Threshold Current vs. Temperature. Figure 14. Recommended TTL/LSTTL to TTL/LSTTL Interface Circuit.**





**Figure 15. Illustration of Propagation Delay Skew**   $-$ **t**<sub> $PSK$ </sub>.

**Figure 16. Parallel Data Transmission Example.**

For product information and a complete list of distributors, please go to our website: **www.avagotech.com**

Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies in the United States and other countries. Data subject to change. Copyright © 2005-2010 Avago Technologies. All rights reserved. Obsoletes AV01-0562EN AV02-0941EN - February 23, 2010

