June 1996 Revised November 2000 # 74ACT1284 IEEE 1284 Transceiver ## **General Description** The 74ACT1284 contains four non-inverting bidirectional buffers and three non-inverting buffers with open Drain outputs and high drive capability on the B Ports. It is intended to provide a standard signaling method for a bi-direction parallel peripheral in an Extended Capabilities Port mode (ECP). The HD (active HIGH) input pin enables the B Ports to switch from open Drain to a high drive totem pole output, capable of sourcing 14 mA on all seven buffers. The DIR input determines the direction of data flow on the bidirectional buffers. DIR (active HIGH) enables data flow from A Ports to B Ports. DIR (active LOW) enables data flow from B Ports to A Ports. #### **Features** - TTL-compatible inputs - A Ports have standard 4 mA totem pole outputs - Typical input hysteresis of 0.5V - B Port high drive source/sink capability of 14 mA - Bidirectional non-inverting buffers - Supports IEEE P1284 Level 1 and Level 2 signaling standards for bidirectional parallel communications between personal computers and printing peripherals - B Port outputs in High Impedance mode during power - Guaranteed 4000V minimum ESD protection ## **Ordering Code:** | Order Number | Package Number | Package Description | | | | | | |--------------|----------------|-----------------------------------------------------------------------------|--|--|--|--|--| | 74ACT1284SC | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide | | | | | | | 74ACT1284MSA | MSA20 | 20-Lead Shrink Small Outline Package (SSOP), EIAJ TYPE II, 5.3mm Wide | | | | | | | 74ACT1284MTC | MTC20 | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | | | | | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. ## **Logic Symbol** ## **Pin Descriptions** | Pin Names | Description | | | | | |------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--|--|--|--| | HD | High Drive Enable input (Active HIGH) | | | | | | DIR | Direction Control Input | | | | | | A <sub>1</sub> - A <sub>4</sub> | Side A Inputs or Outputs | | | | | | B <sub>1</sub> - B <sub>4</sub> | Side B Inputs or Outputs | | | | | | A <sub>5</sub> - A <sub>7</sub> | Side A Inputs | | | | | | A <sub>1</sub> - A <sub>4</sub><br>B <sub>1</sub> - B <sub>4</sub><br>A <sub>5</sub> - A <sub>7</sub><br>B <sub>5</sub> - B <sub>7</sub> | Side B Outputs | | | | | ## **Connection Diagram** FACT™ is a trademark of Fairchild Semiconductor Corporation. ## **Truth Table** | Inp | uts | Outputs | | | |-----|-----|----------------------------------------------------------------------------------|--|--| | DIR | HD | Outputs | | | | L | L | B <sub>1</sub> - B <sub>4</sub> Data to A <sub>1</sub> - A <sub>4</sub> , and | | | | | | A <sub>5</sub> - A <sub>7</sub> Data to B <sub>5</sub> - B <sub>7</sub> (Note 1) | | | | L | Н | B <sub>1</sub> - B <sub>4</sub> Data to A <sub>1</sub> - A <sub>4</sub> , and | | | | | | A <sub>5</sub> - A <sub>7</sub> Data to B <sub>5</sub> - B <sub>7</sub> | | | | Н | L | A <sub>1</sub> - A <sub>7</sub> Data to B <sub>1</sub> - B <sub>7</sub> (Note 2) | | | | Н | Н | A <sub>1</sub> - A <sub>7</sub> Data to B <sub>1</sub> - B <sub>7</sub> | | | Note 1: B<sub>5</sub> - B<sub>7</sub> Open Drain Outputs Note 2: B<sub>1</sub> - B<sub>7</sub> Open Drain Outputs ## **Logic Diagram** ## **Absolute Maximum Ratings**(Note 3) (Note 4) -0.5V to +7.0V Supply Voltage (V<sub>CC</sub>) DC Input Diode Current (I<sub>IK</sub>) $V_1 = -0.5V$ $V_I = V_{CC} + 0.5V$ +20 mA DC Input Voltage (V<sub>I</sub>) A Side -0.5V to $V_{CC} + 0.5V$ DC Input Voltage (V<sub>I</sub>) B Side DC Output Diode Current (I<sub>OK</sub>) -20 mA $V_O = -0.5V$ +20 mA $V_O = V_{CC} + 0.5V$ DC Output Voltage (V<sub>O</sub>) A Side -0.5V to $V_{CC} + 0.5V$ DC Output Voltage ( $V_O$ ) B Side -2V to +7V DC Output Source or Sink Current (I<sub>O</sub>) $\pm$ 50 mA DC V<sub>CC</sub> or Ground Current $\pm$ 50 mA per Output Pin ( $I_{CC}$ or $I_{GND}$ ) $-65^{\circ}C$ to $+150^{\circ}C$ Storage Temperature (T<sub>STG</sub>) ## **Recommended Operating Conditions** Supply Voltage (V<sub>CC</sub>) 4.7V to 5.5V 0V to V<sub>CC</sub> Input Voltage (V<sub>I</sub>) Output Voltage (V<sub>O</sub>) 0V to $V_{CC}$ Operating Temperature (T<sub>A</sub>) -40°C to +85°C **Note 3:** Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT™ circuits outside databook specifications. Note 4: Either voltage limit or current limit is sufficient to protect inputs. #### **DC Electrical Characteristics** | Symbol | Parameter | v <sub>cc</sub> | Guaranteed Limits | | | | Conditions | |------------------|--------------------------------|-----------------|----------------------|---------------------------------------------|----------------------------------------|----------------------------------------|------------------------------------------| | Syllibol | | (V) | $T_A = +25^{\circ}C$ | $T_A = 0^{\circ}C \text{ to } +70^{\circ}C$ | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | Units | Conditions | | V <sub>IH</sub> | Minimum HIGH Level | 4.7 | 2.0 | 2.0 | 2.0 | V | Recognized | | | Input Voltage | | 2.0 | 2.0 | 2.0 | V | High Signal | | V <sub>IL</sub> | Maximum LOW Level | 4.7 | 0.8 | 0.8 | 0.8 | V | Recognized | | | Input Voltage | 5.5 | 0.8 | 0.8 | 0.8 | V | Low Signal | | V <sub>OH</sub> | Minimum HIGH Level | | 4.5 | 4.5 | 4.5 | | $I_{OUT} = -50 \mu A (An)$ | | | Output Voltage | 4.7 | | | | V | $V_{IN} = V_{IL}$ or $V_{IH}$ (Note 5) | | | | | 3.7 | 3.7 | 3.7 | | $I_{OH} = -4 \text{ mA } (A_n)$ | | | | | 2.4 | 2.4 | 2.4 | | $I_{OH} = -14 \text{ mA } (B_n)$ | | $V_{OL}$ | Maximum LOW Level | | 0.2 | 0.2 | 0.2 | | $I_{OUT} = 50 \mu A (An)$ | | | Output Voltage | 4.7 | | | V | $V_{IN} = V_{IL}$ or $V_{IH}$ (Note 5) | | | | | | 0.4 | 0.4 | 0.4 | • | $I_{OH} = 4 \text{ mA } (A_n)$ | | | | | | | | | $I_{OH} = 14 \text{ mA } (B_n)$ | | I <sub>IN</sub> | Maximum Input | | | ±0.1 | ±1.0 | цΑ | $V_I = V_{CC}$ , GND | | | Leakage Current | 5.5 | ±0.1 | | ±1.0 | μΛ | (DIR, A5, A6, A7, HD) | | I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5 | | 1.5 | 1.5 | mA | $V_I = V_{CC} - 2.1V$ | | I <sub>CC</sub> | Maximum Quiescent | 5.5 | 400 | 400 | 500 | | V <sub>IN</sub> = V <sub>CC</sub> or GND | | | Supply Current | 5.5 | 400 | 400 | 300 | μА | AIN = ACC OL GIAD | | I <sub>OZ</sub> | Maximum Output | 5.5 | ±20 | ±20 | ±20 | | $V_0 = V_{CC}$ , GND | | | Leakage Current | 5.5 | ±20 | ±20 | ±20 | μΑ | VO = VCC, GND | | I <sub>OFF</sub> | Maximum B-Side Power Down | 0.0 | 100 | 100 | 100 | uА | V <sub>OLIT</sub> = 5.25V | | | Leakage Current | 0.0 | 100 | 100 | 100 | μΑ | V <sub>OUT</sub> = 5.25 V | | $\Delta_{VT}$ | Input Hysteresis | 5.0 | 0.4 | 0.4 | 0.35 | V | $V_T + - V_{T^-}$ | | R <sub>D</sub> | Maximum Output Impedance | 5.0 | 22 | 22 | 24 | Ω | B <sub>n</sub> (Note 6) | | | Minimum Output Impedance | 5.0 | 8 | 8 | 6 | Ω | B <sub>n</sub> (Note 6) | -20 mA -2V to +7V Note 5: All outputs loaded; thresholds on input associated with output under test. Note 6: This parameter is guaranteed but not tested, characterized only: RD is the measure of the B-Side output impedance with the output in the HIGH # **AC Electrical Characteristics** | | Parameter | $T_A = +25^{\circ}C$ $V_{CC} = 4.7V - 5.5V$ | | $T_A = 0^{\circ}C \text{ to } +70^{\circ}C$<br>$V_{CC} = 4.7V - 5.5V$ | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $V_{CC} = 4.7\text{V} - 5.5\text{V}$ | | Units | Figure<br>Number | |---------------------------------|--------------------------------------------------------------------|---------------------------------------------|------|-----------------------------------------------------------------------|------|------------------------------------------------------------------------------------------|------|-------|------------------| | Symbol | | | | | | | | | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>PHL</sub> | A <sub>1</sub> - A <sub>7</sub> to B <sub>1</sub> - B <sub>7</sub> | 2.0 | 20.0 | 2.0 | 20.0 | 2.0 | 24.0 | ns | Figure 1 | | t <sub>PLH</sub> | A <sub>1</sub> - A <sub>7</sub> to B <sub>1</sub> - B <sub>7</sub> | 2.0 | 20.0 | 2.0 | 20.0 | 2.0 | 24.0 | ns | Figure 2 | | t <sub>PHL</sub> | B <sub>1</sub> - B <sub>4</sub> to A <sub>1</sub> - A <sub>4</sub> | 2.0 | 20.0 | 2.0 | 20.0 | 2.0 | 24.0 | ns | Figure 3 | | t <sub>PLH</sub> | B <sub>1</sub> - B <sub>4</sub> to A <sub>1</sub> - A <sub>4</sub> | 2.0 | 20.0 | 2.0 | 20.0 | 2.0 | 24.0 | ns | Figure 3 | | t <sub>pEnable</sub> | Output Enable Time | 2.0 | 20.0 | 2.0 | 20.0 | 2.0 | 24.0 | ns | Figure 2 | | | HD to B <sub>1</sub> - B <sub>7</sub> | 2.0 | 20.0 | 2.0 | 20.0 | 2.0 | 24.0 | 115 | rigule 2 | | t <sub>pDisable</sub> | Output Disable Time | 2.0 | 20.0 | 2.0 | 20.0 | 2.0 | 24.0 | ns | Figure 2 | | | HD to B <sub>1</sub> - B <sub>7</sub> | 2.0 | | | | | | | | | t <sub>SKEW</sub> | Output Slew Rate | | | | | | | | | | t <sub>PLH</sub> | B <sub>1</sub> - B <sub>7</sub> | 0.05 | 0.40 | 0.05 | 0.40 | 0.05 | 0.40 | V/ns | Figures<br>1, 2 | | $t_{PHL}$ | | | | | | | | | ., _ | | t <sub>r</sub> , t <sub>f</sub> | t <sub>RISE</sub> and t <sub>FALL</sub> | | 120 | | 120 | 120 | 120 | ns | Figure 4 | | | B <sub>1</sub> - B <sub>7</sub> (Note 7) | | | | | | 120 | | (Note 8) | Note 7: Open Drain Note 8: This parameter is guaranteed but not tested, characterized only. Note: Pulse Generator for all pulses; Rate $\leq$ 1.0 MHz; A\_O $\leq$ 500; $t_f \leq$ 2.5 ns, $t_r \leq$ 2.5 ns. ## Capacitance | Symbol | Parameter | Тур | Units | Conditions | |------------------|---------------------|------|-------|-------------------------------------| | C <sub>IN</sub> | Input Capacitance | 4.0 | pF | $V_{CC} = OPEN (HD, DIR A_5 - A_7)$ | | C <sub>I/O</sub> | I/O Pin Capacitance | 12.0 | pF | $V_{CC} = 5.0V$ | # **AC Loading and Waveforms** $t_{\mbox{\scriptsize SLEW}}$ measures between 10% to 90% on the $t_{\mbox{\scriptsize PHL}}$ Transition $\rm t_{SLEW}$ measures between 10% to 90% on the $\rm t_{PLH}$ Transition FIGURE 1. Port A to B Propagation Delay Waveforms FIGURE 2. B Output Test Load and Waveforms FIGURE 3. B to A Direction Test Load and Waveforms for Outputs $A_1$ - $A_4$ FIGURE 4. A to B Direction Test Load and Waveforms for Open Drain $B_1$ - $B_7$ 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC20 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com