

# 8-Bit, 250 MSPS 3.3 V A/D Converter

# AD9480

#### **FEATURES**

**DNL = ± 0.25 LSB INL = ± 0.26 LSB Single 3.3 V supply operation (3.0 V to 3.6 V) Power dissipation of 590 mW at 250 MSPS 1 V p-p analog input range Internal 1.0 V reference Single-ended or differential analog inputs LVDS outputs (ANSI 644 levels) Power-down mode Clock duty-cycle stabilizer** 

#### **APPLICATIONS**

**Digital oscilloscopes Instrumentation and measurement Communications Point-to-point radios Predistortion loops** 

#### **GENERAL DESCRIPTION**

The AD9480 is an 8-bit, monolithic analog-to-digital converter (ADC) optimized for high speed and low power consumption. Small in size and easy to use, the product operates at a 250 MSPS conversion rate, with excellent linearity and dynamic performance over its full operating range.

To minimize system cost and power dissipation, the AD9480 includes an internal reference and track-and-hold circuit. The user only provides a 3.3 V power supply and a differential encode clock. No external reference or driver components are required for many applications.

The digital outputs are LVDS (ANSI 644) compatible with an option of twos complement or binary output format. The output data bits are provided in parallel fashion along with an LVDS output clock, which simplifies data capture.

Fabricated on an advanced BiCMOS process, the AD9480 is available in a 44-lead surface-mount package (TQFP) specified over the industrial temperature range −40°C to +85°C.

#### **FUNCTIONAL BLOCK DIAGRAM**



Figure 1.

#### **PRODUCT HIGHLIGHTS**

- 1. Superior linearity. A DNL of ±0.25 makes the AD9480 suitable for instrumentation and measurement applications.
- 2. Power-down mode. A power-down function may be exercised to bring total consumption down to 15 mW.
- 3. LVDS outputs (ANSI-644). LVDS outputs simplify timing and improve noise performance

**Rev. A** 

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.**

# **TABLE OF CONTENTS**



#### **REVISION HISTORY**



#### 7/04-Revision 0: Initial Version



### <span id="page-2-0"></span>DC SPECIFICATIONS

AVDD = 3.3 V, DRVDD = 3.3 V, T<sub>MIN</sub> = -40°C, T<sub>MAX</sub> = +85°C, A<sub>IN</sub> = -1 dBFS, full scale = 1.0 V, internal reference, differential analog and clock inputs, unless otherwise noted.

#### **Table 1.**

<span id="page-2-1"></span>

<span id="page-2-3"></span><span id="page-2-2"></span>1 Gain error and gain temperature coefficients are based on the ADC only (with a fixed 1 V external reference and a 1 V p-p differential analog input).

<span id="page-2-4"></span>2 Internal reference mode; SENSE = AGND.

<span id="page-2-5"></span><sup>3</sup> External reference mode; VREF driven by external 1.0 V reference; SENSE = AVDD.

<span id="page-2-6"></span> $4$  In FS = 1 V, both analog inputs are 500 mV p-p and out of phase with each other. <sup>5</sup> Power dissipation and current measured with rated encode and a dc analog input (outputs static). See [Figure 13](#page-11-0) for active operation.

### <span id="page-3-0"></span>DIGITAL SPECIFICATIONS

AVDD = 3.3 V, DRVDD = 3.3 V, T<sub>MIN</sub> = -40°C, T<sub>MAX</sub> = +85°C, A<sub>IN</sub> = -1 dBFS, full scale = 1.0 V, internal reference, differential analog and clock inputs, unless otherwise noted.

#### **Table 2.**



<span id="page-3-1"></span>' The common mode for CLOCK inputs can be externally set, such that 0.9 V < CLK ± < 2.6 V.<br><sup>2</sup> S1 is a multilevel logic input, see Ta[ble 8](#page-15-1).<br><sup>3</sup> LVDSBIAS resistor = 3.74 kΩ.

<span id="page-3-2"></span>

### <span id="page-4-0"></span>AC SPECIFICATIONS

 $AVDD = 3.3$  V,  $DRVDD = 3.3$  V,  $T_{MIN} = -40^{\circ}C$ ,  $T_{MAX} = +85^{\circ}C$ ,  $A_{IN} = -1$  dBFS, full scale = 1.0 V, internal reference, differential analog and clock inputs, unless otherwise noted.

**Table 3.** 



1 Nyquist bin energy ignored.

### <span id="page-5-0"></span>SWITCHING SPECIFICATIONS

AVDD = 3.3 V, DRVDD = 3.3 V, differential clock input, DCS enabled, unless otherwise noted.

#### **Table 4.**



<sup>1</sup> Valid time is approximately equal to minimum t<sub>PD</sub>. C<sub>LOAD</sub> equals 5 pF maximum.

#### **TIMING DIAGRAM**



Figure 2. Timing Diagram

### <span id="page-6-0"></span>ABSOLUTE MAXIMUM RATINGS

Thermal impedance  $(\theta_{JA}) = 46.4$ °C/W (4-layer PCB).

#### **Table 5.**



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **EXPLANATION OF TEST LEVELS**

#### **Table 6.**



#### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



### <span id="page-7-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. Pin Configuration



#### **Table 7. Pin Function Descriptions**

1 Pin 43 will self-bias to 1.5 V. It can be left floating (as recommended) or tied to AVDD or ground with no ill effects.

### <span id="page-8-0"></span>**TERMINOLOGY**

#### **Analog Bandwidth**

The analog input frequency at which the spectral power of the fundamental frequency (as determined by the FFT analysis) is reduced by 3 dB.

#### **Aperture Delay**

The delay between the 50% point of the rising edge of the encode command and the instant the analog input is sampled.

#### **Aperture Uncertainty (Jitter)**

The sample-to-sample variation in aperture delay.

#### **Clock Pulse Width/Duty Cycle**

Pulse width high is the minimum amount of time that the clock pulse should be left in a Logic 1 state to achieve rated performance; pulse width low is the minimum time that the clock pulse should be left in a low state. See the timing implications of changing  $t<sub>EH</sub>$  in the Clocking the AD9480 section. At a given clock rate, these specifications define an acceptable clock duty cycle.

#### **Crosstalk**

Coupling onto one channel being driven by a low level (−40 dBFS) signal when the adjacent interfering channel is driven by a full-scale signal.

### **Differential Analog Input Resistance, Differential Analog**

**Input Capacitance, and Differential Analog Input Impedance**  The real and complex impedances measured at each analog input port. The resistance is measured statically, and the capacitance and differential input impedances are measured with a network analyzer.

#### **Differential Analog Input Voltage Range**

The peak-to-peak differential voltage that must be applied to the converter to generate a full-scale response. Peak differential voltage is computed by observing the voltage on a single pin and subtracting the voltage from the other pin, which is 180° out of phase. Peak-to-peak differential is computed by rotating the inputs phase 180° and taking the peak measurement again. The difference is then computed between both peak measurements.

#### **Differential Nonlinearity**

The deviation of any code width from an ideal 1 LSB step.

#### **Effective Number of Bits**

The effective number of bits (ENOB) is calculated by the measured SINAD based on (assuming full-scale input)

$$
ENOB = \frac{SINAD_{MEASURED} - 1.76 \text{ dB}}{6.02}
$$

#### **Full-Scale Input Power**

Expressed in dBm. Computed by



#### **Gain Error**

The difference between the measured and ideal full-scale input voltage range of the ADC.

#### **Harmonic Distortion, Second**

The ratio of the rms signal amplitude to the rms value of the second harmonic component, reported in dBc.

#### **Harmonic Distortion, Third**

The ratio of the rms signal amplitude to the rms value of the third harmonic component, reported in dBc.

#### **Integral Nonlinearity**

The deviation of the transfer function from a reference line measured in fractions of 1 LSB using a best straight line determined by a least square curve fit.

#### **Minimum Conversion Rate**

The encode rate at which the SNR of the lowest analog signal frequency drops by no more than 3 dB below the guaranteed limit.

#### **Maximum Conversion Rate**

The encode rate at which parametric testing is performed.

#### **Output Propagation Delay**

The delay between a differential crossing of CLK+ and CLK− and the time when all output data bits are within valid logic levels.

#### **Noise (For Any Range Within the ADC)**

This value includes both thermal and quantization noise.

$$
V_{noise} = \sqrt{Z \times .001 \times 10 \left(\frac{FS_{dBm} - SNR_{dBc} - Signal_{dBFS}}{10}\right)}
$$

where:

Z is the input impedance.

FS is the full scale of the device for the frequency in question. SNR is the value for the particular input level.

Signal is the signal level within the ADC reported in dB below full scale.

#### **Power Supply Rejection Ratio**

The ratio of a change in input offset voltage to a change in power supply voltage.

#### **Signal-to-Noise and Distortion (SINAD)**

The ratio of the rms signal amplitude (set 1 dB below full scale) to the rms value of the sum of all other spectral components, including harmonics, but excluding dc.

#### **Signal-to-Noise Ratio (Without Harmonics)**

The ratio of the rms signal amplitude (set at 1 dB below full scale) to the rms value of the sum of all other spectral components, excluding the first five harmonics and dc.

#### **Spurious-Free Dynamic Range (SFDR)**

The ratio of the rms signal amplitude to the rms value of the peak spurious spectral component. The peak spurious component may or may not be a harmonic. It also may be reported in dBc (that is, degrades as signal level is lowered) or dBFS (that is, always related back to converter full scale).

#### **Two-Tone Intermodulation Distortion Rejection**

The ratio of the rms value of either input tone to the rms value of the worst third-order intermodulation product in dBc.

#### **Two-Tone SFDR**

The ratio of the rms value of either input tone to the rms value of the peak spurious component. The peak spurious component may or may not be an IMD product. It also may be reported in dBc (that is, degrades as signal level is lowered) or in dBFS (that is, always relates back to converter full scale).

#### **Worst Other Spur**

The ratio of the rms signal amplitude to the rms value of the worst spurious component (excluding the second and third harmonic), reported in dBc.

#### **Transient Response Time**

The time it takes for the ADC to reacquire the analog input after a transient from 10% above negative full scale to 10% below positive full scale.

#### **Out-of-Range Recovery Time**

The time it takes for the ADC to reacquire the analog input after a transient from 10% above positive full scale to 10% above negative full scale, or from 10% below negative full scale to 10% below positive full scale.

### <span id="page-10-2"></span><span id="page-10-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

AVDD, DRVDD = 3.3 V, T = 25°C,  $A_{IN}$  differential drive, FS = 1, unless otherwise noted.





<span id="page-10-1"></span>Figure 6. FFT:  $f_s = 250$  MSPS,  $A_N = 70$  MHz  $@ -1$  dBFS, Single-Ended Input



Figure 7. FFT:  $f_s = 250$  MSPS,  $A_{IN} = 170$  MHz @  $-1$  dBFS



Figure 8. Analog Input Frequency Sweep,  $A_{IN} = -1$  dBFS, FS = 1 V,  $f_s = 250$  MSPS

![](_page_10_Figure_10.jpeg)

Figure 9. Analog Input Frequency Sweep, A<sub>IN</sub> = −1 dBFS,  $FS = 0.75$  V,  $f_S = 250$  MSPS

<span id="page-11-0"></span>![](_page_11_Figure_1.jpeg)

Figure 10. SNR, SINAD, SFDR vs. Sample Clock Frequency, A<sub>IN</sub> = 70 MHz @ −1 dBFS

![](_page_11_Figure_3.jpeg)

Figure 11. SFDR vs.  $A_{IN}$  Input Level;  $A_{IN}$  = 70 MHz @ 250 MSPS

![](_page_11_Figure_5.jpeg)

![](_page_11_Figure_6.jpeg)

![](_page_11_Figure_7.jpeg)

Figure 13. IAVDD and IDRVDD VS. Clock Rate, CLOAD = 5 pF AIN = 70 MHz @ -1 dBFS

![](_page_11_Figure_9.jpeg)

Figure 14. SNR, SINAD vs. Clock Pulse Width High,  $\overline{A}_{IN}$  = 70 MHz  $\overline{\omega}$  –1 dBFS, 250 MSPS, DCS On/Off

![](_page_11_Figure_11.jpeg)

Figure 15. SNR, SINAD, and SFDR vs. VREF in External Reference Mode,  $A_{IN}$  = 70 MHz  $\omega$  –1 dBFS, 250 MSPS

![](_page_12_Figure_1.jpeg)

Figure 17. SINAD, SFDR vs. Temperature, AIN = 70 MHz @ −1 dBFS, 250 MSPS

![](_page_12_Figure_3.jpeg)

Figure 18. VREF Sensitivity to AVDD

![](_page_12_Figure_5.jpeg)

Figure 19. SNR, SINAD, and SFDR vs. Supply Voltage, A<sub>IN</sub> = 70.3 MHz @ −1 dBFS, 250 MSPS

![](_page_12_Figure_7.jpeg)

![](_page_12_Figure_8.jpeg)

Figure 21. Typical INL Plot, A<sub>IN</sub> = 10.3 MHz @ -0.5 dBFS, 250 MSPS

Figure 20. Typical DNL Plot, A<sub>IN</sub> = 10.3 MHz @ -0.5 dBFS, 250 MSPS

![](_page_13_Figure_1.jpeg)

Figure 22. Propagation Delay Adder vs. Temperature

![](_page_13_Figure_3.jpeg)

Figure 23. LVDS Output Swing, Common-Mode Voltage vs. RSET, Placed at LVDSBIAS

### <span id="page-14-0"></span>EQUIVALENT CIRCUITS

![](_page_14_Figure_2.jpeg)

![](_page_14_Figure_3.jpeg)

![](_page_14_Figure_4.jpeg)

![](_page_14_Figure_5.jpeg)

![](_page_14_Figure_6.jpeg)

![](_page_14_Figure_7.jpeg)

![](_page_14_Figure_8.jpeg)

![](_page_14_Figure_9.jpeg)

Figure 28. LVDSBIAS Input

![](_page_14_Figure_11.jpeg)

Figure 29. LVDS Data, DCO Outputs

# <span id="page-15-1"></span><span id="page-15-0"></span>APPLICATION NOTES

The AD9480 uses a 1.5-bit per stage architecture. The analog inputs drive an integrated high bandwidth track-and-hold circuit that samples the signal prior to quantization by the 8-bit core. For ease of use, the part includes an on-board reference and input logic that accepts TTL, CMOS, or LVPECL levels. The digital output logic levels are LVDS (ANSI 644 compatible).

#### <span id="page-15-3"></span>**CLOCKING THE AD9480**

Any high speed ADC is extremely sensitive to the quality of the sampling clock provided by the user. A track-and-hold circuit is essentially a mixer, and any noise, distortion, or timing jitter on the clock is combined with the desired signal at the A/D output. Considerable care has been taken in the design of the CLOCK input of the AD9480, and the user is advised to give commensurate thought to the clock source.

The AD9480 has an internal clock duty-cycle stabilization circuit that locks to the rising edge of CLOCK and optimizes timing internally for sample rates between 100 MSPS and 250 MSPS. This allows for a wide range of input duty cycles at the input without degrading performance. Jitter on the rising edge of the input is still of paramount concern and is not reduced by the internal stabilization circuit. The duty-cycle control loop does not function for clock rates less than 70 MHz nominally. The loop is associated with a time constant that needs to be considered in applications where the clock rate can change dynamically, requiring a wait time of 5 µs after a dynamic clock frequency increase before valid data is available. The clock duty-cycle stabilizer can be disabled at Pin 28 (S1).

The clock inputs are internally biased to 1.5 V (nominal) and support either differential or single-ended signals. For best dynamic performance, a differential signal is recommended. An MC100LVEL16 performs well in the circuit to drive the clock inputs (ac coupling is optional). If the clock buffer is greater than 2 inches from the ADC, a standard LVPECL termination may be required instead of the simple pull-down termination, as shown in [Figure 30.](#page-15-4)

<span id="page-15-4"></span>![](_page_15_Figure_7.jpeg)

Figure 30. Clocking the AD9480

#### **ANALOG INPUTS**

The analog input to the AD9480 is a differential buffer. For best dynamic performance, impedances at VIN+ and VIN− should match. Optimal performance is obtained when the analog inputs are driven differentially. SNR and SINAD performance can degrade if the analog input is driven with a single-ended signal; however, performance can be adequate for some applications (see [Figure 6\)](#page-10-1). The analog inputs self-bias to approximately 1.9 V; this common-mode voltage can be externally overdriven by approximately ±300 mV if required.

A wideband transformer, such as the Mini-Circuits® ADT1-1WT, can provide the differential analog inputs for applications that require a single-ended-to-differential conversion. Note that the filter and center-tap capacitor on the secondary side is optional and dependent on application requirements. An RC filter at the secondary side helps reduce any wideband noise aliased by the ADC.

![](_page_15_Figure_12.jpeg)

Figure 31. Driving the ADC with an RF Transformer

For dc-coupled applications, the AD8138/AD8139 or AD8351 can serve as a convenient ADC driver, depending on requirements. [Figure 32 s](#page-15-5)hows an example with the AD8138. The AD9480 PCB has an optional AD8351 on board, as shown in [Figure 41](#page-21-1) and [Figure 42.](#page-22-0) The AD8351 typically yields better performance for frequencies greater than 30 MHz to 40 MHz.

<span id="page-15-5"></span>![](_page_15_Figure_15.jpeg)

Figure 32. Driving the ADC with the AD8138

<span id="page-15-2"></span>![](_page_15_Picture_381.jpeg)

![](_page_15_Picture_382.jpeg)

<span id="page-16-0"></span>The AD9480 can be easily configured for different full-scale ranges. See the [Voltage Reference s](#page-16-2)ection for more information. Optimal performance is achieved with a 1 V p-p analog input.

![](_page_16_Figure_2.jpeg)

#### <span id="page-16-2"></span>**VOLTAGE REFERENCE**

A stable and accurate 1.0 V reference is built into the AD9480. Users can choose this internal reference or provide an external reference for greater accuracy and flexibility. [Figure 35 s](#page-16-3)hows the typical reference variation with temperature. [Table 9](#page-16-1)  summarizes the available reference configurations.

![](_page_16_Figure_5.jpeg)

Figure 34. Internal Reference Equivalent Circuit

#### **Fixed Reference**

The internal reference can be configured for a differential span of 1 V p-p (see [Figure 37\)](#page-16-4). It is recommended to place a 0.1 µF capacitor as close as possible to the VREF pin; a 10 µF capacitor is also required (see the PCB layout for guidance). If the internal reference of the AD9480 is used to drive multiple converters to improve gain matching, the loading of the reference by the other converters must be considered. [Figure 37](#page-16-4)  depicts how the internal reference voltage is affected by loading.

<span id="page-16-3"></span>![](_page_16_Figure_9.jpeg)

Figure 35. Typical Reference Variation with Temperature

![](_page_16_Figure_11.jpeg)

<span id="page-16-4"></span>Figure 36. Internal Fixed Reference (1 V p-p)

![](_page_16_Figure_13.jpeg)

Figure 37. Internal VREF vs. Load Current

#### <span id="page-16-1"></span>**Table 9. Reference Configurations**

![](_page_16_Picture_281.jpeg)

#### <span id="page-17-0"></span>**External Reference**

An external reference can be used for greater accuracy and temperature stability when required. The gain of the AD9480 can also be varied using this configuration. A voltage output DAC can be used to set VREF, providing for a means to digitally adjust the full-scale voltage. VREF can be externally set to voltages from 0.75 V to 1.5 V; optimum performance is typically obtained at VREF = 1 V. (See the [Typical Performance](#page-10-2)  [Characteristics s](#page-10-2)ection.)

![](_page_17_Figure_3.jpeg)

![](_page_17_Figure_4.jpeg)

#### **Programmable Reference**

The programmable reference can be used to set a differential input span anywhere between 0.75 V p-p and 1.5 V p-p by using an external resistor divider. The sense pin will self-bias to 0.5 V, and the resulting VREF is equal to  $0.5 \times (1 + R1/R2)$ . It is recommended to keep the sum of  $R1 + R2 \ge 10$  k $\Omega$  to limit VREF loading (for VREF = 1.5 V, set R1 equal to 7 k $\Omega$  and R2 equal to 3.5 kΩ).

![](_page_17_Figure_7.jpeg)

Figure 39. Programmable Reference

#### **DIGITAL OUTPUTS**

LVDS outputs are available when a 3.7 k $\Omega$  RSET resistor is placed at Pin 42 (LVDSBIAS) to ground. The RSET resistor current (~1.2 V/RSET) is ratioed on-chip, setting the output current at each output equal to a nominal 3.5 mA with an RSET of 3.74 kΩ. Varying the RSET current also linearly changes the LVDS output current, resulting in a variable output swing for a fixed termination resistance.

A 100 Ω differential termination resistor placed at the LVDS receiver inputs results in a nominal 350 mV swing at the receiver. LVDS mode facilitates interfacing with LVDS receivers in custom ASICs and FPGAs that have LVDS capability for superior switching performance in noisy environments. Single point-to-point net topologies are recommended with a 100  $\Omega$ termination resistor as close to the receiver as possible. Keep the trace length 3 inches to 4 inches maximum and the differential output trace lengths as equal as possible.

![](_page_17_Picture_357.jpeg)

![](_page_17_Picture_358.jpeg)

#### **INTERLEAVING TWO AD9480s**

Instrumentation applications may prefer to interleave or pingpong two AD9480s to achieve twice the sample rate, or 500 MSPS. In these applications, it is important to match the gain and offset of the two ADCs. Varying the reference voltage allows the gain of the ADCs to be adjusted; external dc offset compensation can be used to reduce offset mismatch between two ADCs. The sampling phase offset between the two ADCs is extremely important as well and requires very low skew between clock signals driving the ADCs (<2 ps clock skew for a 100 MHz analog input frequency).

#### **DATA CLOCK OUT**

An LVDS data clock is available at DCO+ and DCO−. These clocks can facilitate latching off-chip, providing a low skew clocking solution. The on-chip delay of the DCO clocks tracks with the on-chip delay of the data bits (under similar loading), such that the variation between  $T_{PD}$  and  $T_{CPD}$  is minimized. It is recommended to keep the trace lengths on the data and DCO pins matched and to 3 inches to 4 inches maximum. The output and DCO outputs should be designed for a differential characteristic impedance of 100  $\Omega$  and terminated differentially at the receiver with 100  $Ω$ .

#### **POWER-DOWN**

The chip can be placed in a low power state by driving the PDWN pin to logic high. Typical power-down dissipation is 15 mW. The data outputs and DCO outputs are high impedance in power-down state. The time it takes to go into power-down from assertion of PDWN is one cycle; recovery from powerdown is accomplished in three cycles.

### <span id="page-18-0"></span>AD9480 EVALUATION BOARD

The AD9480 evaluation board offers an easy way to test the device. It requires a clock source, an analog input signal, and a 3.3 V power supply. The clock source is buffered on the board to provide the clocks for the ADC and a data-ready signal. The digital outputs and output clocks are available at a 40-pin connector, P10. The board has several modes of operation and is shipped in the following configuration:

- Offset binary
- Internal voltage reference

#### **POWER CONNECTOR**

Power is supplied to the board via two detachable 4-pin power strips.

#### **Table 11. Power Connector**

![](_page_18_Picture_336.jpeg)

<sup>1</sup> AVDD, DRVDD, and VCTRL are the minimum required power connections. <sup>2</sup>LVEL16 clock buffer can be powered from AVDD or VCTRL LVEL16 buffer jumper.

#### **ANALOG INPUTS**

The evaluation board accepts a 700 mV p-p analog input signal centered at ground at SMB Connector J3. This signal is terminated to ground through 50  $\Omega$  by R22. The input can be alternatively terminated at the T1 transformer secondary by R21 and R28. T1 is a wideband RF transformer that provides the single-ended-to-differential conversion, allows the ADC to be driven differentially, and minimizes even-order harmonics. An optional transformer, T4, can be placed, if desired (remove T1, as shown in [Figure 41](#page-21-1) and [Figure 42\)](#page-22-0).

The analog signal can be low-pass filtered by R31, C8, and R29, C9 at the ADC input.

#### **GAIN**

Full scale is set by the sense jumper. This jumper applies a bias to the SENSE pin to vary the full-scale range; the default position is  $SENSE =$  ground, setting the full scale to 1 V p-p.

#### **OPTIONAL OPERATIONAL AMPLIFIER**

The PCB has been designed to accommodate an optional AD8351 op amp, which can serve as a convenient solution for dc-coupled applications. To use the AD8351 op amp, remove R29, R31, and C3. Populate R40, R43, and R47 with 25 Ω resistors, and populate C24, C28, C29, C30, C31, and C32 with 0.1 μF capacitors. Populate R38, R39, and R51 with a 10  $\Omega$ resistor, and R44 and R45 with a 1 kΩ resistor. Populate R41

with a 1.2 kΩ resistor and R42 with a 100 Ω resistor. Populate R52 with a 10 k $\Omega$  resistor.

#### **CLOCK**

The clock input is terminated to ground through 50  $\Omega$  at SMA Connector J1. The input is ac-coupled to a high speed differential receiver (LVEL16) that provides the required low jitter and fast edge rates needed for best performance. J1 input should be >0.5 V p-p. Power to the LVEL16 is set to VCTRL (default) or AVDD by jumper placement at the device.

#### **OPTIONAL CLOCK BUFFER**

The PCB has been designed to accommodate the SNLVDS1 line driver. The SNLVDS1 is used as a high speed LVDS-level optional encode clock. To use this clock, remove C2, C5, and C6. Place a 0.1 µF capacitor on C34, C35, and C26. Place a 10  $\Omega$ resistor on R48, a 100 Ω resistor on R6, and a 0 Ω resistor on R49 and R53. For best results using the LVDS line driver, J1 input should be  $>2.5$  V p-p.

#### **OPTIONAL XTAL**

The PCB has been designed to accommodate an optional crystal oscillator that can serve as a convenient clock source. The footprint can accept both through-hole and surface-mount devices, including Vectron XO-400 and Vectron VCC6 family oscillators.

![](_page_18_Figure_24.jpeg)

Figure 40. XTAL Footprint

To use either crystal, populate C26 and C27 with 0.1 µF capacitors. Populate R49 and R53 with 0 Ω resistors. Place 1 kΩ resistors on R54, R55, R56, and R57 and remove C6 and C5. If the Vectron VCC6 family crystal is being used, populate R48 with a 10  $\Omega$  resistor. If using the XO-400 crystal, place Jumper E21 or Jumper E22 to Jumper E23.

#### <span id="page-19-0"></span>**VOLTAGE REFERENCE**

The AD9480 has an internal 1 V reference mode. The ADC uses the internal 1 V reference as the default when SENSE is set to ground. An optional on-board external 1.0 V reference (ADR510) can be used by setting the SENSE jumper to AVDD, by placing a jumper on E20 to E3, and by placing a 0  $\Omega$  resistor on R36. When using an external programmable reference (R20, R30), the SENSE jumper must be removed.

#### **DATA OUTPUTS**

The off-chip drivers provide LVDS-compatible output levels with an LVDS RSET resistor of 3.74 kΩ.

The ADC digital outputs can be terminated on the board by 100  $Ω$  resistors at the connector if receiving logic does not have the required termination resistance. (The on-chip LVDS output drivers require a far-end, 100  $\Omega$  differential termination.)

# <span id="page-20-0"></span>EVALUATION BOARD BILL OF MATERIALS (BOM)

**Table 12.** 

![](_page_20_Picture_151.jpeg)

<span id="page-21-0"></span>PCB SCHEMATICS

<span id="page-21-1"></span>![](_page_21_Figure_2.jpeg)

Figure 41. PCB Schematic (1 of 2)

<span id="page-22-0"></span>![](_page_22_Figure_0.jpeg)

Figure 42. PCB Schematic (2 of 2)

#### Rev. A | Page 23 of 28

### <span id="page-23-0"></span>PCB LAYERS

![](_page_23_Figure_2.jpeg)

![](_page_24_Figure_1.jpeg)

Figure 47. PCB Bottom-Side Copper Routing

Figure 48. PCB Bottom-Side Silkscreen

# <span id="page-25-0"></span>OUTLINE DIMENSIONS

![](_page_25_Figure_2.jpeg)

**COMPLIANT TO JEDEC STANDARDS MS-026ACB**

Figure 49. 44-Lead Thin Plastic Quad Flat Package [TQFP] (SU-44) Dimensions shown in millimeters

#### **ORDERING GUIDE**

<span id="page-25-2"></span>![](_page_25_Picture_210.jpeg)

<span id="page-25-3"></span> $1 Z = Pb$ -free part.

<span id="page-25-4"></span>2 Optimized differential nonlinearity.

<span id="page-25-5"></span><span id="page-25-1"></span>3 Evaluation board shipped with AD9480BSUZ-250 installed.

# **NOTES**

# **NOTES**

![](_page_27_Picture_2.jpeg)

www.analog.com

**©2005 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D04619–0–4/05(A)** 

Rev. A | Page 28 of 28