



Sample &

Buy







TPA2005D1-Q1

SLOS474E-AUGUST 2005-REVISED MARCH 2016

## TPA2005D1-Q1 1.4-W Mono Filter-Free Class-D Audio Power Amplifier

## 1 Features

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 3 (DRB and DGN package non T-suffix): -40°C to +85°C Ambient Operating Temperature Range
  - Device Temperature Grade 2 (DGN package T-suffix): -40°C to +105°C Ambient Operating Temperature Range
  - Device HBM Classification Level 2
  - Device CDM Classification Level C5
- 1.4 W Into 8 Ω From a 5-V Supply at THD = 10% (Typical)
- Maximum Battery Life and Minimum Heat
  - Efficiency With an 8-Ω Speaker:
    - 84% at 400 mW
    - 79% at 100 mW
  - 2.8-mA Quiescent Current
  - 0.5-µA Shutdown Current
- Only Three External Components
  - Optimized PWM Output Stage Eliminates LC Output Filter
  - Internally Generated 250-kHz Switching Frequency Eliminates Capacitor and Resistor
  - Improved PSRR (-71 dB at 217 Hz) and Wide Supply Voltage (2.5 V to 5.5 V) Eliminates Need for a Voltage Regulator
  - Fully Differential Design Reduces RF Rectification and Eliminates Bypass Capacitor
  - Improved CMRR Eliminates Two Input Coupling Capacitors
- Space-Saving Packages

- 3 mm × 3 mm SON package (DRB)
- 3 mm × 5 mm MSOP-PowerPAD<sup>™</sup> Package (DGN)

## 2 Applications

- Cluster
- Head Unit
- Telematics
- Emergency Call (eCall)
- Noise Generator

## **3 Description**

The TPA2005D1-Q1 device is a 1.4-W high-efficiency filter-free class-D audio power amplifier in a SON or MSOP-PowerPAD package that requires only three external components.

Features like 84% efficiency, -71-dB PSRR at 217 Hz, improved RF-rectification immunity, and 15-mm<sup>2</sup> total PCB area make TPA2005D1-Q1 ideal for low-power audio applications in infotainment and cluster.

The device allows for independent gain control by summing the signals from each function while minimizing noise to only 48  $\mu$ V<sub>RMS</sub>. Additionally, the TPA2005D1-Q1 device offers fast start-up time of 9 ms with minimal pop and has short circuit and thermal protection.

| PART NUMBER  | PACKAGE           | BODY SIZE (NOM)   |  |
|--------------|-------------------|-------------------|--|
| TPA2005D1-Q1 | MSOP-PowerPAD (8) | 3.00 mm × 3.00 mm |  |
| TPA2005DT-QT | SON (8)           | 3.00 mm × 3.00 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



**Application Circuit** 

Copyright © 2016, Texas Instruments Incorporated



## **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Dev  | ice Comparison Table 3             |
| 6 | Pin  | Configuration and Functions 3      |
| 7 | Spe  | cifications 4                      |
|   | 7.1  | Absolute Maximum Ratings 4         |
|   | 7.2  | ESD Ratings 4                      |
|   | 7.3  | Recommended Operating Conditions 4 |
|   | 7.4  | Thermal Information 4              |
|   | 7.5  | Electrical Characteristics 5       |
|   | 7.6  | Operating Characteristics 5        |
|   | 7.7  | Typical Characteristics 6          |
| 8 | Para | ameter Measurement Information 11  |
| 9 | Deta | ailed Description 12               |
|   | 9.1  | Overview 12                        |
|   | 9.2  | Functional Block Diagram 12        |
|   |      |                                    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision D (December 2015) to Revision E

| • | Changed the $\theta_{JA}$ value and resulting value maximum ambient-temperature equation in the <i>Efficiency and Thermal</i> |    |
|---|-------------------------------------------------------------------------------------------------------------------------------|----|
|   | Information section                                                                                                           | 13 |

14

#### Changes from Revision C (March 2010) to Revision D

| • | Added Applications, ESD Rating table, Feature Description section, Device Functional Modes, Application and |     |
|---|-------------------------------------------------------------------------------------------------------------|-----|
|   | Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation      |     |
|   | Support section, and Mechanical, Packaging, and Orderable Information section                               | . 1 |
| • | Deleted Ordering Information table. See POA in the back of document.                                        | . 1 |
| • | Added R <sub>L</sub> Load resistance, to the Abs Max Ratings Table                                          | 4   |
| • | Changed Storage temperature From: -65°C to 85°C To: -65°C to 150°C                                          | 4   |
| • | Deleted Dissipation Ratings table and added Thermal Information table.                                      | . 4 |
| • | Updated Efficiency and Thermal Information                                                                  | 13  |

2

#### 10 Application and Implementation...... 19 10.1 Application Information..... 19 10.2 Typical Application ..... 19 11 Power Supply Recommendations ...... 22 11.1 Power Supply Decoupling Capacitors...... 22 12.1 Layout Guidelines ..... 23 12.2 Layout Example ..... 24 13 Device and Documentation Support ...... 25 13.1 Documentation Support ..... 25 13.2 13.4 Electrostatic Discharge Caution ...... 25 13.5 Glossary ...... 25 Mechanical, Packaging, and Orderable

9.3 Feature Description..... 12 9.4 Device Functional Modes...... 16

EXAS

#### Page

Page



## 5 Device Comparison Table

| DEVICE<br>NUMBER | SPEAKER<br>CHANNELS | SPEAKER AMP<br>TYPE | OUTPUT POWER<br>(W) | PSRR (dB) | SUPPLY MIN (V) | SUPPLY MAX (V) |
|------------------|---------------------|---------------------|---------------------|-----------|----------------|----------------|
| TPA2005D1-Q1     | Mono                | Class D             | 1.4                 | 75        | 2.5            | 5.5            |
| TPA2000D1-Q1     | Mono                | Class D             | 2                   | 77        | 2.7            | 5.5            |

## 6 Pin Configuration and Functions





**DGN Package** 

The thermal pad of the DRB and DGN packages must be electrically and thermally connected to a ground plane.

#### **Pin Functions**

| PIN<br>NAME NO. |   | I/O | DECODIDITION                                   |  |
|-----------------|---|-----|------------------------------------------------|--|
|                 |   | 1/0 | DESCRIPTION                                    |  |
| IN-             | 4 | Ι   | Negative differential input                    |  |
| IN+             | 3 | I   | Positive differential input                    |  |
| V <sub>DD</sub> | 6 | Ι   | Power supply                                   |  |
| V <sub>O+</sub> | 5 | 0   | Positive BTL output                            |  |
| GND             | 7 | I   | High-current ground                            |  |
| V <sub>O-</sub> | 8 | 0   | Negative BTL output                            |  |
| SHUTDOWN        | 1 | I   | Shutdown terminal (active low logic)           |  |
| NC              | 2 | —   | No internal connection                         |  |
| Thermal Pad     |   | _   | Must be soldered to a grounded pad on the PCB. |  |

## 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                |                            | MIN      | MAX              | UNIT |
|------------------|--------------------------------|----------------------------|----------|------------------|------|
| v                | Supply voltage <sup>(2)</sup>  | In active mode             | -0.3     | 6                | V    |
| V <sub>DD</sub>  |                                | In SHUTDOWN mode           | -0.3     | 7                | V    |
| VI               | Input voltage                  |                            | -0.3     | $V_{DD}$ + 0.3 V | V    |
| Б                | Load resistance                | $2.5 \le V_{DD} \le 4.2 V$ | 3.2      |                  | Ω    |
| RL               |                                | $4.2 < V_{DD} \le 6 V$     | 6.4      |                  | Ω    |
| т                | Operating free-air temperature | Non T-suffix               | -40      | 85               | °C   |
| T <sub>A</sub>   |                                | temperature                | T-suffix | -40              | 105  |
| TJ               | Operating junction temp        | perature                   | -40      | 150              | °C   |
| T <sub>stg</sub> | Storage temperature            |                            | -65      | 150              | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) For the MSOP (DGN) package option, the maximum V<sub>DD</sub> should be limited to 5 V if short-circuit protection is desired.

### 7.2 ESD Ratings

|                 |                             |                                                         | VALUE | UNIT |
|-----------------|-----------------------------|---------------------------------------------------------|-------|------|
| . v             |                             | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | M    |
| V <sub>(E</sub> | SD) Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±1000 | v    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 7.3 Recommended Operating Conditions

|                 |                                |                                        | MIN | MAX            | UNIT |
|-----------------|--------------------------------|----------------------------------------|-----|----------------|------|
| $V_{DD}$        | Supply voltage                 |                                        | 2.5 | 5.5            | V    |
| VIH             | High-level input voltage       | SHUTDOWN                               | 2   | $V_{DD}$       | V    |
| VIL             | Low-level input voltage        | SHUTDOWN                               | 0   | 0.7            | V    |
| RI              | Input resistor                 | Gain ≤ 20 V/V (26 dB)                  | 15  |                | kΩ   |
| V <sub>IC</sub> | Common-mode input voltage      | $V_{DD}$ = 2.5 V, 5.5 V, CMRR ≤ -49 dB | 0.5 | $V_{DD} - 0.8$ | V    |
| т               | Operating free air temperature | Non T-suffix                           | -40 | 85             | °C   |
| IA              | Operating free-air temperature | T-suffix                               | -40 | 105            | U    |

#### 7.4 Thermal Information

|                       |                                                                                                                                                                                                                                                                                                                                                  | TPA200 | DGN<br>(MSOP<br>PowerPAD)         UNIT           8 PINS         0           57         °C/W           53.8         °C/W           33.7         °C/W           1.9         °C/W |      |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|                       | THERMAL METRIC <sup>(1)</sup> DRB (SON)(MSOP<br>PowerPAD)UNIT8 PINS8 PINS8 PINSJunction-to-ambient thermal resistance49.557°C/WJunction-to-case (top) thermal resistance62.153.8°C/WJunction-to-board thermal resistance24.833.7°C/WJunction-to-top characterization parameter1.31.9°C/WJunction-to-board characterization parameter24.933.4°C/W |        |                                                                                                                                                                                |      |
|                       |                                                                                                                                                                                                                                                                                                                                                  | 8 PINS | 8 PINS                                                                                                                                                                         |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance                                                                                                                                                                                                                                                                                                           | 49.5   | 57                                                                                                                                                                             | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance                                                                                                                                                                                                                                                                                                        | 62.1   | 53.8                                                                                                                                                                           | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance                                                                                                                                                                                                                                                                                                             | 24.8   | 33.7                                                                                                                                                                           | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter                                                                                                                                                                                                                                                                                                       | 1.3    | 1.9                                                                                                                                                                            | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter                                                                                                                                                                                                                                                                                                     | 24.9   | 33.4                                                                                                                                                                           | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance                                                                                                                                                                                                                                                                                                     | 6.9    | 6.4                                                                                                                                                                            | °C/W |

(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, SPRA953.

### 7.5 Electrical Characteristics

 $T_A = -40^{\circ}C$  to 85°C (unless otherwise noted)

|                     | PARAMETER                                       | TEST COND                                                                                                    | ITIONS                                                                | MIN                                                        | TYP                                                        | MAX                                                         | UNIT |  |
|---------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------|------|--|
| V <sub>OS</sub>     | Output offset voltage (measured differentially) | $V_{I} = 0 V, A_{V} = 2 V/V, V_{DD} = 2.5$                                                                   | $V_{\rm I}$ = 0 V, $A_{\rm V}$ = 2 V/V, $V_{\rm DD}$ = 2.5 V to 5.5 V |                                                            |                                                            | 25                                                          | mV   |  |
| PSRR                | Power-supply rejection ratio                    | V <sub>DD</sub> = 2.5 V to 5.5 V                                                                             |                                                                       |                                                            | -75                                                        | -55                                                         | dB   |  |
|                     |                                                 | $V_{DD} = 2.5 V \text{ to } 5.5 V,$                                                                          | $T_A = 25^{\circ}C$                                                   |                                                            | -68                                                        | -49                                                         |      |  |
| CMRR                | Common-mode rejection ratio                     | $V_{IC} = V_{DD} / 2 \text{ to } 0.5 \text{ V},$<br>$V_{IC} = V_{DD} / 2 \text{ to } V_{DD} - 0.8 \text{ V}$ | $T_A = -40^{\circ}C$ to $85^{\circ}C$                                 |                                                            |                                                            | -35                                                         | dB   |  |
| I <sub>IH</sub>     | High-level input current                        | $V_{DD} = 5.5 \text{ V}, \text{ V}_{I} = 5.8 \text{ V}$                                                      |                                                                       |                                                            |                                                            | 50                                                          | μA   |  |
|                     |                                                 | N 55N N 00N                                                                                                  | $T_A = -40^{\circ}C$ to $85^{\circ}C$                                 |                                                            |                                                            | 4                                                           |      |  |
| I <sub>IL</sub>     | Low-level input current                         | $V_{DD} = 5.5 \text{ V}, \text{ V}_{I} = 0.3 \text{ V}$                                                      | $T_A = -40^{\circ}C$ to $105^{\circ}C$                                |                                                            |                                                            | 12                                                          | μA   |  |
|                     | Quiescent current                               | V <sub>DD</sub> = 5.5 V, no load                                                                             |                                                                       |                                                            | 3.4                                                        | 4.5                                                         | mA   |  |
| I <sub>(Q)</sub>    |                                                 | $V_{DD} = 3.6 \text{ V}, \text{ no load}$                                                                    |                                                                       |                                                            | 2.8                                                        |                                                             |      |  |
|                     |                                                 | $V_{DD}$ = 2.5 V, no load                                                                                    |                                                                       |                                                            | 2.2                                                        | 3.2                                                         | 3.2  |  |
|                     | Shutdown current                                | Shutdown current                                                                                             | $V \overline{(SHUTDOWN)} = 0.8 V,$                                    | $T_A = -40^{\circ}C$ to $85^{\circ}C$                      |                                                            | 0.5                                                         | 2    |  |
| I <sub>(SD)</sub>   |                                                 | $V_{DD} = 2.5 \text{ V}$ to 5.5 V                                                                            | $T_A = -40^{\circ}C$ to $105^{\circ}C$                                |                                                            |                                                            | 2.5                                                         | μA   |  |
|                     |                                                 | V <sub>DD</sub> = 2.5 V                                                                                      |                                                                       |                                                            | 770                                                        |                                                             |      |  |
| r <sub>DS(on)</sub> | Static drain-source on-state resistance         | V <sub>DD</sub> = 3.6 V                                                                                      |                                                                       |                                                            | 590                                                        |                                                             | mΩ   |  |
|                     |                                                 | V <sub>DD</sub> = 5.5 V                                                                                      |                                                                       |                                                            | 500                                                        |                                                             |      |  |
|                     | Output impedance in SHUTDOWN                    | $V \overline{(SHUTDOWN)} = 0.8 V$                                                                            |                                                                       |                                                            | >1                                                         |                                                             | kΩ   |  |
| $f_{(sw)}$          | Switching frequency                             | $V_{DD} = 2.5 \text{ V} \text{ to } 5.5 \text{ V}$                                                           |                                                                       | 200                                                        | 250                                                        | 300                                                         | kHz  |  |
|                     | Gain                                            |                                                                                                              |                                                                       | $2 \times \frac{142 \text{ k}\Omega}{\text{R}_{\text{I}}}$ | $2 \times \frac{150 \text{ k}\Omega}{100 \text{ k}\Omega}$ | $2 \times \frac{158 \text{ k}\Omega}{1000 \text{ k}\Omega}$ | V    |  |
|                     |                                                 |                                                                                                              |                                                                       | R <sub>I</sub>                                             | R <sub>I</sub>                                             | R <sub>I</sub>                                              | V    |  |

## 7.6 Operating Characteristics

 $T_A = 25^{\circ}C$ , Gain = 2 V/V,  $R_L = 8 \Omega$  (unless otherwise noted)

|                  | PARAMETER                                                                                                                        | TEST CONDI                                                                                                                                                                                                          | MIN TYP                 | MAX     | UNIT                                                                                              |                   |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------|---------------------------------------------------------------------------------------------------|-------------------|--|
|                  |                                                                                                                                  |                                                                                                                                                                                                                     | $V_{DD} = 5 V$          | 1.18    |                                                                                                   |                   |  |
|                  |                                                                                                                                  | THD + N= 1%, f = 1 kHz,<br>R <sub>i</sub> = 8 $\Omega$                                                                                                                                                              |                         |         |                                                                                                   |                   |  |
| в                |                                                                                                                                  |                                                                                                                                                                                                                     | $V_{DD} = 2.5 V$        | 0.26    |                                                                                                   | W                 |  |
| Po               |                                                                                                                                  |                                                                                                                                                                                                                     | $V_{DD} = 5 V$          | 1.45    |                                                                                                   | vv                |  |
|                  |                                                                                                                                  | $\begin{array}{l} THD + N = \ 10\%, \ f = 1 \ kHz, \\ R_{L} = 8 \ \Omega \end{array} \qquad \qquad$ | $V_{DD} = 3.6 V$        | 0.75    |                                                                                                   |                   |  |
|                  |                                                                                                                                  |                                                                                                                                                                                                                     | V <sub>DD</sub> = 2.5 V | 0.35    | 1.18         0.58         0.26         1.45         0.75         0.35         0.18%         0.19% |                   |  |
| THD+N            |                                                                                                                                  | $P_O = 1 \text{ W}, \text{ f} = 1 \text{ kHz}, \text{ R}_L = 8 \Omega$                                                                                                                                              | $V_{DD} = 5 V$          | 0.18%   |                                                                                                   |                   |  |
|                  |                                                                                                                                  | $P_O = 0.5 \text{ W}, \text{ f} = 1 \text{ kHz}, \text{ R}_L = 8 \Omega$                                                                                                                                            | V <sub>DD</sub> = 3.6 V | 0.19%   |                                                                                                   |                   |  |
|                  |                                                                                                                                  | $P_{O} = 200 \text{ mW}, \text{ f} = 1 \text{ kHz}, R_{L} = 8 \Omega$                                                                                                                                               | V <sub>DD</sub> = 2.5 V | 0.20%   |                                                                                                   |                   |  |
| k <sub>SVR</sub> | Supply ripple rejection ratio                                                                                                    | $f=217$ Hz, $V_{(RIPPLE)}=200$ mV_{pp}, Inputs ac-grounded with $C_i=2~\mu F$                                                                                                                                       | V <sub>DD</sub> = 3.6 V | -71     |                                                                                                   | dB                |  |
| SNR              | Signal-to-noise ratio                                                                                                            | $P_O=1 W, R_L=8 \Omega$                                                                                                                                                                                             | $V_{DD} = 5 V$          | 97      |                                                                                                   | dB                |  |
| V                |                                                                                                                                  | V <sub>DD</sub> = 3.6 V, f = 20 Hz to 20 kHz,                                                                                                                                                                       | to 20 kHz, No weighting |         |                                                                                                   |                   |  |
| V <sub>n</sub>   | Supply ripple rejection ratio<br>Signal-to-noise ratio<br>Output voltage noise<br>Common-mode rejection ratio<br>Input impedance | Inputs ac-grounded with $C_i = 2 \ \mu F$                                                                                                                                                                           | A weighting             | 36      |                                                                                                   | μV <sub>RMS</sub> |  |
| CMRR             | Common-mode rejection ratio                                                                                                      | $V_{IC} = 1 V_{pp}$ , f = 217 Hz                                                                                                                                                                                    | V <sub>DD</sub> = 3.6 V | -63     |                                                                                                   | dB                |  |
| ZI               | Input impedance                                                                                                                  |                                                                                                                                                                                                                     |                         | 142 150 | 158                                                                                               | kΩ                |  |
|                  | Start-up time from shutdown                                                                                                      |                                                                                                                                                                                                                     | V <sub>DD</sub> = 3.6 V | 9       |                                                                                                   | ms                |  |

TPA2005D1-Q1 SLOS474E – AUGUST 2005–REVISED MARCH 2016



www.ti.com

### 7.7 Typical Characteristics



Copyright © 2005–2016, Texas Instruments Incorporated

Product Folder Links: TPA2005D1-Q1



#### **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**





### **Typical Characteristics (continued)**



Figure 19. Total Harmonic Distortion + Noise vs Frequency









Figure 20. Total Harmonic Distortion + Noise vs Frequency









Copyright © 2005–2016, Texas Instruments Incorporated

#### TPA2005D1-Q1 SLOS474E – AUGUST 2005–REVISED MARCH 2016

Texas Instruments

www.ti.com

### **Typical Characteristics (continued)**





#### 8 Parameter Measurement Information



- A. C<sub>I</sub> was shorted for any common-mode input voltage measurement.
- B. A 33-µH inductor was placed in series with the load resistor to emulate a small speaker for efficiency measurements.
- C. The 30-kHz low-pass filter is required, even if the analyzer has a low-pass filter. An RC filter (100  $\Omega$ , 47 nF) is used on each output for the data sheet graphs.

#### Figure 30. Test Setup For Graphs

### 9 Detailed Description

### 9.1 Overview

The TPA2005D1-Q1 device is a high-efficiency filter-free Class-D audio amplifier capable of delivering up to 1.4 W into  $8-\Omega$  loads with a 5-V power supply. The fully-differential design of this amplifier avoids the usage of bypass capacitors and the improved CMRR eliminates the usage of input-coupling capacitors. This makes the device size a perfect choice for small, space constrained applications as only three external components are required. The advanced modulation used in the TPA2005D1-Q1 PWM output stage eliminates the need for an output filter.

### 9.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

### 9.3 Feature Description

#### 9.3.1 Fully Differential Amplifier

The TPA2005D1-Q1 device is a fully differential amplifier with differential inputs and outputs. The fully differential amplifier consists of a differential amplifier and a common-mode amplifier. The differential amplifier ensures that the amplifier outputs a differential voltage on the output that is equal to the differential input times the gain. The common-mode feedback ensures that the common-mode voltage at the output is biased around  $V_{DD}$  / 2, regardless of the common-mode voltage at the input. The fully differential TPA2005D1-Q1 device can still be used with a single-ended input; however, the TPA2005D1-Q1 device should be used with differential inputs when in a noisy environment to ensure maximum noise rejection.

### 9.3.1.1 Advantages Of Fully Differential Amplifiers

Fully differential amplifiers have the following advantages:

- Input-coupling capacitors not required:
  - The fully differential amplifier allows the inputs to be biased at a voltage other than mid-supply. For example, if a codec has a mid-supply lower than the mid-supply of the TPA2005D1-Q1 device, the common-mode feedback circuit adjusts, and the TPA2005D1-Q1 outputs still is biased at mid-supply of the TPA2005D1-Q1 device. The inputs of the TPA2005D1-Q1 device can be biased from 0.5 V to V<sub>DD</sub> 0.8 V. If the inputs are biased outside of that range, input-coupling capacitors are required.
- Mid-supply bypass capacitor, C<sub>(BYPASS)</sub>, not required:
  - The fully differential amplifier does not require a bypass capacitor. This is because any shift in the midsupply affects both positive and negative channels equally and cancels at the differential output.



#### Feature Description (continued)

- Better RF immunity:
  - The fully differential amplifier cancels noise from RF interference much better than the typical audio amplifier.

#### 9.3.2 Efficiency and Thermal Information

As an example, the DRB package has a  $R_{\theta JA}$  of 49.5°C/W, the maximum allowable junction temperature of 150°C, and a maximum internal dissipation of 0.2 W (worst case 5-V supply and 8- $\Omega$  load). Use Equation 1 to calculate the maximum ambient temperature.

 $T_AMax = T_JMax - R_{\theta,JA}P_{Dmax} = 150 - 49.5(0.2) = 140.1$ °C

(1)

TPA2005D1-Q1

SLOS474E - AUGUST 2005 - REVISED MARCH 2016

Equation 1 shows that the calculated maximum ambient temperature is 140.1°C at maximum power dissipation with a 5-V supply; however, the maximum ambient temperature of the package is limited to 85°C (note that the TPA2005D1TDGNRQ1 supports up to 105°C). Because of the efficiency of the TPA2005D1-Q1, it can operate under all conditions to an ambient temperature of 85°C. The TPA2005D1-Q1 is designed with thermal protection that turns the device off when the junction temperature surpasses 150°C to prevent damage to the IC. Also, using speakers more resistive than 8  $\Omega$  dramatically increases the thermal performance by reducing the output current and increasing the efficiency of the amplifier.

#### 9.3.3 Eliminating the Output Filter With the TPA2005D1-Q1

This section focuses on why the user can eliminate the output filter with the TPA2005D1-Q1.

#### 9.3.3.1 Effect On Audio

The class-D amplifier outputs a pulse-width modulated (PWM) square wave, which is the sum of the switching waveform and the amplified input audio signal. The human ear acts as a band-pass filter such that only the frequencies between approximately 20 Hz and 20 kHz are passed. The switching frequency components are much greater than 20 kHz, so the only signal heard is the amplified input audio signal.

#### 9.3.3.2 Traditional Class-D Modulation Scheme

The traditional class-D modulation scheme has a differential output in which each output is 180 degrees out of phase and changes from ground to the supply voltage,  $V_{DD}$ . Therefore, the differential pre-filtered output varies between positive and negative  $V_{DD}$ , where filtered 50% duty cycle yields 0 V across the load. The traditional class-D modulation scheme with voltage and current waveforms is shown in Figure 31. Note that, even at an average of 0 V across the load (50% duty cycle), the current to the load is high, causing a high loss and thus causing a high supply current.





SLOS474E-AUGUST 2005-REVISED MARCH 2016

#### Feature Description (continued)

#### 9.3.3.3 TPA2005D1-Q1 Modulation Scheme

The TPA2005D1-Q1 device uses a modulation scheme that still has each output switching from 0 to the supply voltage. However, OUT+ and OUT– are now in phase with each other, with no input. The duty cycle of OUT+ is greater than 50% and OUT– is less than 50% for positive voltages. The duty cycle of OUT+ is less than 50% and OUT– is greater than 50% for negative voltages. The voltage across the load remains at 0 V throughout most of the switching period, greatly reducing the switching current, which reduces any I<sup>2</sup>R losses in the load.



Figure 32. TPA2005D1-Q1 Output Voltage and Current Waveforms Into an Inductive Load

#### 9.3.3.4 Efficiency: Why You Must Use a Filter With The Traditional Class-D Modulation Scheme

The main reason that the traditional class-D amplifier needs an output filter is that the switching waveform results in maximum current flow. This causes more loss in the load, which causes lower efficiency. The ripple current is large for the traditional modulation scheme because the ripple current is proportional to voltage multiplied by the time at that voltage. The differential voltage swing is  $2 \times V_{DD}$ , and the time at each voltage is one-half the period for the traditional modulation scheme. An ideal LC filter is needed to store the ripple current from each half-cycle for the next half-cycle, while any resistance causes power dissipation. The speaker is both resistive and reactive, whereas an LC filter is almost purely reactive.

The TPA2005D1-Q1 modulation scheme has very little loss in the load without a filter because the pulses are very short and the change in voltage is  $V_{DD}$  instead of 2 ×  $V_{DD}$ . As the output power increases, the pulses widen, making the ripple current larger. Ripple current could be filtered with an LC filter for increased efficiency, but for most applications the filter is not needed.

An LC filter with a cutoff frequency less than the class-D switching frequency allows the switching current to flow through the filter instead of the load. The filter has less resistance than the speaker, resulting in less power dissipation, which increases efficiency.



#### Feature Description (continued)

#### 9.3.3.5 Effects Of Applying a Square Wave Into a Speaker

If the amplitude of a square wave is high enough and the frequency of the square wave is within the bandwidth of the speaker, a square wave could cause the voice coil to jump out of the air gap, scar the voice coil, or both. A 250-kHz switching frequency, however, is not significant because the speaker cone movement is proportional to  $1/t^2$  for frequencies beyond the audio band. Therefore, the amount of cone movement at the switching frequency is very small. However, damage could occur to the speaker if the voice coil is not designed to handle the

additional power. To size the speaker for added power, the ripple current dissipated in the load must be calculated by subtracting the theoretical supplied power, P<sub>SUP THEORETICAL</sub>, from the actual supply power, P<sub>SUP</sub>, at maximum output power, POUT. The switching power dissipated in the speaker is the inverse of the measured efficiency,  $\eta_{\text{MEASURED}}$ , minus the theoretical efficiency,  $\eta_{\text{THEORETICAL}}$ .

$${}^{P}SPKR = {}^{P}SUP - {}^{P}SUP \text{ THEORETICAL} (at max output power)$$
(2)

$$P_{SPKR} = \frac{P_{SUP}}{P_{OUT}} - \frac{P_{SUP THEORETICAL}}{P_{OUT}}$$
(at max output power) (3)

$$P_{SPKR} = P_{OUT} \left( \frac{1}{\eta_{MEASURED}} - \frac{1}{\eta_{THEORETICAL}} \right) (at max output power)$$
(4)

$$\eta \text{THEORETICAL} = \frac{\mathsf{R}_{\mathsf{L}}}{\mathsf{R}_{\mathsf{L}} + 2\mathsf{r}_{\mathsf{DS}(\mathsf{on})}} \text{ (at max output power)}$$
(5)

The maximum efficiency of the TPA2005D1-Q1 device with a 3.6-V supply and an 8-Ω load is 86% from Equation 5. Using Equation 4 with the efficiency at maximum power (84%). An additional 17 mW is dissipated in the speaker. The added power dissipated in the speaker is not an issue as long as it is taken into account when choosing the speaker.

#### 9.3.3.6 When to Use an Output Filter

Design the TPA2005D1-Q1 device without an output filter if the traces from amplifier to speaker are short. The TPA2005D1-Q1device passed FCC and CE radiated emissions with no shielding and with speaker trace wires 100 mm long or less.

A ferrite bead filter often can be used if the design is failing radiated emissions without an LC filter, and the frequency-sensitive circuit is greater than 1 MHz. If choosing a ferrite bead, choose one with high impedance at high frequencies, but very low impedance at low frequencies.

Use an LC output filter if there are low-frequency (<1 MHz) EMI-sensitive circuits and/or there are long leads from amplifier to speaker.

Figure 33 and Figure 34 show typical ferrite bead and LC output filters.



Copyright © 2016, Texas Instruments Incorporated

#### Figure 33. Typical Ferrite Chip Bead Filter (Chip Bead Example: NEC/Tokin: N2012ZPS121)

TPA2005D1-Q1

SLOS474E - AUGUST 2005 - REVISED MARCH 2016



### Feature Description (continued)



Copyright © 2016, Texas Instruments Incorporated

Figure 34. Typical LC Output Filter, Cutoff Frequency of 27 kHz

#### 9.4 Device Functional Modes

#### 9.4.1 Summing Input Signals With the TPA2005D1-Q1

The TPA2005D1-Q1 device makes it easy to sum signal sources or use separate signal sources with different gains. This allows one speaker to be connected to the TPA2005D1-Q1 device with multiple input sources. It can also be used to output a stereo signal to a mono speaker by summing the left and right channels.

#### 9.4.1.1 Summing Two Differential Input Signals

Two extra resistors are required for summing differential signals (a total of 5 components). The gain for each input source can be set independently (see Equation 6 and Equation 7 and Figure 35).

$$Gain 1 = \frac{V_{O}}{V_{I1}} = 2 \times \frac{150 \text{ k}\Omega}{R_{I1}} \left(\frac{V}{V}\right)$$

$$Gain 2 = \frac{V_{O}}{V_{I2}} = 2 \times \frac{150 \text{ k}\Omega}{R_{I2}} \left(\frac{V}{V}\right)$$
(6)
(7)

If summing left and right inputs with a gain of 1 V/V, use  $R_{11} = R_{12} = 300 \text{ k}\Omega$ .







#### **Device Functional Modes (continued)**

#### 9.4.1.2 Summing A Differential Input Signal And A Single-Ended Input Signal

Figure 36 shows how to sum a differential input signal and a single-ended input signal. Ground noise can couple in through IN+ with this method. It is better to use differential inputs. The corner frequency of the single-ended input is set by  $C_{12}$ , shown in Equation 10. To ensure that each input is balanced, the single-ended input must be driven by a low-impedance source even if the input is not in use.

$$Gain 1 = \frac{V_{O}}{V_{I1}} = 2 \times \frac{150 \text{ k}\Omega}{R_{I1}} \left(\frac{V}{V}\right)$$

$$Gain 2 = \frac{V_{O}}{V_{I2}} = 2 \times \frac{150 \text{ k}\Omega}{R_{I2}} \left(\frac{V}{V}\right)$$
(8)
(9)

$$C_{l2} = \frac{I}{\left(2\pi R_{l2} f_{c2}\right)}$$
(10)

The high-pass corner frequency of the single-ended input is set by  $C_{12}$ . If the desired corner frequency is less than 20 Hz, then:

$$C_{l2} > \frac{1}{(2\pi \ 150 \ \text{k}\Omega \ 20 \ \text{Hz})}$$
(11)  
$$C_{l2} > 53 \ \text{pF}$$
(12)



Figure 36. Application Schematic With TPA2005D1-Q1 Summing Differential Input And Single-Ended Input Signals

#### 9.4.1.3 Summing Two Single-Ended Input Signals

Four resistors and three capacitors are needed for summing single-ended input signals. The gain and corner frequencies ( $f_{c1}$  and  $f_{c2}$ ) for each input source can be set independently (see Equation 13 through Equation 16 and Figure 37). Resistor,  $R_P$ , and capacitor,  $C_P$ , are needed on the IN+ terminal to match the impedance on the IN– terminal. The single-ended inputs must be driven by low-impedance sources, even if one of the inputs is not outputting an AC signal.

$$\begin{aligned} \text{Gain } 1 &= \frac{V_O}{V_{I1}} = 2 \times \frac{150 \text{ k}\Omega}{R_{I1}} \left(\frac{V}{V}\right) \end{aligned} \tag{13} \\ \text{Gain } 2 &= \frac{V_O}{V_{I2}} = 2 \times \frac{150 \text{ k}\Omega}{R_{I2}} \left(\frac{V}{V}\right) \end{aligned} \tag{14} \\ \text{C}_{I1} &= \frac{1}{\left(2\pi R_{I1} f_{c1}\right)} \end{aligned}$$

STRUMENTS

XAS

### **Device Functional Modes (continued)**



Figure 37. Application Schematic With TPA2005D1-Q1 Summing Two Single-Ended Inputs



### 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **10.1** Application Information

These typical connection diagrams highlight the required external components and system level connections for proper operation of the device in several popular use cases.

Each of these configurations can be realized using the Evaluation Modules (EVMs) for the device. These flexible modules allow full evaluation of the device in the most common modes of operation. Any design variation can be supported by TI through schematic and layout reviews. Visit http://e2e.ti.com for design assistance.

#### **10.2 Typical Application**

#### 10.2.1 TPA2005D1-Q1 With Differential Input



#### Figure 38. Typical TPA2005D1-Q1 Application Schematic With Differential Input

#### 10.2.1.1 Design Requirements

For this design example, use the parameters listed in Table 1

#### **Table 1. Design Requirements**

| PARAMETER      | EXAMPLE     |
|----------------|-------------|
| Power Supply   | 5 V         |
| Chutdown Input | High > 2 V  |
| Shutdown Input | Low < 0.8 V |
| Speaker        | 8 Ω         |

### 10.2.1.2 Detailed Design Procedure

#### 10.2.1.2.1 Component Selection

Figure 38 shows the TPA2005D1-Q1 typical schematic with differential inputs, and Figure 40 shows the TPA2005D1-Q1 device with differential inputs and input capacitors, and Figure 41 shows the TPA2005D1-Q1 device with single-ended inputs. Differential inputs should be used whenever possible, because the single-ended inputs are much more susceptible to noise.

| REF DES                       | VALUE             | EIA SIZE | MANUFACTURER | PART NUMBER    |
|-------------------------------|-------------------|----------|--------------|----------------|
| RI                            | 150 kΩ (±0.5%)    | 0402     | Panasonic    | ERJ2RHD154V    |
| C <sub>S</sub>                | 1 µF (+22%, –80%) | 0402     | Murata       | GRP155F50J105Z |
| C <sub>I</sub> <sup>(1)</sup> | 3.3 nF (±10%)     | 0201     | Murata       | GRP033B10J332K |

#### Table 2. Typical Component Values

C<sub>1</sub> is needed only for single-ended input or if V<sub>ICM</sub> is not between 0.5 V and V<sub>DD</sub> - 0.8 V. C<sub>1</sub> = 3.3 nF (with R<sub>1</sub> = 150 kΩ) gives a high-pass corner frequency of 321 Hz.

#### 10.2.1.2.2 Input Resistors (R<sub>I</sub>)

The input resistors  $(R_I)$  set the gain of the amplifier according to equation Equation 19.

$$Gain = 2 \times \frac{150 \text{ k}\Omega}{\text{R}_{\text{I}}}$$

**Resistor matching is very important in fully differential amplifiers.** The balance of the output on the reference voltage depends on matched ratios of the resistors. CMRR, PSRR, and cancellation of the second harmonic distortion diminish if resistor mismatch occurs. Therefore, it is recommended to use 1% tolerance resistors, or better, to keep the performance optimized. Matching is more important than overall tolerance. Resistor arrays with 1% matching can be used with a tolerance greater than 1%.

Place the input resistors very close to the TPA2005D1-Q1 to limit noise injection on the high-impedance nodes.

For optimal performance, the gain should be set to 2 V/V or lower. Lower gain allows the TPA2005D1-Q1 to operate at its best and keeps a high voltage at the input, making the inputs less susceptible to noise.

#### 10.2.1.2.3 Decoupling Capacitor (C<sub>s</sub>)

The TPA2005D1-Q1 is a high-performance class-D audio amplifier that requires adequate power-supply decoupling to ensure the efficiency is high and total harmonic distortion (THD) is low. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 1  $\mu$ F, placed as close as possible to the device V<sub>DD</sub> lead, works best. Placing this decoupling capacitor close to the TPA2005D1-Q1 is very important for the efficiency of the class-D amplifier, because any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency. For filtering lower-frequency noise signals, a 10- $\mu$ F, or greater, capacitor placed near the audio power amplifier also helps, but it is not required in most applications because of the high PSRR of this device.

(19)



#### 10.2.1.3 Application Curve





#### 10.2.2 TPA2005D1-Q1 With Differential Input and Input Capacitors



Copyright © 2016, Texas Instruments Incorporated

#### Figure 40. TPA2005D1-Q1 Application Schematic With Differential Input And Input Capacitors

#### 10.2.2.1 Detailed Design Requirements

#### 10.2.2.1.1 Input Capacitors (C<sub>I</sub>)

The TPA2005D1-Q1device does not require input coupling capacitors if the design uses a differential source that is biased from 0.5 V to  $V_{DD}$  – 0.8 V (shown in Figure 38). If the input signal is not biased within the recommended common-mode input range, if needing to use the input as a high pass filter (shown in Figure 40), or if using a single-ended source (shown in Figure 41), input coupling capacitors are required.

The input capacitors and input resistors form a high-pass filter with the corner frequency,  $f_c$ , determined in Equation 20.

$$f_{\rm C} = \frac{1}{\left(2\pi R_{\rm I} \, C_{\rm I}\right)} \tag{20}$$

The value of the input capacitor is important to consider, as it directly affects the bass (low frequency) performance of the circuit.

Equation 21 is reconfigured to solve for the input coupling capacitance.

$$C_{I} = \frac{1}{\left(2\pi R_{I} f_{C}\right)}$$
(21)

Copyright © 2005–2016, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com

If the corner frequency is within the audio band, the capacitors should have a tolerance of  $\pm 10\%$  or better, because any mismatch in capacitance causes an impedance mismatch at frequencies lower than the corner frequency.

For a flat low-frequency response, use large input coupling capacitors (1  $\mu$ F).

#### 10.2.3 TPA2005D1-Q1 With Single-Ended Input



Figure 41. TPA2005D1-Q1 Application Schematic With Single-Ended Input

### **11** Power Supply Recommendations

The TPA2005D1-Q1 device is designed to operate from an input voltage supply range between 2.5-V and 5.5-V. Therefore, the output voltage range of power supply should be within this range and well regulated. The current capability of upper power should not exceed the maximum current limit of the power switch.

#### **11.1** Power Supply Decoupling Capacitors

The TPA2005D1-Q1 device requires adequate power supply decoupling to ensure a high efficiency operation with low total harmonic distortion (THD). Place a low equivalent-series-resistance (ESR) ceramic capacitor, typically 0.1  $\mu$ F, within 2 mm of the V<sub>DD</sub> pin. This choice of capacitor and placement helps with higher frequency transients, spikes, or digital hash on the line. In addition to the 0.1  $\mu$ F ceramic capacitor, TI recommends to place a 2.2- $\mu$ F to 10- $\mu$ F capacitor on the VDD supply trace. This larger capacitor acts as a charge reservoir, providing energy faster than the board supply, thus helping to prevent any droop in the supply voltage.



### 12 Layout

### 12.1 Layout Guidelines

#### 12.1.1 Component Location

Place all the external components very close to the TPA2005D1-Q1 device. The input resistors need to be very close to the TPA2005D1-Q1 input pins so noise does not couple on the high-impedance nodes between the input resistors and the input amplifier of the TPA2005D1-Q1 device. Placing the decoupling capacitor,  $C_S$ , close to the TPA2005D1-Q1 device is important for the efficiency of the class-D amplifier. Any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency.

#### 12.1.2 Trace Width

Make the high current traces going to pins VDD, GND,  $V_{O+}$  and  $V_{O-}$  of the TPA2005D1-Q1 device have a minimum width of 0.7 mm. If these traces are too thin, the TPA2005D1-Q1 performance and output power will decrease. The input traces do not need to be wide, but do need to run side-by-side to enable common-mode noise cancellation.

#### 12.1.3 8-Pin QFN (DRB) Layout

Use the following land pattern for board layout with the 8-pin QFN (DRB) package. Note that the solder paste should use a hatch pattern to fill solder paste at 50% to ensure that there is not too much solder paste under the package.



Figure 42. TPA2005D1-Q1 8-Pin QFN (DRB) Board Layout (Top View)

TPA2005D1-Q1 SLOS474E – AUGUST 2005–REVISED MARCH 2016



www.ti.com

#### 12.2 Layout Example





Via to Power Supply

Via to Bottom Ground Plane





## **13 Device and Documentation Support**

### **13.1 Documentation Support**

#### 13.1.1 Related Documentation

For related documentation see the following:

- AN-1737 Managing EMI in Class D Audio Applications, SNAA050
- AN-1849 An Audio Amplifier Power Supply Design, SNAA057
- Guidelines for Measuring Audio Power Amplifier Performance, SLOA068
- Measuring Class-D Amplifiers for Audio Speaker Overstress Testing, SLOA116
- Power Rating in Audio Amplifiers, SLEA047
- TPA2005D1 Audio Power Amplifier Evaluation Module, SLOU134

#### **13.2 Community Resource**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 13.3 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 13.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 13.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|--------------|---------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)          | Ball material | (3)                 |              | (4/5)          |         |
|                  |        |              |         |      |         |              | (6)           |                     |              |                |         |
| TPA2005D1DGNRQ1  | ACTIVE | HVSSOP       | DGN     | 8    | 2500    | RoHS & Green | NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 85    | 20051          | Samples |
| TPA2005D1DRBQ1   | ACTIVE | SON          | DRB     | 8    | 3000    | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BIQ            | Samples |
| TPA2005D1TDGNRQ1 | ACTIVE | HVSSOP       | DGN     | 8    | 2500    | RoHS & Green | NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 105   | 2005T          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## PACKAGE OPTION ADDENDUM

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPA2005D1-Q1 :

• Catalog : TPA2005D1

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPA2005D1DGNRQ1             | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TPA2005D1DRBQ1              | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPA2005D1TDGNRQ1            | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

23-Jun-2023



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPA2005D1DGNRQ1  | HVSSOP       | DGN             | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| TPA2005D1DRBQ1   | SON          | DRB             | 8    | 3000 | 356.0       | 356.0      | 35.0        |
| TPA2005D1TDGNRQ1 | HVSSOP       | DGN             | 8    | 2500 | 350.0       | 350.0      | 43.0        |

## **DGN 8**

## **GENERIC PACKAGE VIEW**

## PowerPAD VSSOP - 1.1 mm max height

3 x 3, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## **PACKAGE OUTLINE**

## **DGN0008B**

## PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



## **DGN0008B**

## **EXAMPLE BOARD LAYOUT**

## PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



## **DGN0008B**

## **EXAMPLE STENCIL DESIGN**

## PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



## **GENERIC PACKAGE VIEW**

# VSON - 1 mm max height PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L



## **DRB0008A**



## **PACKAGE OUTLINE**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **DRB0008A**

## **EXAMPLE BOARD LAYOUT**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **DRB0008A**

## **EXAMPLE STENCIL DESIGN**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated