

LTC1291

Single Chip 12-Bit

## Data Acquisition System

- Built-In Sample-and-Hold
- Single Supply 5V Operation
- Power Shutdown
- Direct 3- or 4-Wire Interface to Most MPU Serial Ports and All MPU Parallel Ports
- Two-Channel Analog Multiplexer
- Analog Inputs Common Mode to Supply Rails
- 8-Pin DIP Package

### **KEY SPECIFICATIONS**

- Resolution: 12 Bits
- Fast Conversion Time: 12us Max Over Temp.
- Low Supply Current: 6.0mA (Typ) Active Mode 10µA (Max) Shutdown Mode

### **FEATURES DESCRIPTIO U**

The LTC® 1291 is a data acquisition system that contains a serial I/O successive approximation A/D converter. It uses LTCMOSTM switched capacitor technology to perform a 12-bit unipolar A/D conversion. The input multiplexer can be configured for either single-ended or differential inputs. An on-chip sample-and-hold is included on the "+" input. When the LTC1291 is idle, it can be powered down in applications where low power consumption is desired. An external reference is not required because the LTC1291 takes its reference from the power supply  $(V_{CC})$ . All these features are packaged in an 8-pin DIP.

The serial I/O is designed to communicate without external hardware to most MPU serial ports and all MPU parallel I/O ports allowing data to be transmitted over three or four wires. Given the accuracy, ease of use and small package size, this device is well suited for digitizing analog signals in remote applications where minimum number of interconnects, small physical size, and low power consumption are important.

LTCMOSTM is a trademark of Linear Technology Corporation  $\overline{\mathcal{I}\mathcal{I}}$ , LTC and LT are registered trademarks of Linear Technology Corporation.

### **TYPICAL APPLICATION**





1291fa

1

### **ABSOLUTE MAXIMUM RATINGS PACKAGE/ORDER INFORMATIO**



### **PACKAGE/ORDER INFORMATION**



Consult LTC Marketing for parts specified with wider operating temperature ranges.

# **CONVERTER AND MULTIPLEXER CHARACTERISTICS** The  $\bullet$  denotes the specifications



**which apply over the full operating temperature range, otherwise specifications are at TA = 25**°**C. (Note 3)**

#### **AC CHARACTERISTICS The** ● **denotes the specifications which apply over the full operating temperature range, otherwise specifications are at**  $T_A = 25^\circ C$ **. (Note 3)**





### **AC CHARACTERISTICS The** ● **denotes the specifications which apply over the full operating temperature range,**

**otherwise specifications are at**  $T_A = 25^\circ \text{C}$ **. (Note 3)** 



### **DIGITAL AND DC ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which **apply over the full operating temperature range, otherwise specifications are at TA = 25**°**C. (Note 3)**



**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** All voltage values are with respect to ground (unless otherwise noted).

**Note 3:**  $V_{CC} = 5V$ ,  $CLK = 1.0MHz$  unless otherwise specified.

**Note 4:** One LSB is equal to V<sub>CC</sub> divided by 4096. For example, when V<sub>CC</sub> =  $5V$ ,  $1LSB = 5V/4096 = 1.22mV$ .

**Note 5:** Linearity error is specified between the actual end points of the A/D transfer curve. The deviation is measured from the center of the quantization band.

**Note 6:** Recommended operating conditions.

**Note 7:** Two on-chip diodes are tied to each analog input which will conduct for analog voltages one diode drop below GND or one diode drop above V<sub>CC</sub>. Be careful during testing at low V<sub>CC</sub> levels (4.5V), as high level analog inputs (5V) can cause this input diode to conduct, especially at elevated temperature, and cause errors for inputs near full scale. This spec allows 50mV forward bias of either diode. This means that as long as the analog input does not exceed the supply voltage by more than 50mV, the output code will be correct.

**Note 8**: Channel leakage current is measured after the channel selection. **Note 9:** Increased leakage currents at elevated temperatures cause the S/H to droop, therefore it is recommended that  $f_{CLK} \ge 125$ kHz at 125°C,  $f_{CLK} \geq 30$ kHz at 85°C and  $f_{CLK} \geq 3$ kHz at 25°C.



## **C CHARA TERISTICS <sup>U</sup> <sup>W</sup> YPICAL PERFOR AT CE**



\* AS THE CLK FREQUENCY IS DECREASED FROM 1MHz, MINIMUM CLK FREQUENCY (∆ERROR ≤ 0.1LSB) REPRESENTS THE FREQUENCY AT WHICH A 0.1LSB SHIFT IN ANY CODE TRANSITION FROM ITS 1MHz VALUE IS FIRST DETECTED



1291fa

—<br>4

# **C CHARA TERISTICS <sup>U</sup> <sup>W</sup> YPICAL PERFOR AT CE**



### **PIN FUNCTIONS**

**CS (Pin 1):** Chip Select Input. A logic low on this input enables the LTC1291.

**CH0, CH1 (Pins 2, 3):** Analog Inputs. These inputs must be free of noise with respect to GND.

**GND (Pin 4):** Analog Ground. GND should be tied directly to an analog ground plane.

**DIN (Pin 5):** Digital Data Input. The multiplexer address is shifted into this input.

**D<sub>OUT</sub>** (Pin 6): Digital Data Output. The A/D conversion result is shifted out of this output.

**CLK (Pin 7):** Shift Clock. This clock synchronizes the serial data transfer.

**V<sub>CC</sub>**(V<sub>RFF</sub>) (Pin 8): Positive Supply and Reference Voltage. This pin provides power and defines the span of the A/D converter. This supply must be kept free of noise and ripple by bypassing directly to the analog ground plane.

### **BLOCK DIAGRAM**



### **TEST CIRCUITS**



#### **On and Off Channel Leakage Current**



 **and t<sup>f</sup> Load Circuit for tdis and ten** TEST POINT 5V t<sub>dis</sub> WAVEFORM 2, t<sub>en</sub>  $\frac{3k}{4}$  $D_{\text{OUT}}$ t<sub>dis</sub> WAVEFORM 1 100pF Ţ ⋷ 1291 TC05 **Voltage Waveforms for t<sub>dis</sub>** 2.0V CS D<sub>OUT</sub><br>WAVEFORM 1<br>(SEE NOTE 1) 90% tdis D<sub>OUT</sub><br>2 WAVEFORM 10% (SEE NOTE 2) NOTE 1: WAVEFORM 1 IS FOR AN OUTPUT WITH INTERNAL CONDITIONS SUCH THAT THE OUTPUT IS HIGH UNLESS DISABLED BY THE OUTPUT CONTROL. NOTE 2: WAVEFORM 2 IS FOR AN OUTPUT WITH INTERNAL CONDITIONS SUCH

1291 TC06 THAT THE OUTPUT IS LOW UNLESS DISABLED BY THE OUTPUT CONTROL.

### **TEST CIRCUITS**



### **WEBSE<br>REPLICATIONS INFORMATION**

The LTC1291 is a data acquisition component which contains the following functional blocks:

- 1. 12-bit successive approximation capacitive A/D converter
- 2. Analog multiplexer (MUX)
- 3. Sample-and-hold (S/H)
- 4. Synchronous, half duplex serial interface
- 5. Control and timing logic

#### **DIGITAL CONSIDERATIONS**

#### **Serial Interface**

The LTC1291 communicates with microprocessors and other external circuitry via a synchronous, half duplex, 4-wire serial interface (see Operating Sequence). The clock (CLK) synchronizes the data transfer with each bit being transmitted on the falling CLK edge and captured on the rising CLK edge in both transmitting and receiving systems.



#### **Figure 1**

The input data is first received and then the A/D conversion result is transmitted (half duplex). Because of the half duplex operation  $D_{\text{IN}}$  and  $D_{\text{OUT}}$  may be tied together allowing transmission over just 3 wires:  $\overline{CS}$ , CLK and



DATA ( $D_{IN}/D_{OUT}$ ). Data transfer is initiated by a falling chip select  $(\overrightarrow{CS})$  signal. After  $\overrightarrow{CS}$  falls, the LTC1291 looks for a start bit. After the start bit is received, a 4-bit input word is shifted into the  $D_{IN}$  input which configures the LTC1291 and starts the conversion. After one null bit, the result of the conversion appears MSB-first on the  $D_{OUT}$  line. The conversion result is output, bit by bit, as the conversion is performed. At the end of the data exchange,  $\overline{CS}$  should be brought high. This resets the LTC1291 in preparation for the next data exchange.







#### **Input Data Word**

The 4-bit data word is clocked into the  $D_{IN}$  pin on the rising edge of the clock after chip select goes low and the start bit has been recognized. Further inputs on the  $D_{IN}$  pin are then ignored until the next  $\overline{\text{CS}}$  cycle. The input word is defined as follows:



**Figure 2. Input Data Word**

#### **Start Bit**

The first "logical one" clocked into the  $D_{IN}$  input after CS goes low is the start bit. The start bit initiates the data transfer and all leading zeroes which precede this logical one will be ignored. After the start bit is received, the remaining bits of the input word will be clocked in. Further inputs on the  $D_{IN}$  pin are then ignored until the next  $\overline{CS}$ cycle.

#### **MUX Address**

The bits of the input word following the START BIT assign the MUX configuration for the requested conversion. For a given channel selection, the converter will measure the voltage between the two channels indicated by the "+" and "–" signs in the selected row of the following table. In single-ended mode, all input channels are measured with respect to GND. Only the "+" inputs have sample-andholds. Signals applied at the "-" inputs must not change more than the required accuracy during the conversion.





#### **MSB-First/LSB-First (MSBF)**

The output data of the LTC1291 is programmed for MSBfirst or LSB-first sequence using the MSBF bit. When the MSBF bit is a logical one, data will appear on the  $D_{\text{OUT}}$  line in MSB-first format. Logical zeroes will be filled in indefinitely following the last data bit to accommodate longer word lengths required by some microprocessors. When the MSBF bit is a logical zero, LSB-first data will follow the normal MSB-first data on the  $D_{OUT}$  line (see Operating Sequence).

#### **Power Shutdown**

The power shutdown feature of the LTC1291 is activated by making the  $\overline{PS}$  bit a logical zero. If  $\overline{CS}$  remains low after the PS bit has been received, a 12-bit  $D_{OUT}$  word with all logical ones will be shifted out followed by logical zeroes until  $\overline{\text{CS}}$  goes high. Then the D<sub>OUT</sub> line will go into its high impedance state. The LTC1291 will remain in the shutdown mode until the next  $\overline{\text{CS}}$  cycle. There is no warm-up or wait period required after coming out of the power shutdown cycle so a conversion can commence after CS goes low (see Power Shutdown Operating Sequence).



## **INFORMATION**

#### **Output Code**

The LTC1291 performs a unipolar conversion. The following shows the output code and transfer curve:

#### **Unipolar Output Code**





**Unipolar Transfer Curve**

#### **Microprocessor Interfaces**

The LTC1291 can interface directly (without external hardware) to most popular microprocessors's (MPU) synchronous serial formats (see Table 1). If an MPU without a dedicated serial port is used, then three of the MPU's parallel port lines can be programmed to form the serial link to the LTC1291. Included here are one serial interface example and one example showing a parallel port programmed to form the serial interface.

#### **Motorola SPI (MC68HC11)**

The MC68HC11 has been chosen as an example of an MPU with a dedicated serial port. This MPU transfers data MSB -first and in 8-bit increments. The  $D_{IN}$  word sent to the data register starts the SPI process. With three 8-bit transfers, the A/D result is read into the MPU. The second 8-bit transfer clocks B11 through B8 of the A/D conversion result into the processor. The third 8-bit transfer clocks the remaining bits, B7 through B0, into the MPU. The data is right justified in the two memory locations. ANDing the second byte with  $0D_{HFX}$  clears the four most significant bits. This operation was not included in the code. It can be inserted in the data gathering loop or outside the loop when the data is processed.

#### **Table 1. Microprocessor with Hardware Serial Interfaces Compatible with the LTC1291\*\***



Requires external hardware

\*\* Contact LTC marketing for interface information for processors not on this list

† MICROWIRE and MICROWIRE/PLUS are trademarks of National Semiconductor Corporation.





**Hardware and Software Interface to Motorola MC68HC11**



#### **MC68HC11 CODE**

In this example the  $D_{IN}$  word configures the input MUX for a single-ended input to be applied to CH0. The conversion result is output MSB-first.







#### **Interfacing to the Parallel Port of the Intel 8051 Family**

The Intel 8051 has been chosen to show the interface between the LTC1291 and parallel port microprocessors. Usually the signals  $\overline{CS}$ , D<sub>IN</sub> and CLK are generated on three port lines and the  $D_{OUT}$  signal is read on a fourth port line.

This works very well. One can save a line by tying the  $D_{IN}$ and  $D_{OUT}$  lines together. The 8051 first sends the start bit and MUX Address to the LTC1291 over the line connected to P1.2. Then P1.2 is reconfigured as an input and the 8051 reads back the 12-bit A/D result over the same data line.









#### **8051 Code**

In this example the input MUX is configured to accept a differential input between CH0 and CH1. The result from the conversion is clocked out MSB-first.



#### **Sharing the Serial Interface**

The LTC1291 can share the same 3-wire serial interface with other peripheral components or other LTC1291s (Figure 3). The  $\overline{\text{CS}}$  signals decide which LTC1291 is being addressed by MPU.



**Figure 3. Several LTC1291s Sharing One 3-Wire Serial Interface**



### **ANALOG CONSIDERATIONS**

#### **Grounding**

The LTC1291 should be used with an analog ground plane and single point grounding techniques. Do not use wire wrapping techniques to breadboard and evaluate the device. To achieve the optimum performance, use a PC board. The ground pin (Pin 4) should be tied directly to the ground plane with minimum lead length. Figure 4 shows an example of an ideal LTC1291 ground plane for a two-sided board. Of course this much ground plane will not always be possible, but users should strive to get as close to this ideal as possible.



**Figure 4. Example Ground Plane for the LTC1291**

#### **Bypassing**

For good performance,  $V_{CC}$  must be free of noise and ripple. Any changes in the  $V_{CC}$  voltage with respect to ground during the conversion cycle can induce error or noise in the output code.  $V_{CC}$  noise and ripple can be kept below 0.5mV by bypassing the  $V_{CC}$  pin directly to the analog ground plane with a minimum of 22µF tantalum capacitor and with leads as short as possible. A 0.1µF ceramic disk capacitor should also be placed directly across  $V_{CC}$  (Pin 8) and GND (Pin 4) as close to the pins as possible. The  $V_{CC}$  supply should have a low output impedance such as that obtained from a voltage regulator (e.g., LT323A). Figures 5 and 6 show the effects of good and poor  $V_{CC}$  bypassing.



HORIZONTAL: 10µs/DIV

**Figure 5. Poor V<sub>CC</sub> Bypassing. Noise and Ripple Can Cause A/D Errors**



#### **Analog Inputs**

Because of the capacitive redistribution A/D conversion techniques used, the analog inputs of the LTC1291 have capacitive switching input current spikes. These current spikes settle quickly and do not cause a problem. If large source resistances are used or if slow settling op amps drive the inputs, take care to insure the transients caused by the current spikes settle completely before the conversion begins.

### **Minimizing Gain and Offset Error**

Because the LTC1291's reference is taken from the power supply pin  $(V_{CC})$ , proper PC board layout and supply bypassing is important for attaining the best performance from the A/D converter. Any parasitic resistance in the  $V_{CC}$ 



## **WEBSE<br>REPLICATIONS INFORMATION**

or GND lead will cause gain errors and offset errors (Figure 7). For the best performance the LTC1291 should be soldered directly to the PC board. If the source can not be placed next to the pin and the gain parameter is important, the pin should be Kelvin-sensed to eliminate parasitic resistances due to long PC traces. For example,  $0.1\Omega$  of resistance in the  $V_{CC}$  lead can typically cause 0.5LSB  $(I_{CC} \cdot 0.1 \Omega / V_{CC})$  of gain error for  $V_{CC} = 5V$ .

When the input MUX is selected for single-ended input the minus terminal is connected to GND internally on the die. Any parasitic resistance from the GND pin to the ground plane will lead to an offset voltage ( $I_{CC} \cdot R_{P2}$ ).



**Figure 7. Parasitic Resistance in the V<sub>CC</sub> and GND Leads** 

#### **Source Resistance**

The analog inputs of the LTC1291 look like a 100pF capacitor (C<sub>IN</sub>) in series with a 500 $\Omega$  resistor (R<sub>ON</sub>). C<sub>IN</sub> gets switched between "+" and "–" inputs once during each conversion cycle. Large external source resistors



**Figure 8. Analog Input Equivalent Circuit**

and capacitances will slow the settling of the inputs. It is important that the overall RC time constant is short enough to allow the analog inputs to settle completely within the allowed time.

#### **"+" Input Settling**

The input capacitor is switched onto the "+" input during the sample phase  $(t_{SMPL},$  see Figure 9). The sample period is 2.5 CLK cycles before a conversion starts. The voltage on the "+" input must settle completely within the sample period. Minimizing  $R_{\text{SOLRCF}}$ + and C1 will improve the settling time. If large "+" input source resistance must be used, the sample time can be increased by using a slower CLK frequency. With the minimum possible sample time of 2.5µs, **RSOURCE+ < 1.0k and C1 < 20pF will provide adequate settle time.**

#### **"–" Input Settling**

At the end of the sample phase the input capacitor switches to the "–" input and the conversion starts (see Figure 9). During the conversion, the "+" input voltage is effectively "held" by the sample-and-hold and will not affect the conversion result. It is critical that the "–" input voltage be free of noise and settle completely during the first CLK cycle of the conversion. Minimizing  $R_{SOLIRCF}$  and C2 will improve settling time. If large "–" input source resistance must be used, the time can be extended by using a slower CLK frequency. At the maximum CLK frequency of 1MHz, **RSOURCE– < 250**Ω **and C2 < 20pF will provide adequate settling.**

#### **Input Op Amps**

When driving the analog inputs with an op amp, it is important that the op amp settles within the allowed time (see Figure 9). Again the "+" and "–" input sampling times can be extended as described above to accommodate slower op amps. Most op amps including the LT1006 and LT1013 single supply op amps can be made to settle well even with the minimum settling windows of 2.5µs ("+" input) and  $1\mu s$  ("-" input) that occurs at the maximum clock rate of 1MHz. Figures 10 and 11 show examples adequate and poor op amp settling.



1291f

### **M**<br>Replications information



**Figure 9. "+" and "–" Input Settling Windows**







**Figure 11. Poor Op Amp Settling Can Cause A/D Errors**



#### **RC Input Filtering**

It is possible to filter the inputs with an RC network as shown in Figure 12. For large values of  ${\mathsf C}_{\mathsf F}$  (e.g., 1 $\mu$ F) the capacitive input switching currents are averaged into a net DC current. A filter should be chosen with a small resistor and a large capacitor to prevent DC drops across the resistor. The magnitude of the DC current is approximately  $I_{DC}$  = 100pF •  $V_{IN}/t_{CYC}$  and is roughly proportional to  $V_{IN}$ . When running at the minimum cycle time of 18.5µs, the input current equals  $27 \mu A$  at  $V_{\text{IN}} = 5V$ . Here a filter resistor of 4.5 $\Omega$  will cause 0.1LSB of full-scale error. If a large filter resistor must be used, errors can be reduced by increasing the cycle time as shown in the Typical Performance Characteristics curve Maximum Filter Resistor vs Cycle Time.



**Figure 12. RC Input Filtering**

#### **Input Leakage Current**

Input leakage currents also can create errors if the source resistance gets too large. For example, the maximum input leakage specification of 1µA (at 125°C) flowing through a source resistance of 1k will cause a voltage drop of 1mV or 0.8LSB. This error will be much reduced at lower temperatures because leakage drops rapidly (see typical performance characteristics curve Input Channel Leakage Current vs Temperature).

### **SAMPLE-AND-HOLD**

### **Single-Ended Input**

The LTC1291 provides a built-in sample-and-hold (S/H) function on the +IN input for signals acquired in the singleended mode (–IN pin grounded). The sample-and-hold allows the LTC1291 to convert rapidly varying signals (see typical performance characteristics curve of S/H Acquisition Time vs Source Resistance). The input voltage is sampled during the  $t_{SMP1}$  time as shown in Figure 9. The sampling interval begins as the bit preceding the MSBF bit is shifted in and continues until the falling edge of the PS bit is received. On this falling edge, the S/H goes into the hold mode and the conversion begins.

#### **Differential Input**

With a differential input the A/D no longer converts a single voltage but converts the difference between two voltages. The voltage on the +IN pin is sampled and held and can be rapidly time varying. The voltage on the –IN pin must remain constant and be free of noise and ripple throughout the conversion time. Otherwise the differencing operation will not be done accurately. The conversion time is 12 CLK cycles. Therefore a change in the –IN input voltage during this interval can cause conversion errors. For a sinusoidal voltage on the –IN input this error would be:

$$
V_{ERROR(MAX)} = (2\pi f_{(-IN)}V_{PEAK})\left(\frac{12}{f_{CLK}}\right)
$$

Where  $f_{(-|N)}$  is the frequency of the  $-N$  input voltage,  $V_{\text{PFAK}}$  is its peak amplitude and  $f_{\text{CLK}}$  is the frequency of the CLK. Usually V<sub>ERROR</sub> will not be significant. For a 60Hz signal on the –IN input to generate a 0.25LSB error  $(300\mu V)$  with the converter running at CLK = 1MHz, its peak value would have to be 66mV. Rearranging the above equation, the maximum sinusoidal signal that can be digitized to a given accuracy is given as:

$$
f_{(-IN)} = \left(\frac{V_{ERROR(MAX)}}{2\pi V_{PEAK}}\right) \left(\frac{f_{CLK}}{12}\right)
$$

For 0.25LSB error (300µV), the maximum input sinusoid with a 5V peak amplitude that can be digitized is 0.8Hz.



#### **Overvoltage Protection**

Applying signals to the LTC1291's analog inputs that exceed the positive supply or that go below ground will degrade the accuracy of the A/D and possibly damage the device. For example, this condition will occur if a signal is applied to the analog inputs before power is applied to the LTC1291. It can also happen if the input source is operating from supplies of larger value than the LTC1291 supply. These conditions should be prevented either with proper supply sequencing or by use of external circuitry to clamp, or current limit the input source.

There are two ways to protect the inputs. In Figure 13 diode clamps from the inputs to  $V_{CC}$  and GND are used. The second method is to put resistors in series with the analog inputs for current limiting. Limit the current to 15mA per channel. The +IN input can accept a resistor value of 1k but the –IN input cannot accept more than 250 $\Omega$  when clocked at its maximum clock frequency of 1MHz. If the LTC1291 is clocked at the maximum clock frequency and 250 $\Omega$  is not enough to current limit the input source, then the clamp diodes are recommended (Figures 14 and 15). The reason for the limit on the resistor value is that the MSB bit test is affected by the value of the resistor placed at the –IN input (see discussion on Analog Inputs and the typical performance characteristics Maximum CLK Rate vs Source Resistance).

Because a unique input protection structure is used on the digital input pins, the signal levels on these pins can exceed the device  $V_{CC}$  without damaging the device.



**Figure 13. Overvoltage Protection for Inputs**



**Figure 14. Overvoltage Protection for Inputs**



**Figure 15. Overvoltage Protection for Inputs**



#### **A "Quick Look" Circuit for the LTC1291**

Users can get a quick look at the function and timing of the LTC1291 by using the following simple circuit (Figure 16).  $D_{IN}$  is tied to V<sub>CC</sub>. This requires V<sub>IN</sub> be applied to CH1 with respect to the ground plane. The

data is output MSB-first.  $\overline{\text{CS}}$  is driven at 1/64, the clock frequency by the 74HC393 and  $D<sub>OUT</sub>$  outputs the data. The output data from the  $D_{OUT}$  pin can be viewed on a oscilloscope that is set up to trigger on the falling edge of  $\overline{\text{CS}}$  (Figure 17).



**Figure 16. "Quick Look" Circuit for the LTC1291**







### **PACKAGE DESCRIPTION**



**N8 Package 8-Lead PDIP (Narrow .300 Inch)** (Reference LTC DWG # 05-08-1510)



\*THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .010 INCH (0.254mm)

### **RELATED PARTS**





1291fa LT/TP 0703 1K REV A • PRINTED IN USA LITTE O703 1K REV A • PRINTED IN USA LINEAR TECHNOLOGY CORPORATION 1992