## Description The HD4074008 is a ZTAT™ microcomputer incorporating 8 kwords of programmable ROM and 512 digits of RAM. It is a CMOS 4-bit single-chip HMCS400-series microcomputer providing high programming productivity, high-speed operation, and low power dissipation. #### **Features** - 8,192-word × 10-bit PROM (programming compatible with the 27256 ROM) - 512-digit × 4-bit RAM - 58 I/O lines including 12 high-current (15 mA) I/O circuit type pins of open drain - · Two timer/counters - · Clock-synchronous 8-bit serial interface - · Five interrupt sources - Two by external sources - Three by internal sources - Subroutine stack up to 16 levels, including interrupts - · Two low-power dissipation modes - Standby mode - Stop mode - On-chip oscillator: Crystal or ceramic oscillator (an external clock is also possible) - Minimum instruction cycle time: 0.89 µs - Package - 64-pin shrink-type plastic DIP - 64-pin shrink-type ceramic DIP with window - 64-pin flat plastic package ## **Ordering Information** | Product Name | Model Name | Package | |--------------|------------|---------| | HD4074008 | HD4074008C | DC-64S | | ZTAT™ | HD4074008S | DP-64S | | | HD4074008F | FP-64 | | | HD4074008H | FP-64A | ## Pin Arrangement # **Pin Description** | Pir | n Numb | er | MCU M | ode | PROM M | ode | Pit | 1 Numt | er | MCU Mc | de | PROM Mo | |-------------------|--------|--------|-----------------------------------|-----|-----------------------|-----|-------------------|--------|--------|----------------------|-----|-----------------| | DC-64S,<br>DP-64S | | FP-64A | Symbol | 1/0 | Symbol | 1/0 | DC-64S,<br>DP-64S | | FP-64A | Symbol | 1/0 | Symbol | | 1 | 59 | 57 | D <sub>11</sub> | 1/0 | V <sub>CC</sub> | | 33 | 27 | 25 | R4 <sub>0</sub> /SCK | 1/0 | 04 | | 2 | 60 | 58 | D <sub>12</sub> | I/O | | | 34 | 28 | 26 | R4 <sub>1</sub> /SI | 1/0 | 05 | | 3 | 61 | 59 | D <sub>13</sub> | 1/0 | | | 35 | 29 | 27 | R4 <sub>2</sub> /SO | 1/0 | O <sub>6</sub> | | 4 | 62 | 60 | D <sub>14</sub> | I/O | | | 36 | 30 | 28 | R4 <sub>3</sub> | I/O | 07 | | 5 | 63 | 61 | D <sub>15</sub> | 1/0 | | | 37 | 31 | 29 | R7 <sub>0</sub> | 0 | CE | | 6 | 64 | 62 | PO <sub>o</sub> | 0 | A <sub>1</sub> | T | 38 | 32 | 30 | R7 <sub>1</sub> | 0 | ŌĒ | | 7 | 1 | 63 | R0 <sub>1</sub> | 0 | A <sub>2</sub> | 1 | 39 | 33 | 31 | R7 <sub>2</sub> | 0 | | | 8 | 2 | 64 | R0 <sub>2</sub> | 0 | A <sub>3</sub> | ı | 40 | 34 | 32 | R7 <sub>3</sub> | 0 | | | 9 | 3 | 1 | R03 | 0 | A <sub>4</sub> | 1 | 41 | 35 | 33 | R8 <sub>0</sub> | 0 | | | 10 | 4 | . 2 | R1 <sub>0</sub> | I/O | A <sub>5</sub> | 1 | 42 | 36 | 34 | R8 <sub>1</sub> | 0 | | | 11 | 5 | 3 | R1 <sub>1</sub> | 1/0 | A <sub>6</sub> | ı | 43 | 37 | 35 | R8 <sub>2</sub> | 0 | | | 12 | 6 | 4 | R1 <sub>2</sub> | 1/0 | <b>A</b> <sub>7</sub> | ı | 44 | 38 | 36 | R8 <sub>3</sub> | 0 | | | 13 | 7 | 5 | R1 <sub>3</sub> | I/O | A <sub>8</sub> | 1 | 45 | 39 | 37 | R9 <sub>0</sub> | 1 | V <sub>PP</sub> | | 14 | 8 | 6 | R2 <sub>0</sub> | 1/0 | A <sub>0</sub> | ı | 46 | 40 | 38 | R9 <sub>1</sub> | 1 | A <sub>9</sub> | | 15 | 9 | 7 | R2 <sub>1</sub> | I/O | A <sub>10</sub> | 1 | 47 | 41 | 39 | R9 <sub>2</sub> | ı | <u>M</u> 0 | | 16 | 10 | 8 | R2 <sub>2</sub> | 1/0 | A <sub>11</sub> | Ī | 48 | 42 | 40 | R9 <sub>3</sub> | 1 | M <sub>1</sub> | | 17 | 11 | 9 | R2 <sub>3</sub> | 1/0 | A <sub>12</sub> | ı | 49 | 43 | 41 | RESET | ı | RESET | | 18 | 12 | 10 | RA <sub>0</sub> | ı | | | 50 | 44 | 42 | TEST | ı | TEST | | 19 | 13 | 11 | RA <sub>1</sub> | 1 | | | 51 | 45 | 43 | OSC <sub>1</sub> | ı | | | 20 | 14 | 12 | R3 <sub>0</sub> | 1/0 | A <sub>13</sub> | 1 | 52 | 46 | 44 | OSC <sub>2</sub> | 0 | | | 21 | 15 | 13 | R3 <sub>1</sub> | 1/0 | A <sub>14</sub> | 1 | 53 | 47 | 45 | GND | | GND | | 22 | 16 | 14 | R3 <sub>2</sub> /INT <sub>0</sub> | | | | 54 | 48 | 46 | D <sub>0</sub> | I/O | O <sub>0</sub> | | 23 | 17 | 15 | R3 <sub>3</sub> /INT <sub>1</sub> | 1/0 | | | 55 | 49 | 47 | D <sub>1</sub> | 1/0 | O <sub>1</sub> | | 24 | 18 | 16 | R5 <sub>0</sub> | 1/0 | | | 56 | 50 | 48 | D <sub>2</sub> | I/O | 02 | | 25 | 19 | 17 | R5 <sub>1</sub> | 1/0 | | | 57 | 51 | 49 | D <sub>3</sub> | 1/0 | O <sub>3</sub> | | 26 | 20 | 18 | R5 <sub>2</sub> | 1/0 | | | 58 | 52 | 50 | D <sub>4</sub> | 1/0 | | | 27 | 21 | 19 | R5 <sub>3</sub> | 1/0 | 1.00 | | 59 | 53 | 51 | D <sub>5</sub> | 1/0 | | | 28 | 22 | 20 | R6 <sub>0</sub> | 0 | | | 60 | 54 | 52 | D <sub>6</sub> | 1/0 | | | 29 | 23 | 21 | R6 <sub>1</sub> | 0 | | | 61 | 55 | 53 | D <sub>7</sub> | 1/0 | | | 30 | 24 | 22 | R6 <sub>2</sub> | 0 | | | 62 | 56 | 54 | D <sub>8</sub> | 1/0 | | | 31 | 25 | 23 | R6 <sub>3</sub> | 0 | | | 63 | 57 | 55 | D <sub>9</sub> | I/O | | | 32 | 26 | 24 | V <sub>CC</sub> | | V <sub>CC</sub> | | 64 | 58 | 56 | D <sub>10</sub> | 1/0 | V <sub>CC</sub> | Notes: I/O: Input/Output pins Input pins 1: O: Output pins MCU Mode PROM Mode 1/0 1/0 I/O 1/0 1/0 1 ı 1 1 ı ı 1 I/O I/O I/O 1/0 #### Pin Functions **GND, V\_{CC} (Power):** GND and $V_{CC}$ are the power supply pins for the MCU. Connect GND to ground (0 V) and apply the $V_{CC}$ power supply voltage to the $V_{CC}$ pin. $\overline{\text{TEST}}$ (Test): $\overline{\text{TEST}}$ is for test purposes only. Connect it to $V_{CC}$ . **RESET** (Reset): RESET resets the MCU. For details, see the Reset section. $OSC_1$ , $OSC_2$ (Oscillator Connections): $OSC_1$ and $OSC_2$ are the pins for the internal oscillator circuit. They can be connected to a crystal resonator, ceramic resonator, or external oscillator circuits. ${\bf D_0-D_{15}}$ (D Port): The D port is an input/output port addressed by one bit. These 16 pins are all input, ${\bf D_0}$ to ${\bf D_3}$ are standard, and ${\bf D_4}$ to ${\bf D_{15}}$ are high current standard pins. The circuit type for each pin can be selected using a mask option. For details, see the Input/Output section. **R0-RA** (**R Ports**): R0-R9 are 4-bit I/O ports. RA is a 2-bit I/O port. R0, R6, R7, and R8 are output ports, R9 and RA are input ports, and R1 to R5 are I/O ports. All pins of port R0-RA are standard pins. The circuit type of $D_4$ - $D_{15}$ and R0-R2 is PMOS open drain, and that of $D_0$ - $D_3$ and R3-R8 is NMOS open drain. R3<sub>2</sub>, R3<sub>3</sub> and R4<sub>0</sub>, R4<sub>1</sub>, R4<sub>2</sub> are multiplexed with $\overline{INT_0}$ , $\overline{INT_1}$ , $\overline{SCK}$ , SI, and SO, respectively. The RA<sub>1</sub> pin should be used as RA<sub>1</sub> since it is PMOS open drain (MOS without pulldown). For details, see the Input/Output section. $\overline{\text{INT}_0}$ , $\overline{\text{INT}_1}$ (Interrupts): $\overline{\text{INT}_0}$ and $\overline{\text{INT}_1}$ are external interrupts for the MCU. $\overline{\text{INT}_1}$ can be used as an external event input pin for timer B. $\overline{\text{INT}_0}$ and $\overline{\text{INT}_1}$ are multiplexed with R3<sub>2</sub> and R3<sub>3</sub>, respectively. For details, see the Interrupt section. $\overline{SCK}$ , $\overline{SI}$ , SO (Serial Interface): The transmit clock I/O pin ( $\overline{SCK}$ ), serial data input pin (SI), and serial data output pin (SO) are used for serial interface. $\overline{SCK}$ , SI, and SO are multiplexed with R40, R4<sub>1</sub>, and R4<sub>2</sub>, respectively. For details, see the Serial Interface section. $V_{PP}$ (Program Voltage): $V_{PP}$ is the input for the program voltage (12.5 V $\pm 0.3$ V) for programming the PROM. $\overline{\text{CE}}$ (Chip Enable): $\overline{\text{CE}}$ is the input for programming and verifying the internal PROM. $\overline{OE}$ (Output Enable): $\overline{OE}$ is the input of the data output control signal for verification. $A_0$ - $A_{14}$ (Address Bus): $A_0$ - $A_{14}$ are address input pins for the internal PROM. O<sub>0</sub>-O<sub>7</sub> (PROM Data Bus): These are data bus pins for the internal PROM. $\overline{\mathbf{M_0}}$ , $\overline{\mathbf{M_1}}$ (Mode): $\overline{\mathbf{M_0}}$ and $\overline{\mathbf{M_1}}$ , set the PROM mode. The PROM mode is set when $\overline{\mathbf{M_0}}$ , $\overline{\mathbf{M_1}}$ , and $\overline{\text{TEST}}$ pins are low and the RESET pin is high. # **Block Diagram** ## Memory Map #### **ROM Memory Map** The MCU includes a 8,192-word × 10-bit ROM. It is described in the following paragraphs with the ROM memory map in figure 1. Vector Address Area (\$0000 to \$000F): Locations \$0000 through \$000F are reserved for JMPL instructions to branch to the starting address of the initialization program and of the interrupt programs. After reset or an interrupt, the program is executed from the vector address. Zero-Page Subroutine Area (\$0000 to \$003F): Locations \$0000 through \$003F are reserved for subroutines. The CAL instruction branches to these subroutines. Pattern Area (\$0000 to \$0FFF): Locations \$0000 through \$0FFF are reserved for PROM data. The P instruction can reference the PROM data as a pattern. **Program Area (\$0000 to \$1FFF):** Locations from \$0000 to \$1FFF can be used for program code. Figure 1 ROM Memory Map #### **RAM Memory Map** The MCU also contains a 512-digit × 4-bit RAM as the data and stack area. In addition to these areas, interrupt control bits and special function registers are also mapped on the RAM memory space. The RAM memory map (figure 2) is described in the following paragraphs. Interrupt Control Bits Area (\$000 to \$003): The interrupt control bits area (figure 3) is used for interrupt control. It is accessible only by RAM bit manipulation instructions. However, the interrupt request flag cannot be set by software. The RSP bit is used only to reset the stack pointer. Special Function Registers Area (\$004 to \$00B): The special function registers are the mode or data registers for the external interrupt, the serial interface, and the timer/counters. These registers are classified into three types: write-only, read-only, and read/write, as shown in figure 2. These registers cannot be accessed by RAM bit manipulation instructions. Data Area (\$020 to \$1DF): The 16 digits of \$020 through \$02F are called memory registers (MR) and are accessible by the LAMR and XMRA instructions (figure 4). Stack Area (\$3C0 to \$3FF): Locations \$3C0 through \$3FF are reserved for LIFO stacks to save the contents of the program counter (PC), status flag (ST), and carry flag (CA) when subroutine calls (CAL or CALL instruction) and interrupts are processed. This area can be used as a 16-level nesting stack in which one level requires 4 digits. Figure 4 shows the save condition. The program counter is restored by the RTN and RTNI instructions. Status and carry flags are restored only by the RTNI instruction. This area when not used as a stack, is available as a data area. Figure 2 RAM Memory Map | | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |---|----------------------------------|----------------------------------|----------------------------------|----------------------------------|-------| | 0 | IM0<br>(IM of INT <sub>0</sub> ) | IF0<br>(IF of INT <sub>0</sub> ) | RSP<br>(Reset SP bit) | IE<br>(Interrupt enable flag) | \$000 | | 1 | IMTA<br>(IM of timer A) | IFTA<br>(IF of timer A) | IM1<br>(IM of INT <sub>1</sub> ) | IF1<br>(IF of INT <sub>1</sub> ) | \$001 | | 2 | Not used | Not used | IMTB<br>(IM of timer B) | IFTB<br>(IF of timer B) | \$002 | | 3 | Not used | Not used | IMS<br>(IM of serial) | IFS<br>(IF of serial) | \$003 | IF: Interrupt request flagIM: Interrupt maskIE: Interrupt enable flagSP: Stack pointer Note: Each bit of the interrupt control bit area is set by the SEM/SEMD instruction, reset by the REM/REMD instruction, and tested by the TM/TMD instruction. It is not affected by other instructions. Furthermore the interrupt request flag is not affected by the SEM/SEMD instruction. The value of the status flag becomes invalid when unusable bits are tested. Figure 3 Configuration of Interrupt Control Bits Area | Mer | nory regis | ters | | Stack area | i . | | | | | | | |-----|------------|-------|------|------------|-------|------|------------------|------------------|------------------|------------------|-------| | 32 | MR (0) | \$020 | 960 | Level 16 | \$3C0 | | | | | | | | 33 | MR (1) | \$021 | | Level 15 | | | | | | | | | 34 | MR (2) | \$022 | | Level 14 | | | | | | | | | 35 | MR (3) | \$023 | | Level 13 | | | | | | | | | 36 | MR (4) | \$024 | | Level 12 | | | | | | | | | 37 | MR (5) | \$025 | | Level 11 | | | | | | | | | 38 | MR (6) | \$026 | | Level 10 | | | | | | | | | 39 | MR (7) | \$027 | | Level 9 | | | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | 40 | MR (8) | \$028 | | Level 8 | | 4 | | | | | 1 | | 41 | MR (9) | \$029 | | Level 7 | | 1020 | ST | PC <sub>13</sub> | PC <sub>12</sub> | PC <sub>11</sub> | \$3FC | | 42 | MR (10) | \$02A | | Level 6 | | / | | | | | i | | 43 | MR (11) | \$02B | | Level 5 | | 1021 | PC <sub>10</sub> | PC <sub>9</sub> | PC <sub>8</sub> | PC <sub>7</sub> | \$3FD | | 44 | MR (12) | \$02C | | Level 4 | | 4000 | | | | | 1 | | 45 | MR (13) | \$02D | | Level 3 | | 1022 | CA | PC <sub>6</sub> | PC <sub>5</sub> | PC₄ | \$3FE | | 46 | | \$02E | | Level 2 | | 1023 | PC <sub>3</sub> | <u> </u> | 50 | | 1 | | 47 | MR (15) | \$02F | 1023 | Level 1 | \$3FF | 1023 | PU3 | PC <sub>2</sub> | PC <sub>1</sub> | PC <sub>0</sub> | \$3FF | PC<sub>13</sub> to PC<sub>0</sub>: Program counter ST: Status flag CA: Carry flag Note: Since the HD4074008 is an 8-k PROM version, $PC_{13}$ is not used. Figure 4 Configuration of Memory Registers, Stack Area, and Stack Position ## **Functional Description** #### Registers and Flags The MCU has nine registers and two flags for the CPU operations (figure 5). Accumulator (A), B Register (B): The 4-bit accumulator and B register hold the results from the arithmetic logic unit (ALU), and transfer data to/from memory, I/O, and other registers. W Register (W), X Register (X), Y Register (Y): The 2-bit W register, and the 4-bit X and Y registers indirectly address RAM. The Y register is also used for D-port addressing. SPX Register (SPX), SPY Register (SPY): The 4bit registers SPX and SPY are used to assist the X and Y registers, respectively. Carry Flag (CA): The carry flag (CA) stores the overflow from the ALU generated by an arithmetic operation. It is also affected by the SEC, REC, ROTL, and ROTR instructions. During an interrupt, the carry flag is pushed onto the stack. It is restored by the RTNI instruction, but not by the RTN instruction. Status Flag (ST): The status flag (ST) holds the ALU overflow, non-zero, and the results of a bit test instruction for the arithmetic or compare instructions. It is a branch condition of the BR, BRL, CAL, or CALL instructions. The value for the status flag remains unchanged until the next arithmetic, compare, or bit test instruction is executed. The status flag becomes a 1 after the BR, BRL, CAL, or CALL instruction was either executed or skipped. During an interrupt, the status flag is pushed onto the stack. It is restored back from the stack by the RTNI instruction, but not by the RTN instruction. Figure 5 Registers and Flags **Program Counter (PC):** The program counter is a 14-bit binary counter which controls the sequence in which the instructions stored in ROM are executed. **Stack Pointer (SP):** The stack pointer (SP) is used to point to the address of the next stack area (up to 16 levels). The stack pointer is initialized to RAM address \$3FF. It is decremented by 4 when data is pushed onto the stack, and incremented by 4 when data is restored from it. The stack can only be used up to 16 levels deep because the high four bits of the stack pointer are fixed at 1111. The stack pointer is initialized to \$3FF either by MCU reset or by the RSP bit reset from the REM/REMD instruction. #### Interrupts Five interrupt sources are available on the MCU: external requests $(\overline{INT_0}, \overline{INT_1})$ , timer/counters (timers A and B), and the serial port. For each source, an interrupt request flag (IF), interrupt mask (IM), and interrupt vector addresses control and maintain the interrupt request. The interrupt enable flag (IE) also controls interrupt operations. Interrupt Control Bits and Interrupt Processing: The interrupt control bits are mapped on \$000 through \$003 of the RAM space. They are accessible by RAM bit manipulation instructions. (The interrupt request flag (IF) cannot be set by software.) The interrupt enable flag (IE) and IF are cleared to 0, and the interrupt mask (IM) is set to 1 by MCU reset. Figure 6 is a block diagram of the interrupt control circuit. Table 1 shows the interrupt priority and vector addresses, and table 2 shows the interrupt conditions corresponding to each interrupt source. An interrupt request is generated when IF is set to 1 and IM is 0. If IE is 1 at this time, the interrupt will be activated and vector addresses will be generated from the priority PLA corresponding to the interrupt source. Table 1 Vector Addresses and Interrupt Priority | Reset/Interrupt | Priority | Vector Addresses | | | |------------------|----------|------------------|--|--| | RESET | | \$0000 | | | | INT <sub>0</sub> | 1 | \$0002 | | | | INT <sub>1</sub> | 2 | \$0004 | | | | Timer A | 3 | \$0006 | | | | Timer B | 4 | \$0008 | | | | Serial | 5 | \$000C | | | Table 2 Conditions of Interrupt Service Interrupt Source | Interrupt Control Bit | INTo | ĪNT <sub>1</sub> | Timer A | Timer B | Serial | | | | |-----------------------|------|------------------|---------|---------|----------|---|--|--| | IE | 1 | 1 | 1 | 1 | 1 | | | | | IFO · IMO | 1 | 0 | 0 | 0 | 0 | · | | | | IF1 · IM1 | * | 1 | 0 | 0 | 0 | | | | | IFTA · IMTA | * | * | 1 | 0 | 0 | | | | | IFTB · IMTB | * | * | * | 1 | 0 | | | | | IFS · ĪMS | * | * | * | * | 1 | | | | | * Doo't | | | | | <u> </u> | | | | <sup>\*</sup> Don't care Figure 7 shows the interrupt sequence, and figure 8 shows the interrupt processing flowchart. If an interrupt is requested, the instruction being executed finishes in the first cycle. The IE is reset in the second cycle. In the second and third cycles, the carry flag, status flag, and program counter are pushed onto the stack. In the third cycle, the instruction is re-executed after jumping to the vector address. At each vector address, program the JMPL instruction to branch to the starting address of the interrupt program. The IF which caused the interrupt must be reset by software in the interrupt program. Figure 6 Interrupt Control Circuit Block Diagram Figure 7 Interrupt Processing Sequence Figure 8 Interrupt Processing Flowchart Interrupt Enable Flag (IE: \$000, Bit 0): The interrupt enable flag enables/disables interrupt requests as shown in table 3. It is reset by an interrupt and set by the RTNI instruction. External Interrupts ( $\overline{INT_0}$ , $\overline{INT_1}$ ): The external interrupt request inputs ( $\overline{INT_0}$ , $\overline{INT_1}$ ) can be selected by the port mode register (PMR: \$004). Setting bit 3 and bit 2 of PMR causes the R3<sub>3</sub>/ $\overline{INT_1}$ and R3<sub>2</sub>/ $\overline{INT_0}$ pins to be used as $\overline{INT_1}$ and $\overline{INT_0}$ , respectively. The external interrupt request flags (IF0, IF1) are set at the falling edge of $\overline{INT_0}$ and $\overline{INT_1}$ inputs. (Refer to table 4.) The $\overline{INT_1}$ input can be used as a clock signal input to timer B in which timer B counts up at each falling edge of the $\overline{INT_1}$ input. When using $\overline{INT_1}$ as the timer B external event input, the external inter- rupt mask (IM1) has to be set so that the interrupt request by $\overline{INT_1}$ will not be accepted. (Refer to table 5). External Interrupt Request Flags (IF0: \$000, Bit 2; IF1: \$001, Bit 0): The external interrupt request flags (IF0, IF1) are set at the falling edge of the $\overline{INT_0}$ and $\overline{INT_1}$ inputs, respectively. External Interrupt Masks (IM0: \$000, Bit 3; IM1: \$001, Bit 1): The external interrupt masks mask the external interrupt requests. **Port Mode Register (PMR: \$004):** The port mode register is a 4-bit write-only register which controls the $R3_2/\overline{INT_0}$ , $R3_3/\overline{INT_1}$ , $R4_1/SI$ , and $R4_2/SO$ pins as shown in table 6. The port mode register will be initialized to \$0 by MCU reset. These pins are therefore initially used as ports. Table 3 Interrupt Enable Flag | IE | Interrupt Enable/Disable | |----|--------------------------| | 0 | Disabled | | 1 | Enabled | Table 4 External Interrupt Request Flags | IFO, IF1 | Interrupt Request | | | | |----------|-------------------|---|--|--| | 0 | No | | | | | 1 | Yes | _ | | | Table 5 External Interrupt Masks | IMO, IM1 | Interrupt Request | | | |----------|-------------------|--|--| | 0 | Enabled | | | | 1 | Disabled (masked) | | | Table 6 Port Mode Register | PMR3 | R3 <sub>3</sub> /INT <sub>1</sub> Pin | |------|-----------------------------------------------| | 0 | Used as R3 <sub>3</sub> port input/output pin | | 1 | Used as INT <sub>1</sub> input pin | | PMR2 | R3 <sub>2</sub> /INT <sub>0</sub> Pin | |------|-----------------------------------------------| | 0 | Used as R3 <sub>2</sub> port input/output pin | | 1 | Used as INT <sub>0</sub> input pin | | PMR1 | R4 <sub>1</sub> /SI Pin | |------|-----------------------------------------------| | 0 | Used as R4 <sub>1</sub> port input/output pin | | 1 | Used as SI input pin | | PMR0 | R4 <sub>2</sub> /SO Pin | | | |------|-----------------------------------------------|--|--| | 0 | Used as R4 <sub>2</sub> port input/output pin | | | | 1 | Used as SO output pin | | | #### **Serial Interface** The serial interface is used to transmit/receive 8-bit data serially. It consists of the serial data register, the serial mode register, the octal counter, and the multiplexer as illustrated in figure 9. Pin $R4_0/\overline{SCK}$ and the transmit clock signal are controlled by the serial mode register. The contents of the serial data register can be written into or read out by software. The data in the serial data register can be shifted synchronously with the transmit clock signal. The STS instruction is used to initiate serial interface operations and to reset the octal counter to \$0. The counter starts to count at the falling edge of the transmit clock ( $\overline{SCK}$ ) signal and increments by one at the rising edge of $\overline{SCK}$ . When the octal counter is reset to \$0 after eight transmit clock signals, or when a transmit/receive operation is discontinued by resetting the octal counter, the serial interrupt request flag will be set. Serial Mode Register (SMR: \$005): The 4-bit write-only serial mode register controls the R4<sub>0</sub>/SCK pin, prescaler divide ratio, and transmit clock source as shown in table 7. The write signal to the serial mode register controls the operating state of the serial interface. The write signal to the serial mode register stops the serial data register and octal counter from accepting the transmit clock, and it also resets the octal counter to \$0 simultaneously. Therefore, when the serial interface is in the transfer state, the write signal causes the serial mode register to cease the data transfer and to set the serial interrupt request flag. The contents of the serial mode register will be changed on the second instruction cycle after the serial mode register has been written to. Therefore, it will be necessary to execute the STS instruction after the data in the serial mode register has been changed completely. The serial mode register will be reset to \$0 by MCU reset. Figure 9 Serial Interface Block Diagram Serial Data Register (SRL: \$006, SRU: \$007): The 8-bit read/write serial data register consists of a low-order digit (SRL: \$006) and a high-order digit (SRU: \$007). The data in the serial data register will be output from the SO pin, from LSB to MSB, synchronously with the falling edge of the transmit clock signal. At the same time, external data will be input from the SI pin to the serial data register, MSB first, synchronously with the rising edge of the transmit clock. Figure 10 shows the I/O timing chart for the transmit clock signal and the data. The read/write operations of the serial data register should be performed after the completion of data transmit/receive. Otherwise the data may not be guaranteed. Serial Interrupt Request Flag (IFS: \$003, Bit 0): The serial interrupt request flag will be set when the octal counter counts eight transfer clock signals, or when data transfer is discontinued by resetting the octal counter. Refer to table 8. Serial Interrupt Mask (IMS: \$003, Bit 1): The serial interrupt mask masks the interrupt request. Refer to table 9. Selection and Change of the Operation Mode: Table 10 shows the serial interface operation modes which are determined by a combination of the value in the port mode register and in the serial mode register. Initialize the serial interface by a write signal to the serial mode register, when the operation mode has changed. Table 7 Serial Mode Register | SMR3 | R4 <sub>0</sub> / <del>SCK</del> | | | |------|-----------------------------------------------|--|--| | 0 | Used as R4 <sub>0</sub> port input/output pin | | | | 1 | Used as SCK input/output pin | | | #### **Transmit Clock** | SMR2 SMR1 | | SMR0 | | | | | | |-----------|------|------|---------------------------|----------------|---------------------------|------------------------------|--| | | SMR1 | | R4 <sub>0</sub> /SCK Port | Clock Source | Prescaler<br>Divide Ratio | System Clock<br>Divide Ratio | | | 0 | 0 | 0 | SCK output | Prescaler | ÷ 2048 | ÷ 4096 | | | 0 | 0 | 1 | SCK output | Prescaler | + 512 | + 1024 | | | 0 | 1 | 0 | SCK output | Prescaler | + 128 | ÷ 256 | | | 0 | 1 | 1 | SCK output | Prescaler | ÷ 32 | ÷ 64 | | | 1 | 0 | 0 | SCK output | Prescaler | ÷ 8 | ÷ 16 | | | 1 | 0 | 1 | SCK output | Prescaler | ÷ 2 | + 4 | | | 1 | 1 | 0 | SCK output | System clock | _ | ÷ 1 | | | 1 | 1 | 1 | SCK input | External clock | _ | | | Operating State of Serial Interface: The serial interface has three operating states: the STS waiting state, transmit clock wait state, and transfer state, as shown in figure 11. The STS waiting state is the initialization state of the serial interface internal state. The serial interface enters this state in one of two ways: either by changing the operation mode through a data change in the port mode register, or by writing data into the serial mode register. In this state, the serial interface does not operate even if the transmit clock is applied. If the STS instruction is executed, the serial interface to the transmit clock wait state. In the transmit clock wait state the falling edge of the first transmit clock causes the serial interface to shift to the transfer state. While the octal counter counts up, the serial data register shifts simultaneously. As an exception, if the clock continuous output mode is selected, the serial interface stays in the transmit clock wait state while the transmit clock outputs continuously. The octal counter becomes 000 again after 8 transmit clocks or by the execution of the STS instruction, so that the serial interface returns to the transmit clock wait state, and the serial interrupt request flag is set simultaneously. When the internal transmit clock is selected, the transmit clock output is triggered by the execution of the STS instruction, and stops after 8 clocks. Example of Transmit Clock Error Detection: The serial interface functions abnormally when the transmit clock is disturbed by external noise. In this case, transmit clock errors can be detected by the procedure shown in figure 12. If more than 8 transmit clocks occur in the transmit clock wait state, the state of the serial interface shifts as follows: transfer state, transmit clock wait state, and transfer state. The serial interrupt flag should be reset before entering into the STS state by writing data to SMR. This procedure causes the serial IFS to be set again. Table 8 Serial Interrupt Request Flag | IFS | Interrupt Request | | | | |-----|-------------------|---|--|--| | 0 | No | _ | | | | 1 | Yes | | | | Table 9 Serial Interrupt Mask | IMS | Interrupt Request | | | |-----|-------------------|--|--| | 0 | Enabled | | | | 1 | Disabled (masked) | | | Table 10 Serial Interface Operation Mode | PMR1 | PMR2 | Serial Interface<br>Operating Mode | |------|------|-----------------------------------------------------------------------------------------------------------| | 0 | 0 | Clock continuous output mode | | 0 | 1 | Transmit mode | | 1 | 0 | Receive mode | | 1 | 1 | Transmit/receive mode | | | | PMR1 PMR2 0 0 0 1 1 0 1 1 | Figure 10 Serial Interface I/O Timing Figure 11 Serial Interface Mode Transition Figure 12 Transmit Clock Error Detection #### **Timers** The MCU contains a prescaler and two timer/counters (timers A and B). A block diagram is shown in figure 13. The prescaler is an 11-bit binary counter, timer A is an 8-bit free-running timer/counter, and timer B is an 8-bit auto-reload timer/event counter. Prescaler: The input to the prescaler is the system clock signal. The prescaler is initialized to \$0000 by MCU reset, and it starts to count up the system clock signal as soon as RESET input goes to logic 0. The prescaler keeps counting up except at MCU reset and stop mode. The prescaler provides clock signals to timer A, timer B, and the serial interface. The prescaler divide ratio is selected by timer mode register A (TMA), timer mode register B (TMB), and serial mode register (SMR). Timer A Operation: After timer A is initialized to \$00 by MCU reset, it counts up at every clock input signal. When the next clock signal is applied after timer A becomes \$FF, it will generate an overflow and become \$00. This overflow causes the timer A interrupt request flag (IFTA: \$001, bit 2) to go to 1. This timer can function as an interval timer periodically generating overflow output at every 256th clock signal input. The clock input signals to timer A are selected by timer mode register A (TMA: \$008). **Timer B Operation:** Timer mode register B (TMB: \$009) selects the auto-reload function, input clock source, and the prescaler divide ratio of timer B. When the external event input is used as an input clock signal to timer B, select $R3_3/\overline{INT_1}$ as $\overline{INT_1}$ and set the external interrupt mask (IM1) to prevent an external interrupt request from occurring. Timer B is initialized according to the data written into timer load register B by software. Timer B counts up at every clock input signal. When the next clock signal is applied to timer B after it is set to \$FF, it will generate an overflow output. In this case, if the autoreload function is selected timer B Figure 13 Timer/Counter Block Diagram is initialized according to the value of timer load register B. If it is not selected, timer B goes to \$00. The timer B interrupt request flag (IFTB: \$002, bit 0) will be set at this overflow output. Timer Mode Register A (TMA: \$008): Timer mode register A is a 3-bit write-only register. The TMA controls the prescaler divide ratio of timer A clock input, as shown in table 11. The timer mode register A is initialized to \$0 by MCU reset. Timer Mode Register B (TMB: \$009): Timer mode register B (TMB) is a 4-bit write-only register which selects the auto-reload function, the prescaler divide ratio, or the source of the clock input signal, as shown in table 12. Timer mode register B is initialized to \$0 by MCU reset. The operation mode of timer B changes at the second instruction cycle after timer mode register B is written to. The initialization of timer B by writing data into timer load register B should be performed after the contents of TMB are changed. The configuration and function of timer mode register B is shown in figure 14. Timer B (TCBL: \$00A, TCBU: \$00B, TLRL: \$00A, TLRU: \$00B): Timer B consists of an 8-bit write-only timer load register, and an 8-bit read-only timer counter. Each of them has a low-order digit (TCBL: \$00A, TLRL: \$00A) and a high-order digit (TCBU: \$00B, TLRU: \$00B). (Refer to figure 2.) Timer counter B can be initialized by writing data into timer load register B. In this case, write the low-order digit first, and then the high-order digit. The timer counter is initialized when the high-order digit is written. The timer load register is initialized to \$00 by MCU reset. Figure 14 Mode Register Configuration and Function The counter value of timer B can be obtained by reading timer counter B. In this case, read the high-order digit first, and then the low-order digit. The count value of the low-order digit is latched at the time when the high-order digit is read. Timer A Interrupt Request Flag (IFTA: \$001, Bit 2): The timer A interrupt request flag is set by the overflow output of timer A (table 13). Timer A Interrupt Mask (IMTA: \$001, Bit 3): The timer A interrupt mask prevents an interrupt request from being generated by the timer A interrupt request flag (table 14). Timer B Interrupt Request Flag (IFTB: \$002, Bit 0): The timer B interrupt request flag is set by the overflow output of timer B (table 15). Timer B Interrupt Mask (IMTB: \$002, Bit 1): The timer B interrupt mask prevents an interrupt request from being generated by timer B interrupt request flag (table 16). Table 11 Timer Mode Register A | TMA2 | TMA1 | TMAO | Prescaler Divide Ratio | |------|------|------|------------------------| | 0 | 0 | 0 | + 2048 | | 0 | 0 | 1 | + 1024 | | 0 | 1 | 0 | + 512 | | 0 | 1 | 1 | + 128 | | 1 | 0 | 0 | + 32 | | 1 | 0 | 1 | ÷ 8 | | 1 | 1 | 0 | +4 | | 1 | 1 | 1 | + 2 | Table 12 Timer Mode Register B | TMB3 | Auto-Reload Function | | | |------|-----------------------|--|--| | 0 | No | | | | 1 | Yes | | | | | Proceder Divide Patio | | | | TMB2 | TMB1 | тмво | Prescaler Divide Ratio,<br>Clock Input Source | |------|------|------|-----------------------------------------------| | 0 | 0 | 0 | + 2048 | | 0 | 0 | 1 | + 512 | | 0 | 1 | 0 | + 128 | | 0 | 1 | 1 | + 32 | | 1 | 0 | 0 | + 8 | | 1 | 0 | 1 | + 4 | | 1 | 1 | 0 | + 2 | | 1 | 1 | 1 | INT <sub>1</sub> (external event input) | Table 13 Timer A Interrupt Request Flag | IFTA | Interrupt Request | | | | |------|-------------------|--|--|--| | 0 | No | | | | | 1 | Yes | | | | Table 14 Timer A Interrupt Mask | IMTA | Interrupt Request | | |------|-------------------|--| | 0 | Enabled | | | 1 | Disabled (masked) | | Table 15 Timer B Interrupt Request Flag | IFTB | Interrupt Request | | |------|-------------------|--| | 0 | No | | | 1 | Yes | | Table 16 Timer B Interrupt Mask | IMTB | Interrupt Request | |------|-------------------| | 0 | Enabled | | 1 | Disabled (masked) | ## Input/Output The MCU has 58 I/O pins including 12 high-current standard pins (15 mA). If an I/O pin is used as an input pin, output data should be in the state shown in table 18. **D** Port: The D port is an I/O port which has 16 discrete I/O pins, each of which can be addressed independently. It can be set/reset through the SED/RED and SEDD/REDD instructions, and can be tested through the TD and TDD instructions. See table 17 for the I/O pin circuit types. R Ports: The eleven R ports in the HD4074008 are composed of 20 I/O pins, 16 output-only pins, and 6 input-only pins. Data is input through the LAR and LBR instructions and output through the LRA and LRB instructions. The MCU will not be affect- ed by writing into the input-only and/or non-existing ports, while invalid data will be read by reading from the output-only and/or non-existing ports. The R3<sub>2</sub>, R3<sub>3</sub>, R4<sub>0</sub>, R4<sub>1</sub>, and R4<sub>2</sub> pins are multiplexed with the $\overline{INT_0}$ , $\overline{INT_1}$ , $\overline{SCK}$ , SI, and SO pins, respectively. See table 17 for the I/O pin circuit types. Unused I/O Pins: If the I/O pins not used in the user system are left floating the LSI may malfunction because of noise. The electric potential of the I/O pins should be fixed as follows to prevent malfunction. For PMOS open drain output pins, connect the pin to $V_{CC}$ on the printed circuit of the user system. Input data Input mode Table 17 I/O Pin Circuit Types #### Standard Pins Without Pull-Up MOS Without Pull-Up MOS (NMOS Open Drain) Pins (NMOS Open Drain) **Pins** I/O pins $D_0 - D_3$ SCK\*2 SCK R30-R33, Output R40-R43, mode HLT + mode select R50~R53 Internal SCK Output R60-R63, SO pins R70-R73, HLT R80-R83 Input R90-R93 INT. pins ĪNT₁, SI. Input data SCK\*2 Notes: 1. In stop mode, HLT is 0 and HLT is 1. I/O pins are in high impedance. During serial interface interrupt, the SCK pin is an input pin if external clock input mode is selected. For NMOS open drain output pins, connect the pin to GND on the printed circuit of the user system. Input pins should be connected to $V_{CC}$ on the printed circuit of the user system. $R4_0$ /SCK and $R4_2$ /SO should be set to $R4_0$ and $R4_2$ by the serial mode register and port mode register, respectively. #### Reset Setting the RESET pin high resets the MCU. At power-on or when cancelling the stop mode, the reset must satisfy $t_{\rm RC}$ for the oscillator to stabilize. In all other cases, at least two instruction cycles are required for the MCU to be reset. Table 19 shows the components to be initialized by MCU reset, and the status of each. Table 17 I/O Pin Circuit Types (cont) | | Standard Pins | | |----------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------| | | Without Pull-Down MOS<br>(PMOS Open Drain) | Pins | | I/O pins | V <sub>CC</sub> HLT Output data | D <sub>4</sub> -D <sub>15</sub> ,<br>R1 <sub>0</sub> -R1 <sub>3</sub> ,<br>R2 <sub>0</sub> -R2 <sub>3</sub> | | | HLT — 0— Input data | | | Output<br>pins | Vcc<br>HLT<br>Output data | R0 <sub>0</sub> –R0 <sub>3</sub> | | Input<br>pins | O————————————————————————————————————— | RA <sub>0</sub> , RA <sub>1</sub> | Note: In stop mode, HLT is 0. I/O pins are in high impedance. Table 18 Data Input from Common Input/Output Pins | I/O Pin Circuit Ty | rpe | Input Possible | Input Pin State | | |--------------------|-----------------------------------------|----------------|-----------------|--| | Standard pins | CMOS | No | <del></del> | | | | Without pull-up MOS (NMOS open drain) | Yes | 1 | | | | Without pull-down MOS (PMOS open drain) | Yes | 0 | | Table 19 Initial Values at MCU Reset | Item | em | | Initial Value | Contents | |------------------------------------------------------------------------------------------------------|---------------|-----------------------------------------------|-------------------------------------------------------|-----------------------------------| | Stack pointer (SP) | | \$0000 | Execute the program from the top of ROM address | | | | | 1 | Enable branching with conditional branch instructions | | | Stack pointer (SI | P) | | \$3FF | Stack level is 0 | | I/O pins,<br>output registers | Standard pins | NMOS open drain<br>(without pull-up<br>MOS) | 1 | Enable input | | | | PMOS open drain<br>(without pull-down<br>MOS) | 0 | Enable input | | Interrupt flags/ | Interrupt e | nable flag (IE) | 0 | Inhibit all interrupts | | Stack pointer (SF<br>I/O pins,<br>output registers | Interrupt re | equest flag (IF) | 0 | No interrupt request | | | Interrupt m | nask (IM) | 1 | Mask interrupt request | | Mode registers | Posrt mod | e register (PMR) | 0000 | See Port Mode Register section | | Stack pointer (SF I/O pins, output registers Interrupt flags/ mask Mode registers Timer/counters, | Serial mod | le register (SMR) | 0000 | See Serial Mode Register section | | | Timer mod | le register A (TMA) | 000 | See Timer Mode Register A section | | | Timer mod | le register B (TMB) | 0000 | See Timer Mode Register B section | | , | Prescaler | | \$000 | _ | | serial interface | Timer coul | nter A (TCA) | \$00 | <del></del> | | | Timer coul | nter B (TCB) | \$00 | _ | | | Timer load | register (TLR) | \$00 | _ | | | Octal cour | nter | 000 | | Note: MCU reset affects the other registers as shown in the following table. | Item Abbr Carry flag (CA) Accumulator (A) B register (P) | | After MCU Reset to Recover<br>from Stop Mode | After MCU Reset to Recover from Other Modes | | | |----------------------------------------------------------|------------|----------------------------------------------------------------------------------|-------------------------------------------------------|--|--| | Carry flag (CA) | | The contents of the items before | The contents of the items before | | | | Accumulator | (A) | MCU reset are not retained. | MCU reset are not retained. | | | | B register | (B) | It is necessary to initialize them by software again. | It is necessary to initialize them by software again. | | | | W register | (W) | · | | | | | X/SPX registers | (X/SPX) | | | | | | Y/SPY registers | (Y/SPY) | | | | | | Serial data register | ister (SR) | | | | | | RAM | | The contents of RAM before MCU reset (just before STOP instruction) are retained | Same as above for RAM | | | ## **Internal Oscillator Circuit** Figure 15 outlines the internal oscillator circuit. A crystal oscillator or ceramic oscillator can be selected as the oscillator type. Refer to table 20 to select the oscillator type. In addition, see figure 16 for the layout of the crystal or ceramic oscillator. Figure 15 Internal Oscillator Circuit Figure 16 Layout of Crystal and Ceramic Oscillator Table 20 Examples of Oscillator Circuits - Notes: 1. Since the circuit constant changes according to the crystal and ceramic resonator and to the stray capacitance of the board, consult with the crystal or ceramic oscillator manufacture to determine the circuit parameters. - Wiring among OSC<sub>1</sub>, OSC<sub>2</sub>, and elements should be as short as possible, and avoid crossing other wires. Refer to figure 16. ## **Operating Modes** The MCU has two low-power dissipation modes, standby mode and stop mode (table 21). Figure 17 is a mode transition diagram of these modes. **Standby Mode:** Executing the SBY instruction puts the MCU into standby mode. In standby mode, the oscillator circuit is active and interrupts, timer/counters, and the serial interface remain working. On the other hand, the CPU stops since the clock related to the instruction execution stops. Registers, RAM, and I/O pins retain the states they were in just before the MCU went into standby mode. **Table 21 Low-Power Dissipation Modes Function** | | | Condition | | | | | | | | |----------------------------------|---------------------|-----------------------|--------------------------|---------------------|------------------------|----------|--------------------------|--------------------------------------------|-----------------------------------------| | Low-Power<br>Dissipation<br>Mode | instruction | Oscillator<br>Circuit | Instruction<br>Execution | Registers,<br>Flags | interrupts<br>Function | RAM | input/<br>Output<br>Pins | Timer/<br>Counters,<br>Serial<br>Interface | Cancellation<br>Method | | Standby<br>mode | SBY<br>instruction | Active | Stop | Retained | Active | Retained | Retained*2 | Active | RESET<br>input,<br>interrupt<br>request | | Stop mode | STOP<br>instruction | Stop | Stop | Reset*1 | Stop | Retained | High impedance | Stop | RESET input | Notes: 1. The MCU recovers from the stop mode by RESET input. Refer to table 19 for the contents of the flags and registers. When an I/O circuit is active, an I/O current may flow, depending on the state of the I/O pin in the standby mode. This is the additional current for current dissipation in the standby mode. Figure 17 MCU Operation Mode Transition The standby mode may be cancelled by inputting RESET or by asserting an interrupt request. In the former case the MCU is reset. If the interrupt enable flag is 1 when an interrupt request was asserted, the interrupt is executed; if it is 0, the interrupt request is put on hold and normal instruction execution continues. In the latter case, the MCU becomes active and executes the next instruction following the SBY instruction. Figure 18 shows the flowchart of the standby mode. **Stop Mode:** Executing the STOP instruction brings the MCU into the stop mode, in which the oscillator circuit and every function of the MCU stop. Figure 18 MCU Operating Flowchart in Standby Mode The stop mode may be cancelled by resetting the MCU. At this time, as shown in figure 19, the reset input must be applied for at least $t_{RC}$ for oscillation to stabilize (refer to the AC characteristics table). After the stop mode is cancelled, RAM retains the state it was in just before the MCU went into stop mode, but the accumulator, B register, W register, X/SPX registers, Y/SPY registers, carry flag, and serial data register will not retain their contents. Figure 19 Timing of Stop Mode Cancellation ## **Programmable ROM Operation** The HD4074008's on-chip PROM is programmed in PROM mode. The PROM mode is set by pulling TEST, $\overline{M}_0$ , and $\overline{M}_1$ low, and RESET high as shown in figure 20. In the PROM mode, the MCU does not operate. It can be programmed like a standard 27256 EPROM using a standard PROM programmer and a 64-to-28-pin socket adapter. Table 23 lists recommended PROM programmers and socket adapters. Since an instruction of the HMCS400 series consists of 10 bits, the HMCS400-series microcomputer incorporates a conversion circuit to be used as a general purpose PROM programmer. By this circuit, an instruction is read or programmed using two addresses, the lower 5 bits and upper 5 bits. For example, if 8 kwords of on-chip PROM are programmed by a general purpose PROM programmer, 16 kbytes of addresses (\$0000-\$3FFF) should be specified. #### **Programming and Verification** The HD4074008 can be programmed at high speed without causing voltage stress or affecting data reliability. Table 22 shows how programming and vereification modes are selected. #### **Erasing** The PROMs with ceramic window packages can be erased by ultraviolet light. All erased bits become 1s. Erasing conditions require an ultraviolet light of wavelength 2537 Å with a minimum irradiation of 15 W·sec/cm<sup>2</sup>. These conditions are satisfied by exposing the LSI to a 12,000-µW/cm<sup>2</sup> UV source for 15 to 20 minutes at a distance of 1 inch. #### Precautions - 1. Addresses \$0000 to \$3FFF should be specified if the PROM is programmed by a PROM programmer. If addresses of \$4000 or higher are accessed, the PROM may not be programmed or verified. Note that the plastic package type cannot be erased and reprogrammed. Data in unused addresses should be set to \$FF. (Only ceramic window packages can be erased and reprogrammed.) - 2. Make sure that the PROM programmer, socket adapter, and LSI match properly. Using the wrong programmer for the socket adapter may cause an overvoltage and damage the LSI. Make sure that the LSI is firmly fixed in the socket adapter, and that the socket adapter is firmly fixed to the programmer. - The PROM should be programmed with V<sub>PP</sub> = 12.5 V. Other PROMs use 21 V. If 21 V is applied to the HD4074008, the LSI may be permanently damaged. 12.5 V is the voltage for V<sub>PP</sub> of Intel's 27256. **Table 22 PROM Modes Selection** | | Pin | | | | | | | | |-----------------------|------|------|-----------------|----------------|--|--|--|--| | Mode | CE | ŌĒ | V <sub>PP</sub> | 00-07 | | | | | | Programming | Low | High | V <sub>PP</sub> | Data input | | | | | | Verify | High | Low | V <sub>PP</sub> | Data output | | | | | | Programming inhibited | High | High | V <sub>PP</sub> | High impedance | | | | | Table 23 PROM Programmers and Socket Adapters | PROM P | rogrammer | | Socket Adapter | | | |------------|----------------------|---------|----------------|------------------|--| | Maker | er Type Name Maker | | Type Name | Package | | | DATA I/O | 22B<br>29B | Hitachi | HS408ESS11H | DP-64S<br>DC-64S | | | | | | HS408ESF01H | FP-64 | | | | | | HS408ESF03H | FP-64A | | | AVAL Corp. | PKW-1000<br>PKW-7000 | Hitachi | HS408ESS21H | DP-64S<br>DC-64S | | | | | | HS408ESF01H | FP-64 | | | | | | HS408ESF03H | FP-64A | | Figure 20 PROM Mode Connection Diagram ## Addressing Modes #### RAM Addressing Modes As shown in figure 21, the MCU has three RAM addressing modes: register indirect addressing, direct addressing, and memory register addressing. **Register Indirect Addressing Mode:** The W register, X register, and Y register contents (10 bits) are used as the RAM address. **Direct Addressing Mode:** A direct addressing instruction consists of two words, with the word (10 bits) following the opcode used as the RAM address. Memory Register Addressing Mode: The memory registers (16 digits from \$020 to \$02F) are accessed by executing the LAMR and XMRA instructions. #### ROM Addressing Modes and the P Instruction The MCU has four ROM addressing modes as shown in figure 22. **Direct Addressing Mode:** The program can branch to any address in ROM memory space by executing the JMPL, BRL, or CALL instruction. These instructions replace the 14 program counter bits (PC<sub>13</sub> to PC<sub>0</sub>) with 14-bit immediate data. Current Page Addressing Mode: The MCU has 8 pages of ROM with 256 words per page. By executing the BR instruction, the program can branch to an address on the current page. This instruction replaces the low-order eight bits of the program counter (PC<sub>7</sub> to PC<sub>0</sub>) with 8-bit immediate data. When the BR instruction is on a page boundary (256n + 255) (figure 23), executing it transfers the PC contents to the next page according to the hardware architecture. Consequently, the program branches to the next page when the BR instruction is used on a page boundary. The HMCS400 series cross macroassembler has an automatic paging facility for ROM pages. **Zero-Page Addressing Mode:** By executing the CAL instruction, the program can branch to the zero-page subroutine area, which is located at 0000-003F. When the CAL instruction is executed, 6-bits of immediate data are placed in the low-order six bits of the program counter (PC<sub>5</sub> to PC<sub>0</sub>) and 0s are placed in the high-order eight bits (PC<sub>13</sub> to PC<sub>6</sub>). Table Data Addressing Mode: By executing the TBR instruction, the program can branch to the address determined by the contents of the 4-bit immediate data, accumulator, and B register. P Instruction: ROM data addressed by table data addressing can be referenced by the P instruction (figure 24). When bit 8 in the referred ROM data is 1, 8 bits of ROM data are written into the accumulator and B register. When bit 9 is 1, 8 bits of ROM data are written into the R1 and R2 port output registers. When both bits 8 and 9 are 1, ROM data are written into the accumulator and B register, and also to the R1 and R2 port output registers at the same time. The P instruction has no effect on the program counter. Figure 21 RAM Addressing Modes Figure 22 ROM Addressing Modes Figure 23 BR Instruction Branch Destination on a Page Boundary Figure 24 P Instruction ## **Absolute Maximum Ratings** | Item | Symbol | Value | Unit | Note | |----------------------------------|-----------------------|-------------------------------|------|------| | Supply voltage | V <sub>CC</sub> | -0.3 to +7.0 | V | | | Programming voltage | V <sub>PP</sub> | -0.3 to +14 | ٧ | 1 | | Pin voltage | V <sub>T</sub> | -0.3 to V <sub>CC</sub> + 0.3 | ٧ | 2 | | Total permissible input current | $\Sigma$ I $_{\circ}$ | 50 | mA | 3 | | Maximum input current | l <sub>o</sub> | 15 | mA | 5, 6 | | Maximum output current | -l <sub>o</sub> | 4 | mA | 6, 7 | | | | 6 | mA | 7, 8 | | | | 30 | mA | 7, 9 | | Total permissible output current | $-\Sigma I_0$ | 150 | mA | 4 | | Operating temperature | T <sub>opr</sub> | -20 to +75 | °C | | | Storage temperature | T <sub>stg</sub> | -55 to +125 | °C | | Notes: Permanent damage may occur if these absolute maximum ratings are exceeded. Normal operation should be under the conditions of the electrical characteristics tables. If these conditions are exceeded, the LSI may malfunction or the reliability may be affected. All voltages are with respect to GND. - 1. Applied to R9<sub>0</sub> (V<sub>PP</sub>). - 2. Standard pins. - Total permissible input current is the total sum of input currents which flow in from all I/O pins to GND simultaneously. - Total permissible output current is the total sum of the output currents which flow out from V<sub>CC</sub> to all I/O pins simultaneously. - 5. Maximum input current is the maximum amount of input current from each I/O pin to GND. - 6. D<sub>0</sub>-D<sub>3</sub> and R3-R8. - 7. Maximum output current is the maximum amount of output current from V<sub>CC</sub> to each I/O pin. - 8. R0-R2. - 9. D<sub>4</sub>-D<sub>15</sub>. #### **Electrical Characteristics** DC Characteristics ( $V_{CC}$ = 5 V ±10%, GND = 0 V, $T_a$ = -20°C to +75°C, unless otherwise specified) | Item | Symbol | Pin | Min | Тур | Max | Unit | Test Condition Notes | |-------------------------------------------|-------------------|---------------------------------------------------------------------------------|-----------------------|-------------|-----------------------|------|------------------------------------------------------------------------------------------------------------------| | Input high voltage | V <sub>IH</sub> | RESET, SCK,<br>INT <sub>0</sub> , INT <sub>1</sub> | 0.8V <sub>CC</sub> | <del></del> | V <sub>CC</sub> + 0.3 | ٧ | | | | | OSC <sub>1</sub> | $V_{\rm CC} - 0.5$ | | V <sub>CC</sub> + 0.3 | ٧ | _ | | | | SI | 0.7V <sub>CC</sub> | _ | V <sub>CC</sub> + 0.3 | ٧ | | | Input low voltage | V <sub>IL</sub> | RESET, SCK, INT <sub>0</sub> , INT <sub>1</sub> | -0.3 | | 0.2V <sub>CC</sub> | ٧ | | | | | OSC <sub>1</sub> | -0.3 | _ | 0.5 | ٧ | | | | | SI | -0.3 | _ | 0.3V <sub>CC</sub> | ٧ | | | Output high voltage | V <sub>OH</sub> | SCK, SO | V <sub>CC</sub> - 1.0 | _ | _ | ٧ | -I <sub>OH</sub> = 1.0 mA | | | | | V <sub>CC</sub> - 0.5 | _ | | V | -l <sub>OH</sub> = 0.5 mA | | Output low voltage | V <sub>OL</sub> | SCK, SO | - | _ | 0.4 | ٧ | l <sub>OL</sub> = 1.6 mA | | Input/output<br>leakage<br>current | | RESET, SCK,<br>INT <sub>0</sub> , INT <sub>1</sub><br>OSC <sub>1</sub> , SI, SO | | _ | 1 | μА | V <sub>in</sub> = 0 V to V <sub>CC</sub> 1 | | Current dissipation in active mode | lcc | V <sub>CC</sub> | - | - | 4.5 | mA | V <sub>CC</sub> = 5 V 2, 4 | | Current<br>dissipation in<br>standby mode | I <sub>SBY</sub> | V <sub>CC</sub> | <b>—</b> . | | 1.7 | mA | Maximum logic 3, 4 operation V <sub>CC</sub> = 5 V | | Current dissipation in stop mode | I <sub>STOP</sub> | V <sub>CC</sub> | | _ | 10 | μА | V <sub>in(TEST)</sub> =<br>V <sub>CC</sub> - 0.3 V to<br>V <sub>CC</sub> , V <sub>in(RESET)</sub> = 0 V to 0.3 V | | Stop mode retaining voltage | V <sub>STOP</sub> | V <sub>CC</sub> | 2 | | <del>-</del> | ٧ | | Notes: 1. Excluding pull-up MOS current and output buffer current. - 2. The MCU is in the reset state. Input/output current does not flow. - MCU in reset state, operation mode - · RESET, TEST: VCC - D<sub>0</sub>-D<sub>3</sub>, R3-R9: V<sub>CC</sub> - D<sub>4</sub>-D<sub>15</sub>, R0-R2, RA<sub>0</sub>, RA<sub>1</sub>: GND - 3. The timer/counter operates with the fastest clock. Input/output current does not flow. - · MCU in standby mode - · Input/output in reset state - · Serial interface: Stop - RESET: GND - TEST: VCC - D<sub>0</sub>-D<sub>3</sub>, R3-R9: V<sub>CC</sub> - D<sub>4</sub>-D<sub>15</sub>, R0-R2, RA<sub>0</sub>, RA<sub>1</sub>: GND - When f<sub>OSC</sub> = x MHz, estimate the current dissipation as follows: Maximum value at x MHz = (x/8) × (max. value at 8 MHz) Input/Output Characteristics for Standard Pins: NMOS Open Drain ( $V_{CC}$ = 5 V ±10%, GND = 0 V, $T_a$ = -20°C to +75°C, unless otherwise specified) | Item | Symbol | Pin | Min | Тур | Max | Unit | <b>Test Condition</b> | Note | |---------------------------------|-----------------|--------------------------------------------------------------------------------|--------------------|-----|-----------------------|------|------------------------------------------|------| | Input high<br>voltage | V <sub>IH</sub> | D <sub>0</sub> -D <sub>3</sub> ,<br>R3-R5,<br>R9 | 0.7V <sub>CC</sub> | _ | V <sub>CC</sub> + 0.3 | V | | | | Input low<br>voltage | V <sub>IL</sub> | D <sub>0</sub> -D <sub>3</sub> ,<br>R3-R5,<br>R9 | -0.3 | _ | 0.3V <sub>CC</sub> | V | | | | Output low voltage | V <sub>OL</sub> | D <sub>0</sub> -D <sub>3</sub> ,<br>R3-R8 | _ | _ | 0.4 | ٧ | I <sub>OL</sub> = 1.6 mA | | | Input/output<br>leakage current | 1 _ | D <sub>0</sub> -D <sub>3</sub> ,<br>R3-R8,<br>R9 <sub>1</sub> -R9 <sub>3</sub> | _ | _ | 1 | μА | V <sub>in</sub> = 0 V to V <sub>CC</sub> | 1 | | | | R9 <sub>0</sub> | _ | _ | 20 | μΑ | V <sub>in</sub> = 0 V to V <sub>CC</sub> | 1 | Note: 1. Output buffer current is excluded. Input/Output Characteristics for Standard Pins: PMOS Open Drain ( $V_{CC}$ = 5 V ±10%, GND = 0 V, $T_a$ = -20°C to +75°C, unless otherwise specified) | Item | Symbol | Pin | Min | Тур | Max | Unit | <b>Test Condition</b> | Note | | |------------------------------------|-----------------|-----------------------------------------------------------------------------------|---------------------------------|-----------------------|-------------------------|------|------------------------------------------|--------------------------|--| | Input high voltage | V <sub>IH</sub> | D <sub>4</sub> -D <sub>15</sub> ,<br>R1, R2,<br>RA <sub>0</sub> , RA <sub>1</sub> | 0.7V <sub>CC</sub> | _ | V <sub>CC</sub> + 0.3 V | | | | | | Input low voltage | V <sub>IL</sub> | D <sub>4</sub> -D <sub>15</sub> ,<br>R1, R2,<br>RA <sub>0</sub> , RA <sub>1</sub> | -0.3 | _ | 0.3V <sub>CC</sub> | V | | | | | Output high | V <sub>OH</sub> | n V <sub>OH</sub> | D <sub>4</sub> -D <sub>15</sub> | V <sub>CC</sub> - 3.0 | _ | | ٧ | -I <sub>OH</sub> = 15 mA | | | voltage | | | V <sub>CC</sub> - 2.0 | _ | | ٧ | -l <sub>OH</sub> = 10 mA | | | | | | | V <sub>CC</sub> - 1.0 | | | ٧ | -I <sub>OH</sub> = 4 mA | | | | | | R0-R2 | $V_{CC} - 3.0$ | _ | _ | ٧ | -I <sub>OH</sub> = 3 mA | | | | | | | V <sub>CC</sub> - 2.0 | | | ٧ | -l <sub>OH</sub> = 2 mA | | | | | | | V <sub>CC</sub> - 1.0 | _ | _ | ٧ | $-I_{OH} = 0.8 \text{ mA}$ | | | | Input/output<br>leakage<br>current | 111 | D <sub>4</sub> -D <sub>15</sub> ,<br>R0-R2,<br>RA <sub>0</sub> , RA <sub>1</sub> | _ | _ | 1 | μА | V <sub>in</sub> = 0 V to V <sub>CC</sub> | 1 | | Note: 1. Output buffer current is excluded. # AC Characteristics ( $V_{CC} = 5 \text{ V} \pm 10\%$ , GND = 0 V, $T_a = -20^{\circ}\text{C}$ to +75°C, unless otherwise specified) | Item | Symbol | Pin | Min | Тур | Max | Unit | <b>Test Condition</b> | Note | |------------------------------------------|----------------------------------------|-------------------------------------|--------------|-----|-----|------------------|-------------------------------------|------| | Oscillation frequency | fosc | OSC <sub>1</sub> , OSC <sub>2</sub> | 0.4 | 8 | 9 | MHz | Divide by 8 | | | Instruction cycle time | t <sub>cyc</sub> | | 0.89 | 1 | 20 | μs | Divide by 8 | • | | Oscillator stabilization time | tRC | OSC <sub>1</sub> , OSC <sub>2</sub> | <del>_</del> | _ | 20 | ms | (4).40 | 1 | | External clock<br>high and low<br>widths | t <sub>CPH</sub> ,<br>t <sub>CPL</sub> | OSC <sub>1</sub> | 41 | _ | _ | ns | Divide by 8 | 2 | | External clock rise time | t <sub>CPr</sub> | OSC <sub>1</sub> | _ | _ | 15 | ns | Divide by 8 | 2 | | External clock fall time | <sup>t</sup> CPf | OSC <sub>1</sub> | _ | _ | 15 | ns | | 2 | | INT <sub>0</sub> high width | t <sub>IH</sub> | INT <sub>0</sub> | 2 | _ | _ | t <sub>cyc</sub> | | 3 | | INT <sub>0</sub> low width | t <sub>IL</sub> | ĪNT <sub>o</sub> | 2 | _ | _ | t <sub>cyc</sub> | | 3 | | INT <sub>1</sub> high width | t <sub>IH</sub> | ĪNT <sub>1</sub> | 2 | _ | _ | t <sub>cyc</sub> | | 3 | | INT <sub>1</sub> low width | t <sub>IL</sub> | INT <sub>1</sub> | 2 | _ | _ | t <sub>cyc</sub> | | 3 | | RESET high width | <sup>t</sup> RSTH | RESET | 2 | _ | | t <sub>cyc</sub> | | 4 | | Input capacitance | C <sub>in</sub> | All pins | | _ | 15 | pF | f = 1 MHz,<br>V <sub>in</sub> = 0 V | | | RESET fall time | t <sub>RSTf</sub> | | | | 20 | ms | | 4 | | | | | | | | | | | Notes: 1. The oscillator stabilization time is the period from when V<sub>CC</sub> reaches its minimum allowable voltage at power-on until when the oscillator stabilizes, or after RESET goes high. At power-on or recovering from stop mode, apply the RESET input for more than t<sub>RC</sub> to meet the necessary time for oscillator stabilization. Since t<sub>RC</sub> depends on the crystal or ceramic oscillator's circuit constant and stray capacitance, consult with the crystal or ceramic oscillator manufacturer when designing the reset circuit. - 2. See figure 25. - 3. See figure 26. - 4. See figure 27. # Serial Interface Timing Characteristics ( $V_{CC}$ = 5 V ±10%, GND = 0 V, $T_a$ = -20°C to +75°C, unless otherwise specified) ## **During Transmit Clock Output** | Item | Symbol | Pin | Min | Тур | Max | Unit | <b>Test Condition</b> | Notes | |------------------------------------------|------------------------------------------|-----|-----|-----|-----|-------------------|-----------------------|-------| | Transmit clock cycle time | t <sub>Scyc</sub> | SCK | 1 | _ | _ | t <sub>cyc</sub> | | 1, 2 | | Transmit clock<br>high and low<br>widths | tsckh,<br>tsckl | SCK | 0.5 | | _ | t <sub>Scyc</sub> | | 1, 2 | | Transmit clock rise and fall times | t <sub>SCKr</sub> ,<br>t <sub>SCKf</sub> | SCK | | | 100 | ns | | 1, 2 | | Serial output data delay time | toso | so | _ | _ | 250 | ns | | 1, 2 | | Serial input data setup time | t <sub>SSI</sub> | SI | 300 | _ | _ | ns | | 1 | | Serial input data hold time | t <sub>HSI</sub> | SI | 150 | _ | - | ns | | 1 | Notes: 1. See figure 28. 2. See figure 29. ## **During Transmit Clock Input** | Item | Symbol | Pin | Min | Тур | Max | Unit | <b>Test Condition</b> | Notes | |------------------------------------------|-------------------|-----|-----|-----|-----|-------------------|-----------------------|-------| | Transmit clock cycle time | t <sub>Scyc</sub> | SCK | 1 | | | t <sub>cyc</sub> | | 1 | | Transmit clock<br>high and low<br>widths | tsckh, | SCK | 0.5 | | | t <sub>Scyc</sub> | | 1 | | Transmit clock rise and fall times | tsckr<br>tsckr | SCK | | | 100 | ns | | 1 | | Serial output data delay time | t <sub>DSO</sub> | so | | | 250 | ns | | 1, 2 | | Serial input data setup time | t <sub>SSI</sub> | SI | 300 | | | ns | | 1 | | Serial input data hold time | t <sub>HSI</sub> | SI | 150 | | | ns | | 1 | Notes: 1. See figure 28. 2. See figure 29. Figure 25 Oscillator Timing Figure 26 Interrupt Timing Figure 27 Reset Timing Figure 28 Timing of Serial Interface Figure 29 Timing Load Circuit