











LM5102

SNVS268B - MAY 2004 - REVISED DECEMBER 2014

# LM5102 High-Voltage Half-Bridge Gate Driver With Programmable Delay

#### **Features**

- Drives Both a High-Side and Low-Side N-Channel
- Independently Programmable High and Low Side Rising Edge Delay
- Bootstrap Supply Voltage Range up to 118 V dc
- Fast Turn-Off Propagation Delay (25 ns Typical)
- Drives 1000-pF Loads with 15-ns Rise and Fall Times
- Supply Rail Undervoltage Lockout
- Low Power Consumption
- Timer Can Be Terminated Midway Through Sequence

## **Applications**

- Current Fed Push-Pull Power Converters
- Half and Full Bridge Power Converters
- Synchronous Buck Converters
- Two Switch Forward Power Converters
- Forward with Active Clamp Converters

## 3 Description

The LM5102 high-voltage gate driver is designed to drive both the high side and the low side N-Channel MOSFETs in a synchronous buck or a half bridge configuration. The floating high-side driver is capable of working with supply voltages up to 100 V. The outputs are independently controlled. The rising edge of each output can be independently delayed with a programming resistor. An integrated high voltage diode is provided to charge the high side gate drive bootstrap capacitor. A robust level shifter operates at high speed while consuming low power and providing clean level transitions from control logic to the high side gate driver. Undervoltage lockout is provided on both the low side and the high side power rails. This device is available in the standard VSSOP 10 pin and the WSON 10 pin packages.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| LM5102      | VSSOP (10) | 3.00 mm × 3.00 mm |
|             | WSON (10)  | 4.00 mm × 4.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Simplified Block Diagram





## **Table of Contents**

| 1 | Features 1                           | 7.3 Feature Description                 |
|---|--------------------------------------|-----------------------------------------|
| 2 | Applications 1                       | 7.4 Device Functional Modes10           |
| 3 | Description 1                        | 8 Application and Implementation 11     |
| 4 | Revision History2                    | 8.1 Application Information11           |
| 5 | Pin Configuration and Functions3     | 8.2 Typical Application11               |
| 6 | Specifications4                      | 9 Power Supply Recommendations 13       |
| Ū | 6.1 Absolute Maximum Ratings         | 9.1 Power Dissipation Considerations    |
|   | 6.2 ESD Ratings                      | 10 Layout 14                            |
|   | 6.3 Recommended Operating Conditions | 10.1 Layout Guidelines 14               |
|   | 6.4 Thermal Information              | 10.2 Layout Example 15                  |
|   | 6.5 Electrical Characteristics 5     | 11 Device and Documentation Support 15  |
|   | 6.6 Switching Characteristics 6      | 11.1 Trademarks                         |
|   | 6.7 Typical Characteristics          | 11.2 Electrostatic Discharge Caution    |
| 7 | Detailed Description 10              | 11.3 Glossary15                         |
| • | 7.1 Overview                         | 12 Mechanical, Packaging, and Orderable |
|   | 7.2 Functional Block Diagram         | Information 15                          |
|   | •                                    |                                         |

# 4 Revision History

| CI | hanges from Revision A (March 2013) to Revision B                                                                                                                                                                                                                                        | Page |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Added Handling Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. | 1    |
| CI | hanges from Original (March 2013) to Revision A                                                                                                                                                                                                                                          | Page |
| •  | Changed layout of National Data Sheet to TI format                                                                                                                                                                                                                                       | 11   |

Submit Documentation Feedback



## 5 Pin Configuration and Functions





#### Pin Functions

|                 | PIN                            |   |                                         |                                                                                                                                                                                                     |  |  |
|-----------------|--------------------------------|---|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME            | WSON <sup>(2)</sup> ,<br>VSSOP |   |                                         | APPLICATION INFORMATION                                                                                                                                                                             |  |  |
| НВ              | 2                              | Р | High-side gate driver bootstrap rail    | Connect the positive terminal of bootstrap capacitor to the HB pin and connect negative terminal of bootstrap capacitor to HS. The Bootstrap capacitor should be placed as close to IC as possible. |  |  |
| HI              | 7                              | 1 | High-side driver control input          | TTL compatible thresholds. Unused inputs should                                                                                                                                                     |  |  |
| НО              | 3                              | 0 | High-side gate driver output            | Connect to gate of high-side MOSFET with short low-inductance path.                                                                                                                                 |  |  |
| HS              | 4                              | Р | High-side MOSFET source connection      | Connect bootstrap capacitor negative terminal and source of high side MOSFET.                                                                                                                       |  |  |
| LI              | 8                              | 1 | Low-side driver control input           | TTL compatible thresholds. Unused inputs should be tied to ground and not left open.                                                                                                                |  |  |
| LO              | 10                             | 0 | Low-side gate driver output             | Connect to the gate of the low side MOSFET with a short low inductance path.                                                                                                                        |  |  |
| RT1             | 5                              | А | High-side output edge delay programming | Resistor from RT1 to ground programs the leading edge delay of the high side gate driver. The resistor should be placed close to the IC to minimize noise coupling from adjacent traces.            |  |  |
| RT2             | 6                              | А | Low-side output edge delay programming  | Resistor from RT2 to ground programs the leading edge delay of the low side gate driver. The resistor should be placed close to the IC to minimize noise coupling from adjacent traces.             |  |  |
| V <sub>DD</sub> | 1                              | Р | Positive gate drive supply              | Locally decouple to VSS using low ESR/ESL capacitor, located as close to IC as possible.                                                                                                            |  |  |
| V <sub>SS</sub> | 9                              | G | Ground return                           | All signals are referenced to this ground.                                                                                                                                                          |  |  |

<sup>(1)</sup> P = Power, G = Ground, I = Input, O = Output, A = Analog

<sup>(2)</sup> For the WSON package, it is recommended that the exposed pad on the bottom of the LM5100 and LM5101 be soldered to ground plane on the PC board, and the ground plane should extend out from beneath the IC to help dissipate the heat.



## 6 Specifications

## 6.1 Absolute Maximum Ratings<sup>(1)(2)</sup>

|                                    | MIN            | MAX            | UNIT |
|------------------------------------|----------------|----------------|------|
| V <sub>DD</sub> to V <sub>SS</sub> | -0.3           | 18             | V    |
| V <sub>HB</sub> to V <sub>HS</sub> | -0.3           | 18             | ٧    |
| LI or HI Inputs to V <sub>SS</sub> | -0.3           | $V_{DD} + 0.3$ | ٧    |
| LO Output                          | -0.3           | $V_{DD} + 0.3$ | V    |
| HO Output                          | $V_{HS} - 0.3$ | $V_{HB} + 0.3$ | V    |
| $V_{HS}$ to $V_{SS}$               | -1             | 100            | V    |
| $V_{HB}$ to $V_{SS}$               |                | 118            | V    |
| RT1 and RT2 to V <sub>SS</sub>     | -0.3           | 5              | V    |
| Junction Temperature               |                | 150            | °C   |
| Storage Temperature Range          | <b>-</b> 55    | 150            | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|             |                         |                                                        | VALUE | UNIT |
|-------------|-------------------------|--------------------------------------------------------|-------|------|
| $V_{(ESD)}$ | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

|                      | MIN                 | MAX                  | UNIT |
|----------------------|---------------------|----------------------|------|
| $V_{DD}$             | 9                   | 14                   | V    |
| HS                   | -1                  | 100                  | V    |
| НВ                   | V <sub>HS</sub> + 8 | V <sub>HS</sub> + 14 | V    |
| HS Slew Rate         |                     | < 50                 | V/ns |
| Junction Temperature | -40                 | 125                  | °C   |

#### 6.4 Thermal Information

|                               |                                              | LMS     | 5102               |        |
|-------------------------------|----------------------------------------------|---------|--------------------|--------|
| THERMAL METRIC <sup>(1)</sup> |                                              | DGS     | DPR <sup>(2)</sup> | UNIT   |
|                               |                                              | 10 PINS | 10 PINS            |        |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 165.3   | 37.9               |        |
| R <sub>0JC(top)</sub>         | Junction-to-case (top) thermal resistance    | 58.9    | 38.1               |        |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 54.4    | 14.9               | 00/14/ |
| <b>₽</b> ЈТ                   | Junction-to-top characterization parameter   | 6.2     | 0.4                | °C/W   |
| <b>₽</b> ЈВ                   | Junction-to-board characterization parameter | 83.6    | 15.2               |        |
| R <sub>0JC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | N/A     | 4.4                |        |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).

<sup>(2)</sup> If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

<sup>(2) 4</sup> layer board with Cu finished thickness 1.5 oz, 1 oz, 1 oz, 1.5 oz. Maximum die size used. 5x body length of Cu trace on PCB top. 50 x 50 mm ground and power planes embedded in PCB. See Application Note *AN-1187 Leadless Leadframe Package (LLP)* (SNOA401).



#### 6.5 Electrical Characteristics

Specifications in standard typeface are for  $T_J$  = +25°C. Unless otherwise specified,  $V_{DD}$  =  $V_{HB}$  = 12 V,  $V_{SS}$  =  $V_{HS}$  = 0V, RT1 = RT2 = 100 k $\Omega$ . No load on LO or HO.

|                   | PARAMETER                                | TEST CONDITIONS                                               | MIN <sup>(1)</sup> | TYP  | MAX <sup>(1)</sup> | UNIT |  |
|-------------------|------------------------------------------|---------------------------------------------------------------|--------------------|------|--------------------|------|--|
| SUPPLY C          | URRENTS                                  |                                                               |                    |      | l .                |      |  |
|                   |                                          | LI = HI = 0 V                                                 |                    | 0.4  |                    |      |  |
| I <sub>DD</sub>   | V <sub>DD</sub> Quiescent Current        | LI = HI = 0 V, -40°C to +125°C                                |                    |      | 0.6                | mA   |  |
|                   |                                          | f = 500 kHz                                                   |                    | 1.5  |                    |      |  |
| I <sub>DDO</sub>  | V <sub>DD</sub> Operating Current        | f = 500 kHz, -40°C to +125°C                                  |                    |      | 3                  | mA   |  |
|                   |                                          | LI = HI = 0 V                                                 |                    | 0.06 |                    |      |  |
| I <sub>HB</sub>   | Total HB Quiescent Current               | LI = HI = 0 V, -40°C to +125°C                                |                    |      | 0.2                | mA   |  |
|                   |                                          | f = 500 kHz                                                   |                    | 1.3  |                    |      |  |
| I <sub>HBO</sub>  | Total HB Operating Current               | f = 500 kHz, -40°C to +125°C                                  |                    |      | 3                  | mA   |  |
|                   |                                          | V <sub>HS</sub> = V <sub>HB</sub> = 100 V                     |                    | 0.05 |                    |      |  |
| I <sub>HBS</sub>  | HB to V <sub>SS</sub> Current, Quiescent | V <sub>HS</sub> = V <sub>HB</sub> = 100 V, -40°C to<br>+125°C |                    |      | 10                 | μΑ   |  |
| I <sub>HBSO</sub> | HB to V <sub>SS</sub> Current, Operating | f = 500 kHz                                                   |                    | 0.08 |                    | mA   |  |
| INPUT PIN         | S                                        |                                                               |                    |      |                    |      |  |
|                   | Land and book Walter or Thursdald        |                                                               |                    | 1.8  |                    |      |  |
| $V_{IL}$          | Low Level Input Voltage Threshold        | -40°C to +125°C                                               | 0.8                |      |                    | V    |  |
|                   | LEab Lavel brook Walkers Through ald     |                                                               |                    | 1.8  |                    | V    |  |
| $V_{IH}$          | High Level Input Voltage Threshold       | -40°C to +125°C                                               |                    |      | 2.2                |      |  |
| Б                 |                                          |                                                               |                    | 200  |                    | kO.  |  |
| R <sub>I</sub>    | Input Pulldown Resistance                | -40°C to +125°C                                               | 100                |      | 500                | kΩ   |  |
| TIME DELA         | AY CONTROLS                              |                                                               |                    |      | "                  |      |  |
| .,                | N : 17/1 PT4 PT4                         |                                                               |                    | 3    |                    | .,   |  |
| $V_{RT}$          | Nominal Voltage at RT1, RT2              | -40°C to +125°C                                               | 2.7                |      | 3.3                | V    |  |
|                   | DT D' O                                  | RT1 = RT2 = 0 V                                               |                    | 1.5  |                    |      |  |
| I <sub>RT</sub>   | RT Pin Current Limit                     | RT1 = RT2 = 0 V, -40°C to +125°C                              | 0.75               |      | 2.25               | mA   |  |
| V <sub>th</sub>   | Timer Termination Threshold              |                                                               |                    | 1.8  |                    | V    |  |
| <b>T</b> T        | Rising edge turn-on delay, RT = 10       |                                                               |                    | 105  |                    |      |  |
| $T_{DL1},T_{DH1}$ | kΩ                                       | -40°C to +125°C                                               | 75                 |      | 150                | ns   |  |
| <b>T</b> T        | Rising edge turn-on delay, RT = 100      |                                                               |                    | 630  |                    |      |  |
| $T_{DL2},T_{DH2}$ | kΩ                                       | -40°C to +125°C                                               | 530                |      | 750                | ns   |  |
| UNDER VO          | LTAGE PROTECTION                         |                                                               |                    |      |                    |      |  |
|                   | V. Dision Thursday                       |                                                               |                    | 6.9  |                    |      |  |
| $V_{DDR}$         | V <sub>DD</sub> Rising Threshold         | -40°C to +125°C                                               | 6.0                |      | 7.4                | V    |  |
| $V_{DDH}$         | V <sub>DD</sub> Threshold Hysteresis     |                                                               |                    | 0.5  |                    | V    |  |
|                   | UD Diaine Threehald                      |                                                               |                    | 6.6  |                    | V    |  |
| $V_{HBR}$         | HB Rising Threshold                      | -40°C to +125°C                                               | 5.7                |      | 7.1                |      |  |
| $V_{HBH}$         | HB Threshold Hysteresis                  |                                                               |                    | 0.4  |                    | V    |  |
| BOOTSTRA          | AP DIODE                                 |                                                               |                    |      |                    |      |  |
| .,                | Law Owner France 1977                    | I <sub>VDD-HB</sub> = 100 μA                                  |                    | 0.60 |                    | .,   |  |
| $V_{DL}$          | Low-Current Forward Voltage              | I <sub>VDD-HB</sub> = 100 μA, -40°C to +125°C                 |                    |      | 0.9                | V    |  |
| .,                | High Owners Fam. 137 II                  | I <sub>VDD-HB</sub> = 100 mA                                  |                    | 0.85 |                    | V    |  |
| $V_{DH}$          | High-Current Forward Voltage             | I <sub>VDD-HB</sub> = 100 mA, -40°C to +125°C                 |                    |      | 1.1                |      |  |

<sup>(1)</sup> MIN and MAX limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Tl's Average Outgoing Quality Level (AOQL).



## **Electrical Characteristics (continued)**

Specifications in standard typeface are for  $T_J$  = +25°C. Unless otherwise specified,  $V_{DD}$  =  $V_{HB}$  = 12 V,  $V_{SS}$  =  $V_{HS}$  = 0V, RT1 = RT2 = 100 k $\Omega$ . No load on LO or HO.

|                  | PARAMETER                 | TEST CONDITIONS                                                             | MIN <sup>(1)</sup> TY | 'P MAX <sup>(1)</sup> | UNIT |
|------------------|---------------------------|-----------------------------------------------------------------------------|-----------------------|-----------------------|------|
| Р                | Dynamia Basistanas        | I <sub>VDD-HB</sub> = 100 mA                                                | 0                     | .8                    | Ω    |
| $R_D$            | Dynamic Resistance        | $I_{VDD-HB} = 100 \text{ mA}, -40^{\circ}\text{C to } +125^{\circ}\text{C}$ |                       | 1.5                   | 12   |
| LO GAT           | E DRIVER                  |                                                                             |                       |                       |      |
| V                | Low Lovel Output Voltage  | I <sub>LO</sub> = 100 mA                                                    | 0.2                   | 25                    | V    |
| V <sub>OLL</sub> | Low-Level Output Voltage  | $I_{LO} = 100 \text{ mA}, -40^{\circ}\text{C to } +125^{\circ}\text{C}$     |                       | 0.4                   | V    |
|                  |                           | $I_{LO} = -100 \text{ mA}, V_{OHL} = V_{DD} - V_{LO}$                       | 0.0                   | 35                    |      |
| V <sub>OHL</sub> | High-Level Output Voltage | $I_{LO} = -100$ mA, $V_{OHL} = V_{DD} - V_{LO}$ ,<br>-40°C to +125°C        |                       | 0.55                  | V    |
| I <sub>OHL</sub> | Peak Pullup Current       | V <sub>LO</sub> = 0 V                                                       | 1                     | .6                    | Α    |
| I <sub>OLL</sub> | Peak Pulldown Current     | V <sub>LO</sub> = 12 V                                                      | 1                     | .8                    | Α    |
| HO GAT           | E DRIVER                  |                                                                             |                       |                       |      |
| V                | Low Lovel Output Voltage  | I <sub>HO</sub> = 100 mA                                                    | 0.2                   | 25                    | V    |
| V <sub>OLH</sub> | Low-Level Output Voltage  | $I_{HO} = 100 \text{ mA}, -40^{\circ}\text{C to } +125^{\circ}\text{C}$     |                       | 0.4                   | V    |
|                  |                           | $I_{HO} = -100 \text{ mA}, V_{OHH} = V_{HB} - V_{HO}$                       | 0.0                   | 35                    |      |
| V <sub>OHH</sub> | High-Level Output Voltage | $I_{HO} = -100$ mA, $V_{OHH} = V_{HB} - V_{HO}$ ,<br>-40°C to +125°C        |                       | 0.55                  | V    |
| I <sub>OHH</sub> | Peak Pullup Current       | V <sub>HO</sub> = 0 V                                                       | 1                     | .6                    | Α    |
| I <sub>OLH</sub> | Peak Pulldown Current     | V <sub>HO</sub> = 12 V                                                      | 1                     | .8                    | Α    |

## 6.6 Switching Characteristics

Specifications in standard typeface are for  $T_J$  = +25°C. Unless otherwise specified,  $V_{DD}$  =  $V_{HB}$  = 12 V,  $V_{SS}$  =  $V_{HS}$  = 0 V, No Load on LO or HO.

|                                         | PARAMETER                                 | TEST CONDITIONS                             | MIN <sup>(1)</sup> | TYP | MAX <sup>(1)</sup> | UNIT |
|-----------------------------------------|-------------------------------------------|---------------------------------------------|--------------------|-----|--------------------|------|
| Lower Turn-Off Propagation Delay LM5102 |                                           |                                             |                    | 27  |                    | no   |
| t <sub>LPHL</sub>                       | (LI Falling to LO Falling)                | -40°C to +125°C                             |                    |     | 56                 | ns   |
|                                         | Upper Turn-Off Propagation Delay LM5102   |                                             |                    | 27  |                    |      |
| t <sub>HPHL</sub>                       | (HI Falling to HO Falling)                | -40°C to +125°C                             |                    |     | 56                 | ns   |
| $t_{RC}, t_{FC}$                        | Either Output Rise/Fall Time              | C <sub>L</sub> = 1000 pF                    |                    | 15  |                    | ns   |
| t <sub>R</sub> , t <sub>F</sub>         | Either Output Rise/Fall Time (3 V to 9 V) | $C_L = 0.1 \mu F$                           |                    | 0.6 |                    | μs   |
| t <sub>BS</sub>                         | Bootstrap Diode Turn-Off Time             | $I_F = 20 \text{ mA}, I_R = 200 \text{ mA}$ |                    | 50  |                    | ns   |

<sup>(1)</sup> MIN and MAX limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate TI's Average Outgoing Quality Level (AOQL).



## 6.7 Typical Characteristics



Submit Documentation Feedback

# TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**



Figure 7. Diode Forward Voltage



Figure 8. Undervoltage Threshold Hysteresis vs
Temperature



Figure 9. Undervoltage Rising Threshold vs Temperature



Figure 10. LO and HO Gate Drive — High Level Output Voltage vs Temperature



Figure 11. LO and HO Gate Drive — Low Level Output Voltage vs Temperature



Figure 12. Turn Off Propagation Delay vs Temperature

Submit Documentation Feedback

Copyright © 2004–2014, Texas Instruments Incorporated



## **Typical Characteristics (continued)**







Figure 14. Turn On Delay vs Temperature (RT = 10 k)



Figure 15. Turn On Delay vs Temperature (RT = 100 k)

Copyright © 2004–2014, Texas Instruments Incorporated

Submit Documentation Feedback



## 7 Detailed Description

#### 7.1 Overview

The LM5102 device offers a unique flexibility with independently programmable delay of the rising edge for both high and low side driver outputs independently. The delays are set with resistors at the RT1 and RT2 pins, and can be adjusted from 100 ns to 600 ns. This feature reduces component count, board space and cost compared to discrete solutions for adjusting driver dead time. The wide delay programming range provides the flexibility to optimize drive signal timing for a wide range of MOSFETs and applications.

The RT pins are biased at 3 V and current limited to 1 mA maximum programming current. The time delay generator will accommodate resistor values from 5 k to 100 k with turn-on delay times that are proportional to the RT resistance. In addition, each RT pin is monitored by a comparator that will bypass the turn-on delay if the RT pin is pulled below the timer elimination threshold (1.8 V typical). Grounding the RT pins programs the LM5102 to drive both outputs with minimum turn-on delay.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Startup and UVLO

Both top and bottom drivers include undervoltage lockout (UVLO) protection circuitry which monitors the supply voltage ( $V_{DD}$ ) and bootstrap capacitor voltage ( $V_{HB} - V_{HS}$ ) independently. The UVLO circuit inhibits each driver until sufficient supply voltage is available to turn-on the external MOSFETs, and the built-in hysteresis prevents chattering during supply voltage transitions. When the supply voltage is applied to  $V_{DD}$  pin of LM5102, the top and bottom gates are held low until  $V_{DD}$  exceeds UVLO threshold, typically about 6.9 V. Any UVLO condition on the bootstrap capacitor will disable only the high side output (HO).

#### 7.4 Device Functional Modes

| LI Pin | LO Pin | HI Pin | HO Pin |
|--------|--------|--------|--------|
| L      | L      | L      | L      |
| Н      | Н      | Н      | Н      |



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The LM5102 is one of the latest generation of high voltage gate drivers which are designed to drive both the high-side and low-side N-Channel MOSFETs in a half-bridge/full bridge configuration or in a synchronous buck circuit. The floating high side driver is capable of operating with supply voltages up to 100 V. This allows for N-Channel MOSFET control in half-bridge, full-bridge, push-pull, two switch forward and active clamp topologies.

In the LM5102 the outputs are independently controlled. The rising edge of each output can be independently delayed with a programming resistor.

| FEATURE                                            | BENEFIT                                                                                                              |  |  |  |  |  |
|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Independently programmable high and low side delay | Allows optimisation of gate drive timings to account for device differences between high-side and low-side positions |  |  |  |  |  |
| Low power consumption                              | Improves light load efficiency figures                                                                               |  |  |  |  |  |
| Internal hootstrap diado                           | Poducos parte count and PCR real estate                                                                              |  |  |  |  |  |

Table 1. LM5102 Highlights

## 8.2 Typical Application



Figure 16. LM5102 Driving MOSFETS Connected in Half-Bridge Configuration



## **Typical Application (continued)**

#### 8.2.1 Design Requirements

| PARAMETERS       | VALUES      |
|------------------|-------------|
| Gate Drive IC    | LM5102      |
| Mosfet           | CSD18531Q5A |
| $V_{DD}$         | 10 V        |
| $Q_{gmax}$       | 43 nC       |
| F <sub>sw</sub>  | 100 kHz     |
| D <sub>Max</sub> | 95%         |
| Інво             | 10 μΑ       |
| $V_{DH}$         | 1.1 V       |
| $V_{HBR}$        | 7.1 V       |
| $V_{HBH}$        | 0.4 V       |

#### 8.2.2 Detailed Design Procedure

$$\Delta V_{HB} = V_{DD} - V_{DH} - V_{HBL}$$

where

- V<sub>DD</sub> = Supply voltage of the gate drive IC
- V<sub>DH</sub> = Bootstrap diode forward voltage drop

• 
$$V_{asmin}$$
 = Minimum gate source threshold voltage (1)

$$C_{BOOT} = \frac{Q_{TOTAL}}{\Lambda V_{HB}}$$

 $\Delta V_{HB}$  (2)

$$Q_{TOTAL} = Q_{gmax} + I_{HBO} \times \frac{D_{Max}}{F_{sw}}$$
(3)

The quiescent current of the bootstrap circuit is 10 µA which is negligible compared to the Qgs of the mosfet.

$$Q_{\text{TOTAL}} = 43nC + 10\mu\text{A} \times \frac{0.95}{100\text{kHz}} \tag{4}$$

$$Q_{TOTAL} = 43.01 \text{ nC}$$
 (5)

In practice the value for the  $C_{\mathsf{BOOT}}$  capacitor should be greater than that calculated to allow for situations where the power stage may skip pulse due to load transients. In this circumstance the boot capacitor must maintain the HB Pin voltage above the UVLO Voltage for the HB circuit.

As a general rule the local V<sub>DD</sub> bypass capacitor should be 10 times greater than the value of C<sub>BOOT</sub>.

$$V_{HBL} = V_{HBR} - V_{HBH} \tag{6}$$

$$V_{HBL} = 6.7 \text{ V} \tag{7}$$

$$\Delta V_{HB} = 10 \text{ V} - 1.1 \text{ V} - 6.7 \text{ V}$$
 (8)

$$\Delta V_{HB} = 2.2 \text{ V} \tag{9}$$

$$C_{\text{BOOT}} = \frac{43.01\text{nc}}{2.2\text{V}} \tag{10}$$

$$C_{BOOT} = 19.54 \text{ nF} \tag{11}$$

The bootstrap and bias capacitors should be ceramic types with X7R dielectric. The voltage rating should be twice that of the maximum VDD to allow for loss of capacitance once the devices have a dc bias voltage across them and to ensure long term reliability of the devices.

The resistor values, RT1 and RT2, for setting turn on delay can be found in Figure 18.

Submit Documentation Feedback



#### 8.2.3 Application Curves







Figure 18. Turn On Delay vs Temperature (RT = 10 k)

## Power Supply Recommendations

#### 9.1 Power Dissipation Considerations

The total IC power dissipation is the sum of the gate driver losses and the bootstrap diode losses. The gate driver losses are related to the switching frequency (f), output load capacitance on LO and HO (C<sub>1</sub>), and supply voltage (V<sub>DD</sub>) and can be roughly calculated as shown in Equation 12.

$$P_{DGATES} = 2 \times f \times C_1 \times V_{DD}^2$$
 (12)

There are some additional losses in the gate drivers due to the internal CMOS stages used to buffer the LO and HO outputs. The following plot shows the measured gate driver power dissipation versus frequency and load capacitance. At higher frequencies and load capacitance values, the power dissipation is dominated by the power losses driving the output loads and agrees well with the above equation. This plot can be used to approximate the power losses due to the gate drivers.



Figure 19. Gate Driver Power Dissipation (LO + HO)  $V_{CC}$  = 12 V, Neglecting Diode Losses

The bootstrap diode power loss is the sum of the forward bias power loss that occurs while charging the bootstrap capacitor and the reverse bias power loss that occurs during reverse recovery. Because each of these events happens once per cycle, the diode power loss is proportional to frequency. Larger capacitive loads require more current to recharge the bootstrap capacitor resulting in more losses. Higher input voltages (V<sub>IN</sub>) to the half bridge result in higher reverse recovery losses. Figure 20 was generated based on calculations and lab measurements of the diode recovery time and current under several operating conditions. This can be useful for approximating the diode power dissipation.

Copyright © 2004-2014, Texas Instruments Incorporated



## **Power Dissipation Considerations (continued)**



The total IC power dissipation can be estimated from the above plots by summing the gate drive losses with the bootstrap diode losses for the intended application. Because the diode losses can be significant, an external diode placed in parallel with the internal bootstrap diode (refer to Figure 16) and can be helpful in removing power from the IC. For this to be effective, the external diode must be placed close to the IC to minimize series inductance and have a significantly lower forward voltage drop than the internal diode.

## 10 Layout

## 10.1 Layout Guidelines

The optimum performance of high and low side gate drivers cannot be achieved without taking due considerations during circuit board layout. Following points are emphasized.

- 1. A low ESR/ESL capacitor must be connected close to the IC, and between V<sub>DD</sub> and V<sub>SS</sub> pins and between HB and HS pins to support high peak currents being drawn from V<sub>DD</sub> during turn-on of the external MOSFET.
- 2. To prevent large voltage transients at the drain of the top MOSFET, a low ESR electrolytic capacitor must be connected between MOSFET drain and ground (V<sub>SS</sub>).
- 3. In order to avoid large negative transients on the switch node (HS) pin, the parasitic inductances in the source of top MOSFET and in the drain of the bottom MOSFET (synchronous rectifier) must be minimized.
- 4. Grounding considerations:
  - The first priority in designing grounding connections is to confine the high peak currents from charging and discharging the MOSFET gate in a minimal physical area. This will decrease the loop inductance and minimize noise issues on the gate terminal of the MOSFET. The MOSFETs should be placed as close as possible to the gate driver.
  - The second high current path includes the bootstrap capacitor, the bootstrap diode, the local ground referenced bypass capacitor and low side MOSFET body diode. The bootstrap capacitor is recharged on the cycle-by-cycle basis through the bootstrap diode from the ground referenced V<sub>DD</sub> bypass capacitor. The recharging occurs in a short time interval and involves high peak current. Minimizing this loop length and area on the circuit board is important to ensure reliable operation.
- 5. The resistors on the RT1 and RT2 timer pins must be placed very close to the IC and seperated from high current paths to avoid noise coupling to the time delay generator which could disrupt timer operation.

Submit Documentation Feedback

Copyright © 2004–2014, Texas Instruments Incorporated



#### 10.2 Layout Example



Figure 22. LM5102 Component Placement

## 11 Device and Documentation Support

#### 11.1 Trademarks

All trademarks are the property of their respective owners.

#### 11.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                      |         |
| LM5102MM/NOPB    | ACTIVE | VSSOP        | DGS                | 10   | 1000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | 5102                 | Samples |
| LM5102MMX/NOPB   | ACTIVE | VSSOP        | DGS                | 10   | 3500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | 5102                 | Samples |
| LM5102SD/NOPB    | ACTIVE | WSON         | DPR                | 10   | 1000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | 5102SD               | Samples |
| LM5102SDX/NOPB   | ACTIVE | WSON         | DPR                | 10   | 4500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | 5102SD               | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com 21-Oct-2021

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM5102MM/NOPB  | VSSOP | DGS                | 10 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM5102MMX/NOPB | VSSOP | DGS                | 10 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM5102SD/NOPB  | WSON  | DPR                | 10 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM5102SDX/NOPB | WSON  | DPR                | 10 | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 21-Oct-2021



\*All dimensions are nominal

| 7 till dilliforioriorio di o riorinirial |              |                 |      |      |             |            |             |
|------------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LM5102MM/NOPB                            | VSSOP        | DGS             | 10   | 1000 | 208.0       | 191.0      | 35.0        |
| LM5102MMX/NOPB                           | VSSOP        | DGS             | 10   | 3500 | 367.0       | 367.0      | 35.0        |
| LM5102SD/NOPB                            | WSON         | DPR             | 10   | 1000 | 208.0       | 191.0      | 35.0        |
| LM5102SDX/NOPB                           | WSON         | DPR             | 10   | 4500 | 367.0       | 367.0      | 35.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated