

#### AT25QL641

SPI Serial Flash Memory with Dual I/O, Quad I/O, QPI Support

#### **Features**

- Single 1.7 V 2.0 V Supply
- 64-Mbit (8 x 8 Mbit) Flash Memory
- Serial Peripheral Interface (SPI) and Quad Peripheral Interface (QPI) compatible
  - · Supports SPI Modes 0 and 3
  - · Supports Dual Output Read and Quad I/O program and read
  - · Supports QPI program and read
  - 133 MHz maximum operating frequency
  - Clock-to-Output (t<sub>V1</sub>) of 6 ns
  - Up tp 66 MB/s continuous data transfer rate
- Quad enabled (factory default setting: see Section 7.7)
- Full chip erase
- Flexible, optimized erase architecture for code and data storage applications
  - 0.6 ms typical Page Program (256 Bytes) time
  - 60 ms typical 4-kByte Block Erase time
  - 200 ms typical 32-kByte Block Erase time
  - 350 ms typical 64-kByte Block Erase time
- Hardware controlled locking of Status registers via WP pin
- 4-kbit secured One-Time Programmable (OTP) security register
- Hardware write protection
- Serial Flash Discoverable Parameters (SFDP) register
- Flexible programming
  - Byte/page program (1 to 256 Bytes)
  - Dual or quad input byte/page program (1 to 256 Bytes)
- Erase/program suspend and resume
- JEDEC standard manufacturer and device ID read methodology
- Low power dissipation
  - 2 μA Deep Power-Down (DPD) current (typical)
  - 10 µA Standby current (typical)
  - 5 mA Active read current (typical)
- Endurance: 100,000 program/erase cycles (4-kB, 32-kB, or 64-kB blocks)
- Data Retention: 20 years
- Industrial temperature range: -40 °C to +85 °C
- Industry standard green (Pb/Halide-free/RoHS compliant) package options
  - 8-pad DFN (6 x 5 x 0.6 mm)
  - 8-lead 208-mil SOIC
  - 8-ball WLCSP



## **Contents**

| Fig | ures       |                                                               | 4  |
|-----|------------|---------------------------------------------------------------|----|
| Tab | les .      |                                                               | 6  |
| 1.  | Introd     | luction                                                       | 7  |
|     |            | its and Pin Descriptions                                      |    |
| 2.  |            | •                                                             |    |
| 3.  |            | Diagram                                                       |    |
| 4.  | Memo       | ory Array                                                     | 11 |
| 5.  | Devic      | e Operation                                                   | 12 |
|     | 5.1        | Standard SPI Operation                                        | 12 |
|     | 5.2        | Dual SPI Operation                                            | 12 |
|     | 5.3        | Quad SPI Operation                                            | 12 |
|     | 5.4        | QPI Operation                                                 | 12 |
| 6.  | Write      | Protection                                                    | 13 |
|     | 6.1        | Write Protect Features                                        | 13 |
| 7.  | Statu      | s Registers                                                   | 14 |
|     | 7.1        | Busy                                                          |    |
|     | 7.2        | Write Enable Latch (WEL)                                      |    |
|     | 7.3        | Block Protect Bits (BP2, BP1, BP0)                            |    |
|     | 7.4        | Top/Bottom Block Protect (TB)                                 |    |
|     | 7.5        | Sector/Block Protect (SEC)                                    | 15 |
|     | 7.6        | Status Register Protect (SRP1, SRP0)                          | 15 |
|     | 7.7        | Quad Enable (QE)                                              |    |
|     | 7.8        | Complement Protect (CMP)                                      |    |
|     | 7.9        | Erase/Program Suspend Status (SUS)                            |    |
| 8.  | Comr       | mands                                                         | 18 |
|     | 8.1        | Command Tables                                                |    |
|     | 8.2        | Write Enable (06h)                                            |    |
|     | 8.3        | Write Enable for Volatile Status Register (50h)               |    |
|     | 8.4        | Write Disable (04h)                                           |    |
|     | 8.5        | Read Status Register-1 (05h) and Read Status Register-2 (35h) |    |
|     | 8.6<br>8.7 | Write Status Register (01h)                                   |    |
|     | 8.8        | Set Read Parameters (C0h)                                     |    |
|     | 8.9        | Read Data (03h)                                               |    |
|     | 8.10       | Fast Read (0Bh)                                               |    |
|     | 8.11       | Fast Read Dual Output (3Bh)                                   |    |
|     | 8.12       | Fast Read Quad Output (6Bh)                                   | 31 |
|     | 8.13       | Fast Read Dual I/O (BBh)                                      | 32 |
|     |            | Fast Read Quad I/O (EBh)                                      |    |
|     |            | Page Program (02h)                                            |    |
|     | 8.16       | Quad Page Program (33h)                                       |    |
|     |            | , ( - )                                                       |    |
|     |            | 32-kByte Block Erase (52h)                                    |    |
|     | ö.19       | 64-kByte Block Erase (D8h)                                    | 42 |

|     |              | Chip Erase (C7h / 60h)                       |    |
|-----|--------------|----------------------------------------------|----|
|     | 8.21         | Erase / Program Suspend (75h)                |    |
|     | 8.22         | Erase / Program Resume (7Ah)                 |    |
|     | 8.23         | Deep Power-Down (B9h)                        |    |
|     | 8.24         | Release Deep Power-Down / Device ID (ABh)    |    |
|     | 8.25         | Read Manufacturer / Device ID I/O (90h)      |    |
|     | 8.26         | Read Manufacturer / Device ID Dual I/O (92h) |    |
|     | 8.27         | Read Manufacturer / Device ID Quad I/O (94h) |    |
|     | 8.28         | JEDEC ID (9Fh)                               |    |
|     | 8.29         | Enable QPI (38h)                             |    |
|     | 8.30         | Disable QPI (FFh)                            |    |
|     | 8.31         | Word Read Quad I/O (E7h)                     |    |
|     | 8.32<br>8.33 | Set Burst with Wrap (77h)                    |    |
|     | 8.34         | Enable Reset (66h) and Reset (99h)           |    |
|     | 8.35         | Read Serial Flash Discovery Parameter (5Ah)  |    |
|     | 8.36         | Enter Secured OTP (B1h)                      |    |
|     |              | Exit Secured OTP (C1h).                      |    |
|     |              | Read Security Register (2Bh).                |    |
|     |              | Write Security Register (2Fh)                |    |
|     |              | 4-kbit Secured OTP                           |    |
| _   |              |                                              |    |
| 9.  |              | rical Characteristics                        |    |
|     | 9.1          | DC Electrical Characteristics                |    |
|     | 9.2          | AC Measurement Conditions                    |    |
|     | 9.3          | AC Electrical Characteristics                |    |
|     | 9.4          | Input Timing                                 |    |
|     | 9.5          | Output Timing                                |    |
|     | 9.6          | Hold Timing                                  | 74 |
| 10. | Orde         | ring Information                             | 75 |
| 11. | Pack         | aging Information                            | 76 |
|     |              | UDFN                                         |    |
|     |              | 8-Lead 208-mil EIAJ SOIC                     |    |
|     |              | 8-Ball WLCSP                                 |    |
| 12  |              | sion History                                 |    |
| 14. |              | •                                            |    |
|     | 12.1         | Errata:                                      | 80 |

# **Figures**

| Figure 1. 8-UDFN (Top View)                                                                                                                                                   | 8  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Figure 2. 8-WLCSP (Bottom View).                                                                                                                                              |    |
| Figure 3. 8-WSOIC (Top View)                                                                                                                                                  |    |
| Figure 4. AT25QL641 Block Diagram                                                                                                                                             |    |
| Figure 5. Memory Architecture Diagram                                                                                                                                         |    |
| Figure 6. Write Enable Command for SPI Mode (left) and QPI Mode (right)                                                                                                       |    |
|                                                                                                                                                                               |    |
| Figure 7. Write Enable for Volatile Status Register Command for SPI Mode (left) and QPI Mode (right) Figure 8. Write Disable Command for SPI Mode (left) and QPI Mode (right) |    |
|                                                                                                                                                                               |    |
| Figure 9. Read Status Register Command (SPI Mode)                                                                                                                             |    |
| Figure 10. Read Status Register Command (QPI Mode)                                                                                                                            |    |
| Figure 11. Write Status Register Command (SPI Mode)                                                                                                                           |    |
| Figure 12. Write Status Register Command (QPI Mode)                                                                                                                           |    |
| Figure 13. Write Status Register-2 Command (SPI Mode)                                                                                                                         |    |
| Figure 14. Write Status Register-2 Command (QPI Mode)                                                                                                                         |    |
| Figure 15. Set Read Parameters Command (QPI Mode)                                                                                                                             |    |
| Figure 16. Read Data Command                                                                                                                                                  |    |
| Figure 17. Fast Read Command (SPI Mode)                                                                                                                                       |    |
| Figure 18. Fast Read Command (QPI Mode)                                                                                                                                       |    |
| Figure 19. Fast Read Dual Output Command (SPI Mode)                                                                                                                           |    |
| Figure 20. Fast Read Quad Output Command (SPI Mode)                                                                                                                           |    |
| Figure 21. Fast Read Dual I/O Command (initial command or previous M7-0≠ Axh)                                                                                                 |    |
| Figure 22. Fast Read Dual I/O Command (previous M7-0= Axh)                                                                                                                    |    |
| Figure 23. Fast Read Quad I/O Command (Initial command or previous M7-0 ≠ Axh, SPI mode)                                                                                      | 34 |
| Figure 24. Fast Read Quad I/O Command (previous M7-0 = Axh, SPI mode)                                                                                                         | 34 |
| Figure 25. Fast Read Quad I/O Command (Initial command or previous M7-0 ≠ Axh, QPI mode)                                                                                      | 35 |
| Figure 26. Page Program Command (SPI Mode)                                                                                                                                    | 36 |
| Figure 27. Page Program Command (QPI Mode)                                                                                                                                    | 37 |
| Figure 28. Quad Page Program Command (SPI mode)                                                                                                                               | 38 |
| Figure 29. Quad Page Program Command (QPI mode)                                                                                                                               | 39 |
| Figure 30. Block Erase Command (SPI Mode)                                                                                                                                     | 40 |
| Figure 31. Block Erase Command (QPI Mode)                                                                                                                                     | 40 |
| Figure 32. 32 kB Block Erase Command (SPI Mode)                                                                                                                               | 41 |
| Figure 33. 32 kB Block Erase Command (QPI Mode)                                                                                                                               | 41 |
| Figure 34. 64-kByte Block Erase Command (SPI Mode)                                                                                                                            | 42 |
| Figure 35. 64-kByte Block Erase Command (QPI Mode)                                                                                                                            |    |
| Figure 36. Chip Erase Command for SPI Mode (left) and QPI Mode (right)                                                                                                        |    |
| Figure 37. Erase Suspend Command (SPI Mode)                                                                                                                                   |    |
| Figure 38. Erase Suspend Command (QPI Mode)                                                                                                                                   |    |
| Figure 39. Erase / Program Resume Command (SPI Mode)                                                                                                                          |    |
| Figure 40. Erase / Program Resume Command (QPI Mode)                                                                                                                          |    |
| Figure 41. Deep Power-Down Command (SPI Mode)                                                                                                                                 |    |
| Figure 42. Deep Power-Down Command (QPI Mode)                                                                                                                                 |    |
| Figure 43. Release Power-Down Command (SPI Mode).                                                                                                                             |    |
| Figure 44. Release Power-Down Command (QPI Mode)                                                                                                                              |    |
| Figure 45. Release Power-Down / Device ID Command (SPI Mode)                                                                                                                  |    |
| Figure 46. Read Manufacturer/ Device ID Command (SPI Mode)                                                                                                                    |    |
| Figure 47. Read Manufacturer/ Device ID Command (QPI Mode)                                                                                                                    |    |
| Figure 48. Read Dual Manufacturer/ Device ID Dual I/O Command (SPI Mode)                                                                                                      |    |
| TIQUIE TO, INEQUIDUAL MANUACIQUE!/ DEVICE ID DUAI I/O CUITITATIU (OFT MOUE)                                                                                                   |    |



#### AT25QL641 Datasheet

| Figure 49. Read Quad Manufacturer/ Device ID Quad I/O Command (SPI Mode)                     | 51 |
|----------------------------------------------------------------------------------------------|----|
| Figure 50. Read JEDEC ID Command (SPI Mode)                                                  |    |
| Figure 51. Read JEDEC ID Command (QPI Mode)                                                  |    |
| Figure 52. Enable QPI Command (SPI Mode only)                                                | 53 |
| Figure 53. Disable QPI Command for QPI Mode                                                  |    |
| Figure 54. Word Read Quad I/O Command (Initial command or previous set M7-0 ≠ Axh, SPI Mode) |    |
| Figure 55. Word Read Quad I/O Command (Previous command set M7-0 = Axh, SPI Mode)            |    |
| Figure 56. Set Burst with Wrap Command Sequence                                              | 56 |
| Figure 57. Burst Read with Wrap Command (QPI Mode)                                           | 57 |
| Figure 58. Enable Reset and Reset Command (SPI Mode)                                         | 58 |
| Figure 59. Enable Reset and Reset Command (QPI Mode)                                         | 58 |
| Figure 60. Read SFDP Register Command                                                        | 59 |
| Figure 61. Enter Secured OTP Command for SPI Mode (left) and QPI Mode (right)                | 67 |
| Figure 62. Exit Secured OTP command for SPI Mode (left) and QPI Mode (right)                 | 67 |
| Figure 63. Read Security Register Command (SPI Mode)                                         | 68 |
| Figure 64. Read Security Register Command (QPI Mode)                                         | 68 |
| Figure 65. Write Security Register Command for SPI Mode (left) and QPI Mode (right)          | 69 |
| Figure 66. Power-Up Timing and Voltage Levels                                                | 70 |
| Figure 67 AC Measurement I/O Waveform                                                        | 71 |

#### AT25QL641 Datasheet

### **Tables**

| Table 1. Pin Descriptions                             |    |
|-------------------------------------------------------|----|
| Table 2. Status Register-1                            |    |
| Table 3. Status Register-2                            |    |
| Table 4. Protection Types                             |    |
| Table 5. Status Register Memory Protection (CMP = 0)  |    |
| Table 6. Status Register Memory Protection (CMP = 1)  |    |
| Table 7. Manufacturer and Device Identification       |    |
| Table 8. Command Set Table 1 (SPI Commands)           |    |
| Table 9. Command Set Table 2 (Dual SPI Commands)      |    |
| Table 10. Command Set Table 3 (Quad SPI Commands)     |    |
| Table 11. Command Set Table 4 (QPI Commands)          |    |
| Table 12. Encoding of P[5:4] Bits                     |    |
| Table 13. Encoding of P[1:0] Bits                     |    |
| Table 14. Encoding of the W6 - W4 Wrap Bits           |    |
| Table 15. SFDP Signature and Headers                  |    |
| Table 16. SFDP Parameters Table 1                     |    |
| Table 17. SFDP Parameters Table 2                     |    |
| Table 18. Security Register Definition                |    |
| Table 19. Secure OTP Address Space                    |    |
| Table 20. Absolute Maximum Ratings                    |    |
| Table 21. Operating Ranges                            |    |
| Table 22. Endurance and Data Retention                |    |
| Table 23. Power-up Timing and Write Inhibit Threshold |    |
| Table 24. DC Electrical Characteristics               |    |
| Table 25. AC Measurement Conditions                   |    |
| Table 26 AC Electrical Characteristics                | 70 |

#### 1. Introduction

The AT25QL641 is a serial interface Flash memory device designed for use in a wide variety of high-volume consumer based applications in which program code is shadowed from Flash memory into embedded or external RAM for execution. The flexible erase architecture of the AT25QL641 is ideal for data storage as well, eliminating the need for additional data storage devices.

The erase block sizes of the AT25QL641 have been optimized to meet the needs of today's code and data storage applications. By optimizing the size of the erase blocks, the memory space can be used much more efficiently. Because certain code modules and data storage segments must reside by themselves in their own erase regions, the wasted and unused memory space that occurs with large block erase Flash memory devices can be greatly reduced. This increased memory space efficiency allows additional code routines and data storage segments to be added while still maintaining the same overall device density.

SPI clock frequencies of up to 133 MHz are supported, allowing equivalent clock rates of 266 MHz for Dual Output and 532 MHz for Quad Output when using the QPI and Fast Read Dual/Quad I/O commands. The AT25QL641 array is organized into 32,768 programmable pages of 256 bytes each. Up to 256 bytes can be programmed at a time using the Page Program commands. Pages can be erased in 4 kB blocks, 32 kB blocks, 64 kB blocks, or the entire chip.

The devices operate on a single 1.7 V to 1.95 V power supply with current consumption as low as 5 mA active and 2 μA for Deep Power-Down (DPD). All devices offered in space-saving packages. The device supports JEDEC standard manufacturer and device identification with a 4-kbit secured OTP.

The physical block size for this device is 8 Mbit.

## 2. Pinouts and Pin Descriptions

Figure 1 and Figure 2 show the available package types.



During all operations,  $V_{CC}$  must be held stable and within the specified valid range:  $V_{CC}$  (min) to  $V_{CC}$  (max).

All of the input and output signals must be held high or low (according to voltages of  $V_{IH}$ ,  $V_{OH}$ ,  $V_{IL}$  or  $V_{OL}$ ).

**Table 1. Pin Descriptions** 

| Symbol                 | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Asserted<br>State | Туре         |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------|
| <u>cs</u>              | CHIP SELECT  When this input signal is high, the device is deselected and serial data output pins are at high impedance. Unless an internal program, erase or write status register cycle is in progress, the device remains in the standby power mode (this is not the deep power down mode). Driving the Chip Select (CS) low enables the device, placing it in the active power mode. After power-up, a falling edge of Chip Select (CS) is required prior to the start of any command.                                                                                                                                                                                                                                                                                                                         | Low               | Input        |
| SCK                    | SERIAL CLOCK  This input signal provides the timing for the serial interface. Commands, addresses, or data present at serial data input are latched on the rising edge of Serial Clock (SCK).  Data are shifted out on the falling edge of the SCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -                 | Input        |
| SI (I/O <sub>0</sub> ) | SERIAL INPUT  The SI pin is used to shift data into the device. The SI pin is used for all data input, including command and address sequences. Data on the SI pin is always latched in on the rising edge of SCK.  With the Dual-Output and Quad-Output Read commands, the SI Pin becomes an output pin (I/O <sub>0</sub> ) in conjunction with other pins to allow two or four bits of data on (I/O <sub>3</sub> - 0) to be clocked in on every falling edge of SCK.  To maintain consistency with the SPI nomenclature, the SI (I/O <sub>0</sub> ) pin is referenced as the SI pin unless specifically addressing the Dual-I/O and Quad-I/O modes in which case it is referenced as $I/O_0$ .  Data present on the SI pin is ignored whenever the device is deselected ( $\overline{\text{CS}}$ is deasserted). |                   | Input/Output |

**Table 1. Pin Descriptions (Continued)** 

| Symbol                      | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Asserted<br>State | Туре         |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------|
| SO (I/O <sub>1</sub> )      | SERIAL OUTPUT  The SO pin is used to shift data out from the device. Data on the SO pin is always clocked out on the falling edge of SCK.  With the Dual-Output Read commands, the SO Pin remains an output pin $(I/O_0)$ in conjunction with other pins to allow two bits of data on $(I/O_{1-0})$ to be clocked in on every falling edge of SCK.  To maintain consistency with the SPI nomenclature, the SO $(I/O_1)$ pin is referenced as the SO pin unless specifically addressing the Dual-I/O modes in which case it is referenced as $I/O_1$ . The SO pin is in a high-impedance state whenever the device is deselected $(\overline{CS})$ is deasserted).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -                 | Input/Output |
| WP<br>(I/O <sub>2</sub> )   | WRITE PROTECT  The Write Protect (WP) pin can be used to protect the Status Register against data modification. Used with the Status Register's Block Protect (SEC, TB, BP2, BP1 and BP0) bits and Status Register Protect (SRP) bits, a portion or the entire memory array can be hardware protected. The WP pin is active low. When the QE bit of Status Register-2 is set for Quad I/O, the WP pin (Hardware Write Protect) function is not available because this pin is used for IO <sub>2</sub> . The WP pin does not have an internal pullup; thus, it must be either driven or, if not used, pulled up with an external resistor to V <sub>CC</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -                 | Input/Output |
| HOLD<br>(I/O <sub>3</sub> ) | The $\overline{\text{HOLD}}$ pin is used to temporarily pause serial communication without deselecting or resetting the device. While the $\overline{\text{HOLD}}$ pin is asserted, transitions on the SCK pin and data on the SI pin are ignored, and the SO pin is placed in a high-impedance state. The $\overline{\text{CS}}$ pin must be asserted, and the SCK pin must be in the low state in order for a Hold condition to start. A Hold condition pauses serial communication only and does not have an effect on internally self-timed operations such as a program or erase cycle. With the Quad-Input Byte/Page Program command, the $\overline{\text{HOLD}}$ pin becomes an input pin (I/O <sub>3</sub> ) and with other pins, allows four bits (on I/O <sub>3-0</sub> ) of data to be clocked in on every rising edge of SCK. With the Quad-Output Read commands, the $\overline{\text{HOLD}}$ Pin becomes an output pin (I/O <sub>3</sub> ) in conjunction with other pins to allow four bits of data on (I/O3 <sub>3-0</sub> ) to be clocked in on every falling edge of SCK. To maintain consistency with SPI nomenclature, the $\overline{\text{HOLD}}$ (I/O <sub>3</sub> ) pin is referenced as the $\overline{\text{HOLD}}$ pin unless specifically addressing the Quad-I/O modes, in which case it is referenced as I/O <sub>3</sub> . The $\overline{\text{HOLD}}$ pin does not have an internal pull-up; thus, it must be either driven or, if not used, pulled up with an external resistor to V <sub>CC</sub> . | -                 | Input/Output |
| V <sub>CC</sub>             | <b>DEVICE POWER SUPPLY</b> $V_{CC}$ is the supply voltage. It is the single voltage used for all device functions including read, program, and erase. The $V_{CC}$ pin is used to supply the source voltage to the device. Operations at invalid $V_{CC}$ voltages may produce spurious results and should not be attempted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | -                 | Power        |
| GND                         | GROUND  V <sub>SS</sub> is the reference for the V <sub>CC</sub> supply voltage. The ground reference for the power supply. GND should be connected to the system ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -                 | Power        |

## 3. Block Diagram

Figure 4 shows a block diagram of the AT25QL641 serial Flash.

Figure 4. AT25QL641 Block Diagram



Note: I/O<sub>3-0</sub> pin naming convention is used for Dual-I/O and Quad-I/O commands.

<sup>\*</sup> Hardware-controlled RESET available ONLY on packages with greater than eight pins.

## 4. Memory Array

To provide the greatest flexibility, the memory array of the AT25QL641 can be erased in four levels of granularity including a full chip erase. The size of the erase blocks is optimized for both code and data storage applications, allowing both code and data segments to reside in their own erase regions. Figure 5 shows each erase level.

Figure 5. Memory Architecture Diagram

|      | Block E | rase Detail |                                        | Page Pro               | ogram Detail                           |
|------|---------|-------------|----------------------------------------|------------------------|----------------------------------------|
| 64KB | 32KB    | 4KB         | Block Address<br>Range                 | 1-256 byte             | Page Address<br>Range                  |
|      |         | 4KB         | 7FFFFFh - 7FF000h                      | 256 bytes              | 7FFFFFh -7FFF00h                       |
|      |         | 4KB         | 7FEFFFh - 7FE000h                      | 256 bytes              | 7FFEFFh - 7FFE00h                      |
|      |         | 4KB         | 7FDFFFh - 7FD000h                      | 256 bytes              | 7FFDFFh - 7FFD00h                      |
|      |         | 4KB         | 7FCFFFh - 7FC000h                      | 256 bytes              | 7FFCFFh - 7FFC00h                      |
|      | 32KB    | 4KB         | 7FBFFFh - 7FB000h                      | 256 bytes              | 7FFBFFh - 7FFB00h                      |
|      |         | 4KB         | 7FAFFFh - 7FA000h                      | 256 bytes              | 7FFAFFh - 7FFA00h                      |
|      |         | 4KB         | 7F9FFFh - 7F9000h                      | 256 bytes              | 7FF9FFh - 7FF900h                      |
| 64KB |         | 4KB         | 7F8FFFh - 7F8000h                      | 256 bytes              | 7FF8FFh - 7FF800h                      |
| 0410 |         | 4KB         | 7F7FFFh - 7F7000h                      | 256 bytes              | 7FF7FFh - 7FF700h                      |
|      |         | 4KB         | 7F6FFFh - 7F6000h                      | 256 bytes              | 7FF6FFh - 7FF600h                      |
|      |         | 4KB         | 7F5FFFh - 7F5000h                      | 256 bytes              | 7FF5FFh - 7FF500h                      |
|      | 32KB    | 4KB         | 7F4FFFh - 7F4000h                      | 256 bytes              | 7FF4FFh - 7FF400h                      |
|      |         | 4KB         | 7F3FFFh - 7F3000h                      | 256 bytes              | 7FF3FFh - 7FF300h                      |
|      |         | 4KB         | 7F2FFFh - 7F2000h                      | 256 bytes              | 7FF2FFh - 7FF200h                      |
|      |         | 4KB         | 7F1FFFh - 7F1000h                      | 256 bytes              | 7FF1FFh - 7FF100h                      |
|      |         | 4KB         | 7F0FFFh - 7F0000h                      | 256 bytes              | 7FF0FFh - 7FF000h                      |
|      |         | 4KB         | 7EFFFFh - 7EF000h                      | 256 bytes              | 7FEFFFh - 7FEF00h                      |
|      | 32KB    | 4KB<br>4KB  | 7EEFFFh - 7EE000h<br>7EDFFFh - 7ED000h | 256 bytes<br>256 bytes | 7FEEFFh - 7FEE00h<br>7FEDFFh - 7FED00h |
|      |         | 4KB         | 7ECFFFh = 7EC000h                      | 256 bytes              | 7FECFFh = 7FEC00h                      |
|      |         | 4KB         | 7EBFFFh - 7EB000h                      | 256 bytes              | 7FEBFFh - 7FEB00h                      |
|      |         | 4KB         | 7EAFFFh - 7EA000h                      | 256 bytes              | 7FEAFFh - 7FEAOOh                      |
|      |         | 4KB         | 7E9FFFh - 7E9000h                      | 256 bytes              | 7FE9FFh - 7FE900h                      |
|      |         | 4KB         | 7E8FFFh - 7E8000h                      | 256 bytes              | 7FE8FFh - 7FE800h                      |
| 64KB |         | 4KB         | 7E7FFFh - 7E7000h                      |                        |                                        |
|      |         | 4KB         | 7E6FFFh - 7E6000h                      |                        |                                        |
|      |         | 4KB         | 7E5FFFh - 7E5000h                      | •                      |                                        |
|      | 32KB    | 4KB         | 7E4FFFh - 7E4000h                      | 256 bytes              | 0017FFh -001700h                       |
|      | 32ND    | 4KB         | 7E3FFFh - 7E3000h                      | 256 bytes              | 0016FFh -001600h                       |
|      |         | 4KB         | 7E2FFFh - 7E2000h                      | 256 bytes              | 0015FFh - 001500h                      |
|      |         | 4KB         | 7E1FFFh - 7E1000h                      | 256 bytes              | 0014FFh - 001400h                      |
|      |         | 4KB         | 7E0FFFh - 7E0000h                      | 256 bytes              | 0013FFh - 001300h                      |
|      |         |             |                                        | 256 bytes              | 0012FFh - 001200h                      |
| :    | :       | :           |                                        | 256 bytes              | 0011FFh - 001100h                      |
|      |         | 41/0        |                                        | 256 bytes              | 0010FFh - 001000h                      |
|      |         | 4KB<br>4KB  | 00FFFFh -00F000h                       | 256 bytes              | 000FFFh - 000F00h                      |
|      |         | 4KB         | 00EFFFh -00E000h<br>00DFFFh -00D000h   | 256 bytes<br>256 bytes | 000EFFh - 000E00h<br>000DFFh - 000D00h |
|      |         | 4KB         | 00CFFFh = 00C000h                      | 256 bytes              | 000CFFh = 000C00h                      |
|      | 32KB    | 4KB         | 00BFFFh = 00B000h                      | 256 bytes              | 000CFFH = 000C00H                      |
|      |         | 4KB         | 00AFFFh = 00A000h                      | 256 bytes              | 000BFFH = 000B00H                      |
|      |         | 4KB         | 009FFFh - 009000h                      | 256 bytes              | 0009FFh - 000900h                      |
|      |         | 4KB         | 008FFFh - 008000h                      | 256 bytes              | 0008FFh - 000800h                      |
| 64KB |         | 4KB         | 007FFFh - 007000h                      | 256 bytes              | 0007FFh - 000700h                      |
|      |         | 4KB         | 006FFFh -006000h                       | 256 bytes              | 0006FFh - 000600h                      |
|      |         | 4KB         | 005FFFh -005000h                       | 256 bytes              | 0005FFh -000500h                       |
|      | 32KB    | 4KB         | 004FFFh -004000h                       | 256 bytes              | 0004FFh - 000400h                      |
|      | 32ND    | 4KB         | 003FFFh -003000h                       | 256 bytes              | 0003FFh -000300h                       |
|      |         | 4KB         | 002FFFh -002000h                       | 256 bytes              | 0002FFh - 000200h                      |
|      |         | 4KB         | 001FFFh -001000h                       | 256 bytes              | 0001FFh -000100h                       |
|      |         | 4KB         | 000FFFh -000000h                       | 256 bytes              | 0000FFh -000000h                       |

## 5. Device Operation

#### 5.1 Standard SPI Operation

The AT25QL641 features a serial peripheral interface on four signals: Serial Clock (SCK). Chip Select (CS), Serial Data Input (SI) and Serial Data Output (SO). Standard SPI commands use the SI input pin to serially write commands, addresses or data to the device on the rising edge of SCK. The SO output pin is used to read data or status from the device on the falling edge of SCK.

SPI bus operation Modes 0 (0, 0) and 3 (1, 1) are supported. The primary difference between Mode 0 and Mode 3 concerns the normal state of the SCK signal when the SPI bus master is in standby and data is not being transferred to the Serial Flash. For Mode 0 the SCK signal is normally low on the falling and rising edges of  $\overline{CS}$ . For Mode 3 the SCK signal is normally high on the falling and rising edges of  $\overline{CS}$ .

### 5.2 Dual SPI Operation

The AT25QL641 supports Dual SPI operation. This command allows data to be transferred to or from the device at two times the rate of the standard SPI. The Dual Read command is ideal for quickly downloading code to RAM upon power-up (code-shadowing) or for execute-in-place (XiP) non-speed-critical code directly from the SPI bus. When using Dual SPI commands the SI and SO pins become bidirectional I/0 pins; I/O<sub>0</sub> and I/O<sub>1</sub>.

#### 5.3 Quad SPI Operation

The AT25QL641 supports Quad SPI operation. This command allows data to be transferred to or from the device at four times the rate of the standard SPI. The Quad Read command offers a significant improvement in continuous and random access transfer rates allowing fast code-shadowing to RAM or execution directly from the SPI bus. When using the Quad SPI command the SI and SO pins become bidirectional  $I/O_0$  and  $I/O_1$ , and the  $\overline{WP}$  and  $\overline{HOLD}$  pins become  $I/O_2$  and  $I/O_3$ , respectively. Quad SPI commands require the non-volatile Quad Enable bit (QE) in Status Register-2 to be set. The AT25QL641 device ships with the QE bit set.

## 5.4 QPI Operation

When using QPI commands, the SI and SO pins become bidirectional I/O<sub>0</sub> and I/O<sub>1</sub>, and the  $\overline{\text{WP}}$  and  $\overline{\text{HOLD}}$  pins become I/O<sub>2</sub> and I/O<sub>3</sub> respectively.

The typical SPI protocol requires that the byte-long command code being shifted into the device only via SI pin in eight serial clocks. The QPI mode utilizes all four I/O pins to input the command code, thus only two serial clocks are required. This can significantly reduce the SPI command overhead and improve system performance in an XiP environment. Standard/ Dual/ Quad SPI mode and QPI mode are exclusive. Only one mode can be active at any given time, The Enable QPI (38h) and Disable QPI (FFh) commands are used to switch between these two modes. Upon power-up or after software reset using Reset (99h) command, the default state of the device is Standard/Dual/Quad SPI mode.



#### 6. Write Protection

To protect inadvertent writes by the possible noise, several means of protection are applied to the Flash memory.

#### 6.1 Write Protect Features

The write protect features are:

- While Power-on reset, all operations are disabled and no command is recognized.
- An internal time delay of t<sub>PUW</sub> can protect the data against inadvertent changes while the power supply is outside the operating specification. This includes the Write Enable, Page Program, Block Erase, Chip Erase, Write Security Register and the Write Status Register commands.
- For data changes, Write Enable command must be issued to set the Write Enable Latch (WEL) bit to 0. Power-up, Completion of Write Disable, Write Status Register, Page Program, Block Erase and Chip Erase are subjected to this condition.
- Status Register protect (SRP) and Block protect (SEC, TB, BP2, BP1, and BP0) bits may be used to configure
  a portion of the memory as read-only (software protection).
- The Write Protect (WP) pin can be used to change the Status register (hardware control).
- The Deep Power-Down (DPD) mode provides extra protection from unexpected data changes as all commands are ignored under this status except for the Release from Deep Power-Down command.



## 7. Status Registers

The Read Status Register command can be used to provide status on the availability of the Flash memory array, if the device is write enabled or disabled, the state of write protection, and the Quad SPI setting. The Write Status Register command can be used to configure the devices write protection features and Quad SPI setting. Write access to the Status register is controlled, in some cases, by the WP pin.

| Table | 2. | Status | Reg | ister-1 |
|-------|----|--------|-----|---------|
|-------|----|--------|-----|---------|

| <b>S</b> 7                                         | S6                                   | S5                                             | S4                                  | S3                                  | S2                                  | S1                    | S0                               |
|----------------------------------------------------|--------------------------------------|------------------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-----------------------|----------------------------------|
| SRP                                                | SEC                                  | ТВ                                             | BP2                                 | BP1                                 | BP0                                 | WEL                   | BUSY                             |
| Status<br>Register<br>Protect 0<br>(Non- Volatile) | Sector<br>Protect (Non-<br>Volatile) | Top/Bottom<br>Write Protect<br>(Non- Volatile) | Block Protect<br>(Non-<br>Volatile) | Block Protect<br>(Non-<br>Volatile) | Block Protect<br>(Non-<br>Volatile) | Write Enable<br>Latch | Erase or<br>Write in<br>Progress |

Table 3. Status Register-2

| S15               | S14                                     | S13      | S12      | S11      | S10      | S9                            | S8                                      |
|-------------------|-----------------------------------------|----------|----------|----------|----------|-------------------------------|-----------------------------------------|
| SUS               | СМР                                     | (R)      | (R)      | (R)      | (R)      | QE                            | SRP1                                    |
| Suspend<br>Status | Complement<br>Protect<br>(Non-Volatile) | Reserved | Reserved | Reserved | Reserved | Quad Enable<br>(Non-Volatile) | Register<br>Protect 1<br>(Non-Volatile) |

### **7.1** Busy

BUSY is a read-only bit (S0) that is set to a 1 state when the device is executing a Page Program, Erase, Write Status Register or Write Security Register command. During this time, the device ignores further command except for the Read Status Register and Erase / Program Suspend command (see t<sub>W</sub>, t<sub>PP</sub>, t<sub>SE</sub>, t<sub>BE1</sub>, t<sub>BE2</sub> and t<sub>CE</sub> in Table 26, AC Electrical Characteristics). When the Program, Erase, Write Status Register or Write Security Register command has completed, hardware clears the BUSY bit (to a 0 state), indicating the device is ready for further commands.

## 7.2 Write Enable Latch (WEL)

Write Enable Latch (WEL) is a read only bit in status register (S1) that is set to a 1 after executing a Write Enable command. The WEL status bit is cleared to a 0 when device is write disabled. A write disable state occurs upon power-up or after any of the following commands: Write Disable, Page Program, Erase and Write Status Register.

## 7.3 Block Protect Bits (BP2, BP1, BP0)

The Block Protect Bits (BP2, BP1, BP0) are non-volatile read/write bits (S4, S3, and S2) that provide write protection control and status. Block protect bits can be set using the Write Status Register Command (see  $t_W$  in Table 26, AC Electrical Characteristics). All, none or a portion of the memory array can be protected from Program and Erase commands (see Table 5 and Table 6). The factory default setting for the Block Protection Bits is 0, none of the array protected.

## 7.4 Top/Bottom Block Protect (TB)

The Top/Bottom bit (TB) is non-volatile bits (S5) that controls if the Block Protect Bits (BP2, BP1, BP0) protect from the Top (TB = 0) or the Bottom (TB = 1) of the array, as shown in Table 5 and Table 6. The factory default setting is TB = 0. The TB bit can be set with the Write Status Register Command depending on the state of the SRP0, SRP1, and WEL bits.



### 7.5 Sector/Block Protect (SEC)

The Sector protect bit (SEC) is a non-volatile bit (S6) that controls if the Block Protect Bits (BP2, BP1, BP0) protect 4 kB Sectors (SEC = 1) or 64 kB blocks (SEC = 0) in the Top (TB = 0) or the Bottom (TB = 1) of the array as shown in Table 5 and Table 6. The default setting is SEC = 0.

### 7.6 Status Register Protect (SRP1, SRP0)

The Status Register Protect bits (SRP1 and SRP0) are non-volatile read/write bits in the status register (S8 and S7). The SRP bits control the method of write protection: software protection, hardware protection, power supply lock-down or one time programmable (OTP) protection.

| SRP1 | SRP0 | WP | Type of Protection        | Description                                                                                                         |
|------|------|----|---------------------------|---------------------------------------------------------------------------------------------------------------------|
| 0    | 0    | Х  | Software<br>Protection    | WP pin no control. The register can be written to after a Write Enable command, WEL = 1 (factory default)           |
| 0    | 1    | 0  | Hardware<br>Protected     | When WP pin is low the Status Register locked and can not be written to.                                            |
| 0    | 1    | 1  | Hardware<br>Unprotected   | When WP pin is high the Status register is unlocked and can be written to after a Write Enable command, WEL = 1.    |
| 1    | 0    | Х  | Power Supply<br>Lock-Down | Status Register is protected and cannot be written to again until the next power down, power-up cycle. <sup>1</sup> |
| 1    | 1    | Х  | One Time Program          | Status Register is permanently protected and cannot be written to.                                                  |

**Table 4. Protection Types** 

Note: 1. When SRP1, SRP0 = (1,0), a power-down, power-up cycle changes SRP1, SRP0 to the (0,0) state.

### 7.7 Quad Enable (QE)

The Quad Enable (QE) bit is a non-volatile read/write bit in the Status register (S9) that allows Quad operation. When the QE pin is set to a 1 (factory default), pins 3 and 7 of the device are configured as bidirectional pins IO<sub>2</sub> and IO<sub>3</sub>. When the QE bit is cleared to 0, pins 3 and 7 are configured as input pins WP and HOLD.

WARNING: The QE bit should never be set to a 1 during standard SPI or Dual SPI operation if the WP or HOLD pins are tied directly to the power supply or ground.

## 7.8 Complement Protect (CMP)

The Complement Protect bit (CMP) is a non-volatile read/write bit (S14). It is used in conjunction with SEC, TB, BP2, BP1 and BP0 bits to provide more flexibility for the array protection. Once CMP is set to 1, previous array protection set by SEC, TB, BP2, BP1 and BP0 is reversed. For instance, when CMP = 0, a top 4 kB sector can be protected while the rest of the array is not; when CMP = 1, the top 4 kB sector becomes unprotected while the rest of the array becomes read-only. For more information, see Table 5 and Table 6 below. The default setting is CMP = 0.



### 7.9 Erase/Program Suspend Status (SUS)

The Suspend Status bit (SUS) is a read only bit in the status register (S15) that is set to 1 after executing an Erase/Program Suspend (75h) command. The SUS status bit is cleared to 0 by Erase/Program Resume (7Ah) command as well as a power down, power-up cycle.

Table 5. Status Register Memory Protection (CMP = 0)

| Status Register Bits |    |     |     |     | Memory Protection |                                   |        |                         |  |
|----------------------|----|-----|-----|-----|-------------------|-----------------------------------|--------|-------------------------|--|
| SEC                  | ТВ | BP2 | BP1 | BP0 | Sector(s)         | Sector(s) Address Range Density P |        | Portion of Memory       |  |
| Х                    | Х  | 0   | 0   | 0   | NONE              | NONE                              | NONE   | NONE                    |  |
| 0                    | 0  | 0   | 0   | 1   | 126 and 127       | 7E0000h - 7FFFFFh                 | 128 kB | Upper 1/64              |  |
| 0                    | 0  | 0   | 1   | 0   | 124 through 127   | 7C0000h - 7FFFFFh                 | 256 kB | Upper 1/32              |  |
| 0                    | 0  | 0   | 1   | 1   | 120 through 127   | 780000h - 7FFFFFh                 | 512 kB | Upper 1/16              |  |
| 0                    | 0  | 1   | 0   | 0   | 112 through 127   | 700000h - 7FFFFFh                 | 1 MB   | Upper 1/8               |  |
| 0                    | 0  | 1   | 0   | 1   | 96 through 127    | 600000h - 7FFFFh                  | 2 MB   | Upper 1/4               |  |
| 0                    | 0  | 1   | 1   | 0   | 64 through 127    | 400000h - 7FFFFFh                 | 4 MB   | Upper 1/2               |  |
| 0                    | 1  | 0   | 0   | 1   | 0 and 1           | 000000h - 01FFFFh                 | 128 kB | Lower 1/64              |  |
| 0                    | 1  | 0   | 1   | 0   | 0 through 3       | 000000h - 03FFFFh                 | 256 kB | Lower 1/32              |  |
| 0                    | 1  | 0   | 1   | 1   | 0 through 7       | 000000h - 07FFFFh                 | 512 kB | Lower 1/16              |  |
| 0                    | 1  | 1   | 0   | 0   | 0 through 15      | 000000h - 0FFFFFh                 | 1 MB   | Lower 1/8               |  |
| 0                    | 1  | 1   | 0   | 1   | 0 through 31      | 000000h - 1FFFFFh                 | 2 MB   | Lower 1/4               |  |
| 0                    | 1  | 1   | 1   | 0   | 0 through 63      | 000000h - 3FFFFFh                 | 4 MB   | Lower 1/2               |  |
| Χ                    | Х  | 1   | 1   | 1   | 0 through 127     | 000000h - 7FFFFFh                 | 8 MB   | ALL                     |  |
| 1                    | 0  | 0   | 0   | 1   | 127               | 7FF000h - 7FFFFFh                 | 4 kB   | U – 1/2048 <sup>4</sup> |  |
| 1                    | 0  | 0   | 1   | 0   | 127               | 7FE000h - 7FFFFFh                 | 8 kB   | U – 1/1024              |  |
| 1                    | 0  | 0   | 1   | 1   | 127               | 7FC000h - 7FFFFFh                 | 16 kB  | U – 1/512               |  |
| 1                    | 0  | 1   | 0   | Х   | 127               | 7F8000h - 7FFFFFh                 | 32 kB  | U – 1/256               |  |
| 1                    | 1  | 0   | 0   | 1   | 0                 | 000000h - 000FFFh                 | 4 kB   | L – 1/2048              |  |
| 1                    | 1  | 0   | 1   | 0   | 0                 | 000000h - 001FFFh                 | 8 kB   | L – 1/1024              |  |
| 1                    | 1  | 0   | 1   | 1   | 0                 | 000000h - 003FFFh                 | 16 kB  | L – 1/512               |  |
| 1                    | 1  | 1   | 0   | Х   | 0                 | 000000h - 007FFFh                 | 32 kB  | L – 1/256               |  |

<sup>1.</sup> X = Don't care

<sup>2.</sup> L = Lower; U = Upper

<sup>3.</sup> If any Erase or Program command specifies a memory region that contains protected data portion, this command is ignored.

<sup>4.</sup> Note 3 does not apply to this Status Register Bit setting. See Errata 1 at the end of this document for details.

Table 6. Status Register Memory Protection (CMP = 1)

| Status Register Bits |    |     |     |     | Memory Protection |                   |          |                            |  |
|----------------------|----|-----|-----|-----|-------------------|-------------------|----------|----------------------------|--|
| SEC                  | ТВ | BP2 | BP1 | BP0 | Sector(s)         | Address Range     | Density  | Portion of Memory          |  |
| Х                    | Х  | 0   | 0   | 0   | 0 through 127     | 000000h - 7FFFFFh | 8 MB     | ALL                        |  |
| 0                    | 0  | 0   | 0   | 1   | 0 through 125     | 000000h – 7DFFFFh | 8,064 kB | Lower 63/64                |  |
| 0                    | 0  | 0   | 1   | 0   | 0 and 121         | 000000h – 7BFFFFh | 7,936 kB | Lower 31/32                |  |
| 0                    | 0  | 0   | 1   | 1   | 0 through 119     | 000000h – 77FFFFh | 7,680 kB | Lower 15/16                |  |
| 0                    | 0  | 1   | 0   | 0   | 0 through 111     | 000000h – 6FFFFh  | 7,168 kB | Lower 7/8                  |  |
| 0                    | 0  | 1   | 0   | 1   | 0 through 95      | 000000h – 5FFFFFh | 6 MB     | Lower 3/4                  |  |
| 0                    | 0  | 1   | 1   | 0   | 0 through 63      | 000000h – 3FFFFFh | 4 MB     | Lower 1/2                  |  |
| 0                    | 1  | 0   | 0   | 1   | 2 through 127     | 020000h - 7FFFFFh | 8,064 kB | Upper 63/64                |  |
| 0                    | 1  | 0   | 1   | 0   | 4 and 127         | 040000h - 7FFFFFh | 7,936 kB | Upper 31/32                |  |
| 0                    | 1  | 0   | 1   | 1   | 8 through127      | 080000h - 7FFFFFh | 7,680 kB | Upper 15/16                |  |
| 0                    | 1  | 1   | 0   | 0   | 16 through 127    | 100000h - 7FFFFFh | 7,168 kB | Upper 7/8                  |  |
| 0                    | 1  | 1   | 0   | 1   | 32 through 127    | 200000h - 7FFFFFh | 6 MB     | Upper 3/4                  |  |
| 0                    | 1  | 1   | 1   | 0   | 64 through 127    | 400000h - 7FFFFFh | 4 MB     | Upper 1/2                  |  |
| Х                    | Х  | 1   | 1   | 1   | NONE              | NONE              | NONE     | NONE                       |  |
| 1                    | 0  | 0   | 0   | 1   | 0 through 127     | 000000h - 7FEFFFh | 8,188 kB | L – 2047/2048              |  |
| 1                    | 0  | 0   | 1   | 0   | 0 through 127     | 000000h - 7FDFFFh | 8,184 kB | L – 1023/1024              |  |
| 1                    | 0  | 0   | 1   | 1   | 0 through 127     | 000000h - 7FBFFFh | 8,176 kB | L – 511/512                |  |
| 1                    | 0  | 1   | 0   | Х   | 0 through 127     | 000000h - 7F7FFFh | 8,160 kB | L – 255/256                |  |
| 1                    | 1  | 0   | 0   | 1   | 0 through 127     | 001000h - 7FFFFFh | 8,188 kB | U – 2047/2048 <sup>4</sup> |  |
| 1                    | 1  | 0   | 1   | 0   | 0 through 127     | 002000h - 7FFFFFh | 8,184 kB | U – 1023/1024              |  |
| 1                    | 1  | 0   | 1   | 1   | 0 through 127     | 004000h - 7FFFFFh | 8,176 kB | U – 511/512                |  |
| 1                    | 1  | 1   | 0   | Х   | 0 through 127     | 008000h - 7FFFFFh | 8,160 kB | U – 255/256                |  |

<sup>1.</sup> X = don't care

<sup>2.</sup> L = Lower; U = Upper

<sup>3.</sup> If any Erase or Program command specifies a memory region that contains protected data portion, this command is ignored.

<sup>4.</sup> Note 3 does not apply to this Status Register Bit setting. See Errata 2 at the end of this document for details.

#### 8. Commands

The SPI command set of the AT25QL641 consists of thirty eight basic commands and the QPI command set of the AT25QL641 consists of thirty one basic commands that are fully controlled through the SPI bus (see Table 8 through Table 11). Commands are initiated with the falling edge of Chip Select ( $\overline{CS}$ ). The first byte of data clocked into the input pins (SI or I/O [3:0]) provides the command code. Data on the SI input is sampled on the rising edge of clock with most significant bit (MSB) first.

Commands are completed with the rising edge of edge  $\overline{\text{CS}}$ . All read commands can be completed after any clocked bit. However, all commands that Write, Program or Erase must complete on a byte  $\overline{\text{CS}}$  driven high after the full 8 bits has been clocked) otherwise the command is terminated. This feature further protects the device from inadvertent writes. Additionally, while the memory is being programmed or erased, or when the Status Register is being written, all commands except for Read Register are ignored until the program or erase cycle has completed.

Table 7. Manufacturer and Device Identification

|                  |                     | ID code | Command            |
|------------------|---------------------|---------|--------------------|
| Manufacturer ID  | Renesas Electronics | 1Fh     | 90h, 92h, 94h, 9Fh |
| Device ID        | AT25QL641           | 16h     | 90h, 92h, 94h, ABh |
| Memory Type ID   | SPI / QPI           | 43h     | 9Fh                |
| Capacity Type ID | 64M                 | 17h     | 9Fh                |

#### 8.1 Command Tables

Table 8. Command Set Table 1 (SPI Commands) [1]

| Command Byte                                    | 0       | 1                       | 2        | 3          | 4                    | 5         |
|-------------------------------------------------|---------|-------------------------|----------|------------|----------------------|-----------|
| Clock Number                                    | 0 - 7   | 8 - 15                  | 16 - 23  | 24 - 31    | 32 - 39              | 40 - 47   |
| Write Enable                                    | 06h     |                         |          |            |                      |           |
| Write Enable<br>(for volatile Status registers) | 50h     |                         |          |            |                      |           |
| Write Disable                                   | 04h     |                         |          |            |                      |           |
| Read Status Register 1                          | 05h     | SR7:SR0 <sup>[2]</sup>  |          |            |                      |           |
| Read Status Register 2                          | 35h     | SR15:SR8 <sup>(2)</sup> |          |            |                      |           |
| Write Status Register 1                         | 01h     | SR7:SR0                 | SR15:SR8 |            |                      |           |
| Write Status Register 2                         | 31h     | SR15:SR8                |          |            |                      |           |
| Read Data                                       | 03h     | A23:A16                 | A15:A8   | A7:A0      | D7:D0                |           |
| Fast Read Data                                  | 0Bh     | A23:A16                 | A15:A8   | A7:A0      | Dummy                | D7:D0     |
| Page Program                                    | 02h     | A23:A16                 | A15:A8   | A7:A0      | D7:D0 <sup>[3]</sup> |           |
| Enable QPI                                      | 38h     |                         |          |            |                      |           |
| Block Erase (4 kB)                              | 20h     | A23:A16                 | A15:A8   | A7:A0      |                      |           |
| Block Erase (32 kB)                             | 52h     | A23:A16                 | A15:A8   | A7:A0      |                      |           |
| Block Erase (64 kB)                             | D8h     | A23:A16                 | A15:A8   | A7:A0      |                      |           |
| Chip Erase                                      | 60h/7Ch |                         |          |            |                      |           |
| Erase/Program Suspend                           | 75h     |                         |          |            |                      |           |
| Erase/Program Resume                            | 7Ah     |                         |          |            |                      |           |
| Deep Power-Down                                 | B9h     |                         |          |            |                      |           |
| Release from Deep Power-<br>Down/Device ID      | ABh     | Dummy                   | Dummy    | Dummy      | D7:D0 <sup>(2)</sup> |           |
| Read Manufacturer ID <sup>[4]</sup>             | 90h     | 00h                     | 00h      | 00h or 01h | MID7:MID0            | DID7:DID0 |
| Read JEDEC ID                                   | 9Fh     | MID7:MID0               | D7:D0    | D7:D0      |                      |           |
| Reset Enable                                    | 66h     |                         |          |            |                      |           |
| Reset                                           | 99h     |                         |          |            |                      |           |
| Enter Secured OTP                               | B1h     |                         |          |            |                      |           |
| Exit Secured OTP                                | C1h     |                         |          |            |                      |           |
| Read Security Register                          | 2Bh     | SC7:SC0 <sup>[5]</sup>  |          |            |                      |           |
| Write Security Register                         | 2Fh     |                         |          |            |                      |           |
| Read Serial Flash<br>Discovery Parameters       | 5Ah     | A23:A16                 | A15:A8   | A7:A0      | Dummy                | D7:D0     |

<sup>1.</sup> Data bytes are shifted with Most Significant Bit first. Byte fields with data in parenthesis () indicate data being read from the device on the I/O pin.



<sup>2.</sup> SR = status register, The Status Register contents and Device ID repeats continuously until CS terminates the command.

<sup>3.</sup> At least one byte of data input is required for Page Program, Quad Page Program and Program Security Register, up to 256 bytes of data input. If more than 256 bytes of data are sent to the device, the addressing wraps to the beginning of the page and overwrites previously sent data.

<sup>4.</sup> See Table 7 for Device ID information.

<sup>5.</sup> SC = security register.

Table 9. Command Set Table 2 (Dual SPI Commands)

| Command Byte                        | 0     | 1                     | 2                              | 3                                     | 4       | 5                    |
|-------------------------------------|-------|-----------------------|--------------------------------|---------------------------------------|---------|----------------------|
| Clock Number                        | 0 - 7 | 8 - 15                | 16 - 23                        | 24 - 31                               | 32 - 39 | 40 - 47              |
| Fast Read Dual Output               | 3Bh   | A23:A16               | A15:A8                         | A7:A0                                 | Dummy   | D7:D0 <sup>[1]</sup> |
| Fast Read Dual I/O                  | BBh   | A23:A8 <sup>[2]</sup> | A7:A0,<br>M7:M0 <sup>(2)</sup> | D7:D0 <sup>(1)</sup>                  |         |                      |
| Read Manufacturer ID <sup>[3]</sup> | 92h   | 0000h                 | (00h, xxxx) or<br>01h, xxxx)   | MID7:MID0<br>DID7:DID0 <sup>(1)</sup> |         |                      |

<sup>1.</sup> Dual Output data:  $I/O_0 = (D6, D4, D2, D0), I/O_1 = (D7, D5, D3, D1)$ 

 $1/O_0$  = A22, A20, A18, A16, A14, A12, A10, A8, A6, A4, A2, A0, M6, M4, M2, M0  $1/O_1$  = A23, A21, A19, A17, A15, A13, A11, A9, A7, A5, A3, A1, M7, M5, M3, M1

Table 10. Command Set Table 3 (Quad SPI Commands)

| Command Byte                             | 0     | 1                                   | 2                                                     | 3                    | 4       | 5                    |
|------------------------------------------|-------|-------------------------------------|-------------------------------------------------------|----------------------|---------|----------------------|
| Clock Number                             | 0 - 7 | 8 - 15                              | 16 - 23                                               | 24 - 31              | 32 - 39 | 40 - 47              |
| Fast Read Quad Output                    | 6Bh   | A23:A16                             | A15:A8                                                | A7:A0                | Dummy   | D7:D0 <sup>[1]</sup> |
| Fast Read Quad I/O                       | EBh   | A23:A0,<br>M7:M0 <sup>[2]</sup>     | (xxxx, D7:D0) <sup>[3]</sup>                          | D7:D0 <sup>(1)</sup> |         |                      |
| Quad Page Program                        | 33h   | A23:A0<br>(D7:D0,) <sup>1</sup>     |                                                       |                      |         |                      |
| Read Quad Manufacturer ID <sup>[4]</sup> | 94h   | 00_0000h, xx<br>or<br>00_00001h, xx | (xxxx, MID7:MID0)<br>(xxxx, DID7:DID0) <sup>(3)</sup> |                      |         |                      |
| Fast Read Quad I/O                       | EBh   | A23:A0<br>M7:M0 <sup>2</sup>        | (xx, D7:D0)                                           | D7:D0 <sup>1</sup>   |         |                      |
| Set Burst with Wrap                      | 77h   | xxxxxx,<br>W6:W4 <sup>[5]</sup>     |                                                       |                      |         |                      |

<sup>1.</sup> Quad Input/ Output Data

2. Quad Input Address

 $I/O_0 = A20, A16, A12, A8, A0, M4, M0$ 

I/O<sub>1</sub> = A21, A17, A13, A9, A1, M5, M1

 $I/O_2 = A22$ , A18, A14, A10, A2, M6, M2

 $I/O_3 = A23, A19, A15, A11, A3, M7, M3$ 

3. Fast Read Quad I/O Data Output

 $I/O_0 = (x, x, x, x, D4, D0...)$ 

 $I/O_1 = (x, x, x, x, D5, D1...)$ 

 $I/O_2 = (x, x, x, x, D6, D2...)$ 

 $I/O_3 = (x, x, x, x, D7, D3...)$ 

4. See Table 7 for Device ID information.

5. Set Burst With Wrap

 $I/O_0 = x, x, x, x, x, x, W4, x$ 

 $I/O_1 = x, x, x, x, x, x, W5, x$ 

 $I/O_2 = x, x, x, x, x, x, W6, x$ 

 $I/O_3 = x, x, x, x, x, x, W7, x$ 

<sup>2.</sup> Dual input address:

<sup>3.</sup> See Table 7 for Device ID information.

 $I/O_0 = (D4, D0...)$ 

 $I/O_1 = (D5, D1...)$ 

 $I/O_2 = (D6, D2...)$ 

 $I/O_3 = (D7, D3...)$ 

Table 11. Command Set Table 4 (QPI Commands)

| Command Byte <sup>[1]</sup>                    |                        | 0           | 1                           | 2                    | 3                | 4               | 5               | 6       | 7         | 8      |
|------------------------------------------------|------------------------|-------------|-----------------------------|----------------------|------------------|-----------------|-----------------|---------|-----------|--------|
| Clock Number                                   |                        | 0, 1        | 2, 3                        | 4, 5                 | 6, 7             | 8, 9            | 10, 11          | 12, 13  | 14, 15    | 16, 17 |
| Write Enable                                   |                        | 06h         |                             |                      |                  |                 |                 |         |           |        |
| Write Enable<br>(for volatile Statu            | s registers)           | 50h         |                             |                      |                  |                 |                 |         |           |        |
| Write Disable                                  |                        | 04h         |                             |                      |                  |                 |                 |         |           |        |
| Read Status Reg                                | ister 1                | 05h         | (SR7:SR0)<br>[2]            |                      |                  |                 |                 |         |           |        |
| Read Status Reg                                | ister 2                | 35h         | (SR15:SR8<br>)<br>(2)       |                      |                  |                 |                 |         |           |        |
| Write Status Reg                               | ister 1 <sup>(2)</sup> | 01h         | (SR7:SR0)                   | (SR15:SR8<br>)       |                  |                 |                 |         |           |        |
| Write Status Reg                               | ister 2                | 31h         | (SR15:SR8<br>)              |                      |                  |                 |                 |         |           |        |
| Set Read Parame                                | eters                  | C0h         | P7:P0                       |                      |                  |                 |                 |         |           |        |
|                                                | up to 80<br>MHz        |             | A23:A16                     | A15:A8               | A7:A0            | Dummy           | Dummy           | (D7:D0) |           |        |
| Fast Read Data                                 | up to 104<br>MHz       | 0Bh         | A23:A16                     | A15:A8               | A7:A0            | Dummy           | Dummy           | Dummy   | (D7:D0    |        |
|                                                | up to 133<br>MHz       |             | A23:A16                     | A15:A8               | A7:A0            | Dummy           | Dummy           | Dummy   | Dumm<br>y | (D7:D0 |
| Page Program                                   |                        | 02h         | A23:A16                     | A15:A8               | A7:A0            | (D7:D0)<br>[3]  |                 |         |           |        |
| Block Erase (4 ki                              | 3)                     | 20h         | A23:A16                     | A15:A8               | A7:A0            |                 |                 |         |           |        |
| Block Erase (32 I                              | кВ)                    | 52h         | A23:A16                     | A15:A8               | A7:A0            |                 |                 |         |           |        |
| Block Erase (64 I                              | κB)                    | D8h         | A23:A16                     | A15:A8               | A7:A0            |                 |                 |         |           |        |
| Chip Erase                                     |                        | 60h/7C<br>h |                             |                      |                  |                 |                 |         |           |        |
| Erase/Program S                                | Suspend                | 75h         |                             |                      |                  |                 |                 |         |           |        |
| Erase/Program F                                | Resume                 | 7Ah         |                             |                      |                  |                 |                 |         |           |        |
| Deep Power-Dov                                 | vn                     | B9h         |                             |                      |                  |                 |                 |         |           |        |
| Release from De<br>Power-Down                  | ер                     | ABh         |                             |                      |                  |                 |                 |         |           |        |
| Read Manufacturer/<br>Device ID <sup>[4]</sup> |                        | 90h         | 00h                         | 00h                  | 00h or<br>01h    | (MID7:<br>MID0) | (DID7:<br>DID0) |         |           |        |
| Read JEDEC ID                                  |                        | 9Fh         | (MID7:MID<br>0)<br>(Mfg ID) | (D7:D0)<br>(Mem Typ) | (D7:D0)<br>(Cap) |                 |                 |         |           |        |
| Enter Secured OTP                              |                        | B1h         |                             |                      |                  |                 |                 |         |           |        |
| Exit Secured OTI                               | P                      | C1h         |                             |                      |                  |                 |                 |         |           |        |
| Read Security Re                               | egister                | 2Bh         | (SC7:SC0)<br>[5]            |                      |                  |                 |                 |         |           |        |
| Write Security Re                              | egister                | 2Fh         |                             | •                    |                  |                 |                 |         |           |        |

| Command Byte <sup>[1]</sup>          |                  | 0    | 1       | 2      | 3     | 4           | 5      | 6       | 7       | 8       |
|--------------------------------------|------------------|------|---------|--------|-------|-------------|--------|---------|---------|---------|
| Clock Number                         |                  | 0, 1 | 2, 3    | 4, 5   | 6, 7  | 8, 9        | 10, 11 | 12, 13  | 14, 15  | 16, 17  |
|                                      | up to 80<br>MHz  |      | A23:A16 | A15:A8 | A7:A0 | (M7:M0<br>) | Dummy  | (D7:D0) |         |         |
| Fast Read<br>Quad I/O <sup>[6]</sup> | up to 104<br>MHz | EBh  | A23:A16 | A15:A8 | A7:A0 | (M7:M0)     | Dummy  | Dummy   | (D7:D0) |         |
|                                      | up to 133<br>MHz |      | A23:A16 | A15:A8 | A7:A0 | (M7:M0<br>) | Dummy  | Dummy   | Dummy   | (D7:D0) |
| Reset Enable                         |                  | 66h  |         |        |       |             |        |         |         |         |
| Reset                                |                  | 99h  |         |        |       |             |        |         |         |         |
| Disable QPI                          |                  | FFh  |         |        |       |             |        |         |         |         |
|                                      | up to 80<br>MHz  |      | A23:A16 | A15:A8 | A7:A0 | Dummy       | Dummy  | (D7:D0) |         |         |

Table 11. Command Set Table 4 (QPI Commands) (Continued)

A15:A8

A15:A8

A15:A8

A7:A0

A7:A0

A7:A0

Dummy

Dummy

(D7:D0)

Dummy

Dummy

A23:A16

A23:A16

A23:A16

**Quad Page Program** 

**Burst Read** 

with Wrap

up to 104

MHz up to 133

MHz

0Ch

33h

## 8.2 Write Enable (06h)

The Write Enable command is used for setting the Write Enable Latch (WEL) bit in the Status Register. The WEL bit must be set prior to every Program, Erase and Write Status Register command. To execute the Write Enable command, drive  $\overline{CS}$  glow prior to driving command 06h onto the SI pin on the rising edge of SCK, and then driving  $\overline{CS}$  high.

Figure 6. Write Enable Command for SPI Mode (left) and QPI Mode (right)  $\overline{CS}$  $\overline{\mathsf{CS}}$ Mode 3 Mode 3 SCK SCK Mode 0 Mode 0 Mode 0 Mode 0 Command Command 06h SI (06h)100 IO. High-Impedance SO

(D7:D0)

Dummy

(D7:D0)

Dummy

Dummy

<sup>1.</sup> Data bytes are shifted with Most Significant Bit first. Byte fields with data in parenthesis () indicate data being read from the device on the I/O pin.

<sup>2.</sup> SR = Status Register. The Status Register contents and Device ID repeat continuously until  $\overline{\text{CS}}$  terminates the command.

<sup>3.</sup> At least one byte of data input is required for Page Program, Quad Page Program and Program Security Register, up to 256 bytes of data input. If more than 256 bytes of data are sent to the device, the address wraps to the beginning of the page and overwrite previously sent data.

<sup>4.</sup> See Table 7 for Device ID information.

SC = Security Register.

<sup>6.</sup> The M7-M0 bits are counted as dummy clocks.

### 8.3 Write Enable for Volatile Status Register (50h)

This command gives more flexibility to change the system configuration and memory protection schemes quickly without waiting for the typical non-volatile bit write cycles or affecting the endurance of the Status Register non-volatile bits. To write the volatile values into the Status Register bits, the Write Enable for Volatile Status Register (50h) command must be issued prior to a Write Status Register (01h) command. The Write Enable for Volatile Status Register command does not set the Write Enable Latch (WEL) bit.

When Write Enable for Volatile Status Register command (50h) is executed in QPI Mode, the SUS bit (S15) and Reserved bits (S13, S12, S11 and S10) of Status Register-2 must be driven high after Write Status Register command (01h). Once the Read Status Register (05h or 35h) is issued, the read values of the SUS bit (S15) and Reserved bits (S13, S12, S11 and S10) of the Status Register-2 are ignored.

Figure 7. Write Enable for Volatile Status Register Command for SPI Mode (left) and QPI Mode (right)





## 8.4 Write Disable (04h)

The Write Disable command is used to reset the Write Enable Latch (WEL) bit in the Status Register. To enter the Write Disable command,  $\overline{CS}$  goes low prior to the command 04h into Data Input (SI) pin on the rising edge of SCK, and then driving  $\overline{CS}$  high. The WEL bit is automatically reset upon completion of the every Program, Erase and Write Status Register commands.

Figure 8. Write Disable Command for SPI Mode (left) and QPI Mode (right)





### 8.5 Read Status Register-1 (05h) and Read Status Register-2 (35h)

The Read Status Register commands are used to read the Status register. They can be executed at any time (even in the Program/Erase/Write Status Register and Write Security Register conditions). It is recommended to check the BUSY bit before sending a new command when a Program, Erase, Write Status Register or Write Status Register operation is in progress.

The command is entered by driving  $\overline{CS}$  low and sending the command code 05h for Status Register-1 or 35h for Status Register-2 into the SI pin on the rising edge of SCK. The status register bits are then shifted out on the SO pin at the falling edge of SCK with most significant bit (MSB) first as shown in (Figure 9 and Figure 10). The Status Register can be read continuously. The command is completed by driving  $\overline{CS}$  high.



Figure 9. Read Status Register Command (SPI Mode)





### 8.6 Write Status Register (01h)

The Write Status Register command is used to write only the non-volatile Status Register-1 bit SRP0, and Status Register-2 bits QE and SRP1. All other Status Register bit locations are read-only and are not affected by the Write Status Register command.

A Write Enable (06h) command must previously have been issued prior to setting Write Status Register Command (Status Register bit WEL must equal 1). Once the WEL bit is set, the command is entered by driving CS low, sending the command code, and then writing the status register data byte as illustrated in Figure 11 and Figure 12.

The  $\overline{\text{CS}}$  pin must be driven high after the eighth or sixteenth bit of data that is clocked in. If this is not done, the Write Status Register command is not executed. If  $\overline{\text{CS}}$  is driven high after the eighth clock, the CMP, QE and SRP1 (Status Register 2) bits are cleared to 0. After  $\overline{\text{CS}}$  is driven high, the self- timed Write Status Register cycle commences for a time duration of  $t_W$  (see Table 26, AC Electrical Characteristics).

While the Write Status Register cycle is in progress, the Read Status Register command may still be accessed to check the status of the BUSY bit. The BUSY bit is a 1 during the Write Status Register cycle and a 0 when the cycle is finished and ready to accept other commands again. When the BUSY bit is asserted, the Write Enable Latch (WEL) bit in Status Register is cleared to 0.



Figure 12. Write Status Register Command (QPI Mode)



### 8.7 Write Status Register-2 (31h)

The Write Status Register-2 command is used to write only non-volatile Status Register-2 bits CMP, QE and SRP1.

A Write Enable (06h) command must have previously been issued prior to executing the Write Status Register Command (Status Register bit WEL must equal 1). Once the WEL bit is set, the command is entered by driving  $\overline{\text{CS}}$  low, sending the command code, and then writing the status register data byte as illustrated in Figure 13 and Figure 14.

Using the Write Status Register-2 (31h) command, software can individually access each one-byte Status register via a different command.



Figure 14. Write Status Register-2 Command (QPI Mode)



### 8.8 Set Read Parameters (C0h)

In QPI mode, to accommodate a wide range of applications with different needs for either maximum read frequency or minimum data access latency, the Set Read Parameters (C0h) command can be used to configure the number of dummy clocks for Fast Read (0Bh), Fast Read Quad I/O (EBh) and Burst Read with Wrap (0Ch) commands, and to configure the number of bytes of Wrap Length for the Burst Read with Wrap (0Ch) command.

In Standard SPI mode, the Set Read Parameters (C0h) command is not accepted. The dummy clocks for various Fast Read commands in Standard/Dual/Quad SPI mode are fixed (see the command). The Wrap Length is set by W6-5 bit in the Set Burst with Wrap (77h) command. This setting remains unchanged when the device is switched from Standard SPI mode to QPI mode.

The default Wrap Length after a power up or a Reset command is 8 bytes, the default number of dummy clocks is 4.

When the Set Read Parameters command is executed, an 8-bit value (P7-P0) is transferred to the memory. Within this 8-bit value, bits P5-P4 are used to set the number of dummy clocks and the maximum read frequency as shown in Table 12. The P1-P0 bits are used to set the wrap length as shown in Table 13. All other bits are unused.

| P5, P4 | Dummy<br>Clocks | Maximum<br>Read Frequency |
|--------|-----------------|---------------------------|
| 00     | 4               | 80 MHz                    |
| 01     | 4               | 80 MHz                    |
| 10     | 6               | 104 MHz                   |
| 11     | 8               | 133 MHz                   |

Table 12. Encoding of P[5:4] Bits

Table 13. Encoding of P[1:0] Bits

| P1, P0 | Wrap Length |
|--------|-------------|
| 0 0    | 8-byte      |
| 0 1    | 16-byte     |
| 1 0    | 32-byte     |
| 1 1    | 64-byte     |

SCK Mode 0 Parameters Command (QPI Mode)

SCK Mode 0 Parameters

IO<sub>0</sub> P4 P0

IO<sub>1</sub> P5 P1

IO<sub>2</sub> P6 P2

### 8.9 Read Data (03h)

The Read Data command is used to read data out from the device. The command is initiated by driving the  $\overline{\text{CS}}$  pin low and then sending the command code 03h followed by a 24-bit address (A23 - A0) onto the SI pin. After the address is received, the data byte of the addressed memory location is shifted out on the SO pin at the falling edge of SCK with the most significant bit (MSB) first. The address is automatically incremented to the next higher address after byte of data is shifted out allowing for a continuous stream of data. This means that the entire memory can be accessed with a single command as long as the clock continues. The command is completed by driving  $\overline{\text{CS}}$  high.

The Read Data command sequence is shown in Figure 16. If a Read Data command is issued while an Erase, Program or Write Status Register cycle is in process (BUSY = 1) the command is ignored and does not have any effects on the current cycle. The Read Data command allows clock rates from D.C to a maximum of f<sub>R</sub> (see Table 26, AC Electrical Characteristics).



### 8.10 Fast Read (0Bh)

The Fast Read command is high-speed reading mode that it can operate at the highest possible frequency of FR. The address is latched on the rising edge of the SCK. After the 24-bit address, this is accomplished by adding dummy clocks as shown in Figure 17. The dummy clocks means the internal circuits require time to set up the initial address. During the dummy clocks, the data value on the SO pin is a don't care. Data of each bit shifts out on the falling edge of SCK.



#### Fast Read in QPI Mode

When QPI mode is enabled, the number of dummy clock is configured by the Set Read Parameters (C0h) command to accommodate wide range applications with different needs for either maximum Fast Read frequency or minimum data access latency. The number of dummy clock cycles can be configured as either 4, 6 or 8 by setting bits P[5:4] in the 8-bit parameter of the Set Read Parameters (C0h) command as shown in Table 12, Encoding of P[5:4] Bits. The default number of dummy clocks upon power up or after a Reset command is 4. See Figure 18.



Figure 18. Fast Read Command (QPI Mode)

### 8.11 Fast Read Dual Output (3Bh)

By using two pins (I/O $_0$  and I/O $_1$ , instead of just I/O $_0$ ), The Fast Read Dual Output command allows data to be transferred from the AT25QL641 at twice the rate of standard SPI devices. The Fast Read Dual Output command is ideal for quickly downloading code from Flash to RAM upon power-up or for application that cache code-segments to RAM for execution.

The Fast Read Dual Output command can operate at the highest possible frequency of  $F_R$  (see Table 26, AC Electrical Characteristics). After the 24-bit address, this is accomplished by adding eight dummy clocks as shown in Figure 19. The dummy clocks allow the internal circuits additional time for setting up the initial address. During the dummy clocks, the data value on the SO pin is a don't care. However, the  $I/O_0$  pin should be high-impedance prior to the falling edge of the first data out clock.



Figure 19. Fast Read Dual Output Command (SPI Mode)

### 8.12 Fast Read Quad Output (6Bh)

By using four pins (I/O<sub>1</sub>, I/O<sub>1</sub>, I/O<sub>2</sub>, and I/O<sub>3</sub>), the Fast Read Quad Output command allows data to be transferred from the AT25QL641 at four times the rate of standard SPI devices. A Quad enable of Status Register-2 must be executed before the device accepts the Fast Read Quad Output command (Status register bit QE must equal 1).

The Fast Read Quad Output command can operate at the highest possible frequency of F<sub>R</sub> (see Table 26, AC Electrical Characteristics). This is accomplished by adding eight dummy clocks after the 24-bit address as shown in Figure 20. The dummy clocks allow the internal circuits additional time for setting up the initial address. During the dummy clocks, the data value on the SO pin is a don't care. However, the I/O<sub>0</sub> pin should be high-impedance prior to the falling edge of the first data out clock.



RENESAS

### 8.13 Fast Read Dual I/O (BBh)

The Fast Read Dual I/O command reduces cycle overhead through double access using two I/O pins: I/Oo and I/O1.

#### **Continuous Read Mode**

The Fast Read Dual I/O command can further reduce cycle overhead through setting the Mode bits (M7-0) after the input Address bits (A23-0). The upper nibble of the Mode (M7-4) controls the length of the next Fast Read Dual I/O command through the inclusion or exclusion of the first byte command code. The lower nibble bits of the Mode (M3-0) are don't care (X), However, the I/O pins should be high-impedance prior to the falling edge of the first data out clock.

If the Mode bits (M7-0) equal Ax hex, then the next Fast Dual I/O command (after  $\overline{CS}$  is raised and then lowered) does not require the command (BBh) code, as shown in Figure 21 and Figure 22. This reduces the command sequence by eight clocks and allows the address to be immediately entered after  $\overline{CS}$  is asserted low. If Mode bits (M7-0) are any value other Ax hex, the next command (after  $\overline{CS}$  is raised and then lowered) requires the first byte command code, thus returning to normal operation. A mode bit reset can be used to reset the mode bits (M7-0) before issuing normal commands.



Figure 21. Fast Read Dual I/O Command (initial command or previous M7-0≠ Axh)

CS SCK Mode 0 A23-16 A15-8 A7-0 M7-0  $IO_0$ 6 IO, CS SCK IOs switch from Input to Output IO<sub>0</sub> IO, Byte 1 Byte 2 Byte 3 Byte 4

Figure 22. Fast Read Dual I/O Command (previous M7-0= Axh)

### 8.14 Fast Read Quad I/O (EBh)

The Fast Read Quad I/O command reduces cycle overhead through quad access using four I/O pins:  $I/O_0$ ,  $I/O_1$ ,  $I/O_2$ , and  $I/O_3$ . The Quad Enable bit (QE) of Status Register-2 must be set to enable the Fast read Quad I/O Command.

#### **Continuous Read Mode**

The Fast Read Quad I/O command can further reduce command overhead through setting the Mode bits (M7-0) with following the input address bits (A23-0), as shown in Figure 23. The upper nibble of the mode (M7-4) controls the length of the next Fast Read Quad I/O command through the inclusion or exclusion of the first byte command code. The lower nibble bits of the Mode (M3-0) are don't care (X). However, the I/O pins should be high-impedance prior to the falling edge of the first data out clock. Note that the mode bits are counted as dummy clocks.

If the Mode bits (M7-0) equal Ax hex, then the next Fast Read Quad I/O command (after  $\overline{CS}$  is raised and then lowered) does not require the EBh command code, as shown in Figure 24. This reduces the command sequence by eight clocks and allows the address to be immediately entered after  $\overline{CS}$  is asserted low. If the Mode bits (M7-0) are any value other than Ax hex, the next command (after  $\overline{CS}$  is raised and then lowered) requires the first byte command code, thus retuning normal operation. A Mode Bit Reset can be used to reset Mode Bits (M7-0) before issuing normal commands.



Figure 23. Fast Read Quad I/O Command (Initial command or previous M7-0 ≠ Axh, SPI mode)





Wrap Around in SPI mode

The Fast Read Quad I/O command can also be used to access specific portion within a page by issuing a Set Burst with Wrap (77h) command prior to a Fast Read Quad I/O (EBh) command. The Set Burst with Wrap (77h) command can either enable or disable the Wrap Around feature for the following Fast Read Quad I/O command.

When Wrap Around is enabled, the data being accessed can be limited to an 8/16/32/64-byte section of a 256-byte page. The output data starts at the initial address specified in the command, once it reaches the ending boundary of the 8/16/32/64-byte section, the output wraps around to the beginning boundary automatically until  $\overline{\text{CS}}$  is pulled high to terminate the command.

The Burst with Wrap feature allows applications that use cache to quickly fetch a critical address and then fill the cache afterwards within a fixed length (8/16/32/64 bytes) of data without issuing multiple read commands. (See Section 8.32.)

#### Fast Read Quad I/O in QPI Mode

When QPI mode in enabled, the number of dummy clocks is configured by the Set Read Parameters (C0h) command to accommodate a wide range applications with different needs for either maximum Fast Read frequency or minimum data access latency. The number of dummy clock cycles can be configured as either 4, 6 or 8 by setting bits P[5:4] in the 8-bit parameter of the Set Read Parameters (C0h) command as shown in Table 12, Encoding of P[5:4] Bits. The default number of dummy clocks upon power up or after a Reset (99h) command is four.

The Continuous Read Mode feature is also available in QPI mode for Fast Read Quad I/O command. In QPI mode, the Continuous Read Mode bits M7-0 are also considered as dummy clocks.

The Wrap Around feature is not available in QPI mode for Fast Read Quad I/O command. To perform a read operation with fixed data length wrap around in QPI mode, a Burst Read with Wrap (0Ch) command must be used. For more information, see Section 8.33, Burst Read with Wrap (0Ch).



Figure 25. Fast Read Quad I/O Command (Initial command or previous M7-0 ≠ Axh, QPI mode)

### 8.15 Page Program (02h)

The Page Program command is for programming the memory to be 0. A Write Enable command must be issued before the device accept the Page Program Command (Status Register bit WEL= 1). After the Write Enable (WREN) command has been decoded, the device sets the Write Enable Latch (WEL). The command is entered by driving the  $\overline{CS}$  pin low and then sending the command code 02h followed by a 24-bits address (A23-A0) and at least one data byte on the SI pin. The  $\overline{CS}$  pin must be driven low for the entire time of the command while data is being sent to the device. (See Figure 26 and Figure 27.)

If an entire 256 byte page is to be programmed, the last address byte (the 8 least significant address bits) should be set to 0. If the last address byte is not zero, and the number of clocks exceeds the remaining page length, the addressing wraps around to the beginning of the page. In some cases, less than 256 bytes (a partial page) can be programmed without having any effect on other bytes within the same page. One condition to perform a partial page program is that the number of clocks cannot exceed the remaining page length. If more than 256 bytes are sent to the device the addressing wraps around to the beginning of the page and overwrites previously sent data.

The CS pin must be driven high after the eighth bit of the last byte has been latched. If this is not done, the Page Program command is not executed. After  $\overline{\text{CS}}$  is driven high, the self-timed Page Program command commences for a time duration of  $t_{PP}$  (see Table 26, AC Electrical Characteristics). While the page program operation is in progress, the Read Status Register command may still be accessed for checking the status of the BUSY bit. The BUSY bit is a 1 during the Page Program cycle and becomes a 0 when the cycle is finished and the device is ready to accept other commands again. When the BUSY bit is asserted, the Write Enable Latch (WEL) bit in the Status Register is cleared to 0.



Figure 26. Page Program Command (SPI Mode)



### 8.16 Quad Page Program (33h)

The Quad Page Program command is to program the memory as being 0 at previously erased memory areas. The Quad Page Program requires four pins:  $I/O_0$ ,  $I/O_1$ ,  $I/O_2$ , and  $I/O_3$ , as address and data inputs, which can improve performance. A system using a faster clock speed does not get more benefit for the Quad Page Program as the required internal page program time is far more than the time data clock-in.

To use Quad Page Program command, the Quad Enable bit must be set. A Write Enable command must be executed before the device accepts the Quad Page Program command (Status Register-1, WEL = 1). The command is initiated by driving the  $\overline{CS}$  pin low then sending the command code 33h followed by a 24-bit address (A23-A0) and at least one data, into the I/O pins. The  $\overline{CS}$  pin must be held low for the entire length of the command while data is being sent to the device. All other functions of Quad Page Program command are the same as the standard Page Program command. (See Figure 28 and Figure 29.)



Figure 28. Quad Page Program Command (SPI mode)

Figure 29. Quad Page Program Command (QPI mode) CS SCK Mode 0 Command 24 Bit Address 33h 1O<sub>3</sub> Data Byte 2 Data Byte 3 Data Byte 1 Data Byte 256 A23 -16 A15 - 8 A7 - 0

RENESAS

#### 8.17 4-kByte Block Erase (20h)

The Block Erase command is to erase the data of the selected block as being 1. The command is used for 4K-byte block. Prior to the Block Erase command, the Write Enable (06h) command must be issued. The command is initiated by driving the  $\overline{CS}$  pin low and shifting the command code 20h followed by a 24-bit block address (A23-A0) as shown in Figure 30 and Figure 31. The  $\overline{CS}$  pin must go high after the eighth bit of the last byte has been latched in, otherwise the Block Erase command is not executed. After  $\overline{CS}$  goes high, the self-timed Block Erase command commences for a time duration of  $t_{SE}$  (see Table 26, AC Electrical Characteristics).

While the block erase operation is in progress, the Read Status Register (05h) command may still be accessed for checking the status of the BUSY bit. The BUSY bit is a 1 during the block erase operation and becomes a 0 when the cycle is finished and the device is ready to accept other commands again. When the BUSY bit is asserted, the Write Enable Latch (WEL) bit in the Status Register is cleared to 0.

Figure 30. Block Erase Command (SPI Mode)





#### 8.18 32-kByte Block Erase (52h)

The 32 kB Block Erase command is used for a 32-kByte block erase operation. Prior to the Block Erase Command, a Write Enable (06h) command must be issued. The command is initiated by driving the  $\overline{CS}$  pin low and shifting the command code 52h followed by a 24-bit block address (A23-A0). See Figure 32 and Figure 33 below. The  $\overline{CS}$  pin must go high after the eighth bit of the last byte has been latched in, otherwise the Block Erase command is not executed. After  $\overline{CS}$  is driven high, the self-timed Block Erase command commences for a time duration of  $t_{BE1}$  (see Table 26, AC Electrical Characteristics).

While the block erase operation is in progress, the Read Status Register (05h) command may still be used to read the status of the BUSY bit. The BUSY bit is a 1 during the block erase operation and becomes a 0 when the cycle is finished and the device is ready to accept other commands again. When the BUSY bit is asserted, the Write Enable Latch (WEL) bit in the Status Register is cleared to 0.



Figure 33. 32 kB Block Erase Command (QPI Mode)



#### 8.19 64-kByte Block Erase (D8h)

The 64 kB Block Erase command is to erase a 64-kByte block of memory. Prior to the Block Erase Command, a Write Enable (06h) command must be issued. The command is initiated by driving the  $\overline{\text{CS}}$  pin low and shifting the command code D8h followed by a 24-bit block address (A23-A0). See Figure 34 and Figure 35 below. The  $\overline{\text{CS}}$  pin must go high after the eighth bit of the last byte has been latched in, otherwise, the Block Erase command is not executed. After  $\overline{\text{CS}}$  is driven high, the self-timed Block Erase command commences for a time duration of  $t_{\text{BE2}}$  (see Table 26, AC Electrical Characteristics).

While the block erase operation is in progress, the Read Status Register (05h) command may still be used to read the status of the BUSY bit. The BUSY bit is a 1 during the Block Erase cycle and becomes a 0 when the cycle is finished and the device is ready to accept other commands again. When the BUSY bit is asserted, the Write Enable Latch (WEL) bit in the Status Register is cleared to 0.



Figure 35. 64-kByte Block Erase Command (QPI Mode)



### 8.20 Chip Erase (C7h / 60h)

The Chip Erase command sets all bits in the memory to 1. Prior to the Chip Erase command, a Write Enable (06h) command must be issued. The command is initiated by driving the  $\overline{CS}$  pin low and shifting the command code C7h or 60h. See Figure 36 below. The  $\overline{CS}$  pin must go high after the eighth bit of the last byte has been latched in, otherwise, the Chip Erase command is not executed. After  $\overline{CS}$  is driven high, the self-timed Chip Erase command commences for a duration of  $t_{CE}$  (see Table 26, AC Electrical Characteristics).

While the chip erase operation is in progress, the Read Status Register (05h) command may still be accessed to check the status of the BUSY bit. The BUSY bit is 1 during the chip erase operation and becomes a 0 when the cycle is finished and the device is again ready to accept other commands. When the BUSY bit is asserted, the Write Enable Latch (WEL) bit in the Status Register is cleared to 0.



# 8.21 Erase / Program Suspend (75h)

The Erase/Program Suspend command allows the system to interrupt a Block Erase operation, or a Page Program, Quad Data Input Page Program, Quad Page Program operation.

The Erase Suspend is valid only during the Block or Block erase operation. The Write Status Register-1 (01h), Write Status Register-2 (31h) command and Erase commands (20h, 52h, D8h, C7h, 60h) are not allowed during an Erase Suspend operation. During the Chip Erase operation, the Erase Suspend command is ignored.

Program Suspend is valid only during the Page Program, Quad Data Input Page Program or Quad Page Program operation. The Write Status Register-1 (01h), Write Status Register-2 (31h) command, Program commands (02h and 33h) and Erase Commands (20h, 52h, D8h, C7h, 60h) are not allowed during Program Suspend.

The Erase/Program Suspend command 75h is accepted by the device only if the SUS bit in the Status Register equals to 0 and the BUSY bit equals to 1 while a Block Erase or a Page Program operation is on-going. If the SUS bit equals to 1 or the BUSY bit equals to 0, the Suspend command is ignored by the device. A maximum time of  $t_{SUS}$  (see Table 26, AC Electrical Characteristics) is required to suspend the erase or program operation. After Erase/Program Suspend, the SUS bit in the Status Register is set (0 to 1) immediately and the BUSY bit in the Status Register is cleared (1 to 0) within  $t_{SUS}$ . For a previously resumed Erase/Program operation, it is also required that the Suspend command 75h is not issued earlier than a minimum of time of  $t_{SUS}$  following the preceding Resume command 7Ah.

A read operation from an 8-Mbit area (referred to as a physical block) that includes a suspended area might provide unreliable data. For the definition of the physical block and for the techniques to ensure high data integrity, see application note AN-500.

Unexpected power off during the Erase/Program suspend state resets the device and release the suspend state. The SUS bit in the Status Register also resets to 0. The data within the page, or block that was being suspended may become corrupted. It is recommended for the user to implement system design techniques against the accidental power interruption and preserve data integrity during erase/program suspend state. (See Figure 37 and Figure 38.)



Figure 37. Erase Suspend Command (SPI Mode)

Figure 38. Erase Suspend Command (QPI Mode)



### 8.22 Erase / Program Resume (7Ah)

The Erase/Program Resume command 7Ah is to restart the Block Erase operation or the Page Program operation upon an Erase/Program Suspend. The Resume command 7Ah is accepted by the device only if the SUS bit in the Status Register equals to 1 and the BUSY bit equals to 0. After the command is issued, the SUS bit is cleared immediately, the BUSY bit is set within 200 ns, and the block completes the erase operation, or the page completes the program operation. If the SUS bit equals to 0 or the BUSY bit equals 1, the Resume command 7Ah is ignored by the device.

Resume command cannot be accepted if the previous Erase/Program Suspend operation was interrupted by unexpected power off. It is also required that a subsequent Erase/Program Suspend command not to be issued within a minimum of time of  $t_{SUS}$  following a previous Resume command. See Figure 39 and Figure 40.



Figure 39. Erase / Program Resume Command (SPI Mode)





### 8.23 Deep Power-Down (B9h)

Executing the Deep Power-Down command is the best way to put the device in the lowest power consumption. The Deep Power-Down command reduces the standby current (from  $I_{CC1}$  to  $I_{CC2}$ , as specified in Table 26, AC Electrical Characteristics). The command is entered by driving the  $\overline{CS}$  pin low with following the command code B9h. See Figure 41 and Figure 42.

The  $\overline{\text{CS}}$  pin must go high exactly at the byte boundary (the latest eighth bit of command code been latchedin); otherwise, the Deep Power-Down command is not executed. After  $\overline{\text{CS}}$  goes high, it requires a delay of  $t_{DP}$  and the Deep Power-Down mode is entered. While in the Deep Power-Down state, the Release Deep Power-Down / Device ID (ABh) command, which restores the device to normal operation, is recognized. All other commands are ignored, including the Read Status Register (05h) command, which is always available during normal operation.



Figure 42. Deep Power-Down Command (QPI Mode)



### 8.24 Release Deep Power-Down / Device ID (ABh)

The Release Deep Power-Down / Device ID command is a multi-purpose command. It can be used to release the device from the Deep Power-Down state and also obtain the device identification (ID).

The command is issued by driving the  $\overline{CS}$  pin low, sending the command code ABh and driving  $\overline{CS}$  high as shown in Figure 43 and Figure 44. The Release from Deep Power-Down command requires the time duration of  $t_{RES1}$  (see Table 26, AC Electrical Characteristics). The  $\overline{CS}$  pin must keep high during the  $t_{RES1}$  time duration.

The Device ID can be read during SPI mode only. In other words, Device ID feature is not available in QPI mode for Release Deep Power-Down/Device ID command. To obtain the Device ID in SPI mode, the command is initiated by driving the  $\overline{\text{CS}}$  pin low and sending the command code ABh with following 3-dummy bytes. The Device ID bits are then shifted on the falling edge of SCK with most significant bit (MSB) first as shown in Figure 45. After  $\overline{\text{CS}}$  is driven high it must keep high for a time duration of  $t_{\text{RES2}}$  (See Table 26, AC Electrical Characteristics). The Device ID can be read continuously. The command is completed by driving  $\overline{\text{CS}}$  high.

If the Release from Deep Power-Down /Device ID command is issued while an Erase, Program or Write cycle is in process (when BUSY equals 1) the command is ignored and does not have any effects on the current cycle.



Figure 43. Release Power-Down Command (SPI Mode)







Figure 45. Release Power-Down / Device ID Command (SPI Mode)

#### 8.25 Read Manufacturer / Device ID I/O (90h)

The Read Manufacturer/ Device ID command provides both the JEDEC assigned manufacturer ID and the specific device ID. This command can be issued in both SPI mode and QPI mode. In SPI mode, the 90h command is called a 1-1-1 transfer, where the command, address, and data are all driven on a single pin (SI for command and address, and SO for data). In QPI mode, the 90h command is called a 4-4-4 transfer, where the command, address, and data are driven on the bidirectional IO<sub>0</sub> - IO<sub>3</sub> pins.

Note that in QPI mode, the following events must occur in this order:

- Set the QE bit in Status Register-2
- 2. Execute the QPI Enable (38h) command
- 3. Execute the 90h command

In SPI mode, the operation is initiated by driving the  $\overline{\text{CS}}$  pin low and then driving the command code 90h onto the SI pin, followed by a 24-bit address (A23-A0) of 000000h. The 90h command requires 8 clocks to transfer, and the 24-bit address requires 24 clocks to transfer. The Manufacturer ID for Renesas Electronics (1Fh) and the Device ID (17h) are shifted out on the SO pin on the falling edge of SCK with most significant bit (MSB) first. A minimum or 16 clocks are required to transfer the manufacturer and device ID information. If the 24-bit address is initially set to 000001h the Device ID is read first and then followed by the Manufacturer ID. The Manufacturer and Device ID can be read continuously, alternating from one to the other. The command is completed by driving  $\overline{\text{CS}}$  high.

In QPI mode, the SI, SO,  $\overline{\text{WP}}$ , and  $\overline{\text{HOLD}}$  pins are configured as bidirectional pins IO $_0$ , IO $_1$ , IO $_2$ , and IO $_3$  respectively. The 90h operation the operation is initiated by driving the  $\overline{\text{CS}}$  pin low and then driving the command code 90h onto the IO $_0$  - IO $_3$  pins, followed by a 24-bit address (A23-A0) of 000000h. The 90h command requires 2 clocks to transfer, and the 24-bit address requires 6 clocks to transfer. The Manufacturer ID for Renesas Electronics (1Fh) and the Device ID (17h) are shifted out on the bidirectional IO $_0$  - IO $_3$  pins on the falling edge of SCK, with most significant bit (MSB) first. A minimum or 4 clocks are required to transfer the manufacturer and device ID information. If the 24-bit address is initially set to 000001h the Device ID is read first and then followed by the Manufacturer ID. The Manufacturer and Device ID can be read continuously, alternating from one to the other. The command is completed by driving  $\overline{\text{CS}}$  high.

Figure 46 shows the 90h command as executed in SPI mode. In this mode the command and address are driven on the SI pin.



Figure 47 shows the 90h command as executed in QPI mode. In this mode the command and address are driven on all four I/O pins.

Figure 46. Read Manufacturer/ Device ID Command (SPI Mode)





Figure 47. Read Manufacturer/ Device ID Command (QPI Mode)



### 8.26 Read Manufacturer / Device ID Dual I/O (92h)

The Read Manufacturer/ Device ID Dual I/O command provides both the JEDEC assigned manufacturer ID and the specific device ID. This command allows the address and manufacturer/device ID information to be driven on both the SI and SO pins. During the address transfer, the SI and SO pins are inputs, allowing the 24-bit address to be transferred in only 12 clocks. Device hardware then switches the SI and SO pins to outputs and drives the manufacturer/device ID information on these two pins, again requiring only half the number of clocks as required by the 90h command. The 92h command is called a 1,2,2 transfer, where the command is transferred on a single pin (SI), and the address and data are driven on two pins (SI and SO).

The command is initiated by driving the  $\overline{\text{CS}}$  pin low and shifting the command code 92h followed by a 24-bit address (A23-A0) of 000000h. The Manufacturer ID for Renesas Electronics (1Fh) and the Device ID (17h) are then shifted out on the falling edge of SCK with most significant bit (MSB) first as shown in Figure 48. If the 24-bit address is initially set to 000001h the Device ID is read first and then followed by the Manufacturer ID. The Manufacturer and Device ID can be read continuously, alternating from one to the other. The command is completed by driving  $\overline{\text{CS}}$  high.



Figure 48. Read Dual Manufacturer/ Device ID Dual I/O Command (SPI Mode)

## 8.27 Read Manufacturer / Device ID Quad I/O (94h)

The Read Manufacturer/Device ID Quad I/O command provides both the JEDEC assigned manufacturer ID and the specific device ID. This command allows both address and manufacturer/device ID information to be driven on the SI (IO<sub>0</sub>), SO (IO<sub>1</sub>),  $\overline{\text{WP}}$  (IO<sub>2</sub>), and  $\overline{\text{HOLD}}$  (IO<sub>3</sub>) pins. During the address transfer, the IO<sub>0</sub>, IO<sub>1</sub>, IO<sub>2</sub>, and IO<sub>3</sub> pins are inputs, allowing the 24-bit address to be transferred in only 6 clocks. Device hardware then switches these pins to outputs and drives the manufacturer/device ID information on these pins, transferring the information in one-fourth the number of clocks required by the 90h command. The 94h command is called a 1,4,4 transfer, where the command in transferred on a single pin (IO<sub>0</sub>), and the address and data are driven on a four pins (IO<sub>0</sub> - IO<sub>3</sub>).

The command is initiated by driving the  $\overline{\text{CS}}$  pin low and shifting the command code 94h followed by a 24-bit address (A23-A0) of 000000h. After which, the Manufacturer ID for Renesas Electronics (1Fh) and the Device ID (17h) are shifted out on the falling edge of SCK with most significant bit (MSB) first as shown in Figure 49. If the 24-bit address is initially set to 000001h the Device ID is read first and then followed by the Manufacturer ID. The Manufacturer and Device ID can be read continuously, alternating from one to the other. The command is completed by driving  $\overline{\text{CS}}$  high.



Figure 49. Read Quad Manufacturer/ Device ID Quad I/O Command (SPI Mode)



### 8.28 **JEDEC ID (9Fh)**

For compatibility reasons, the AT25QL641 provides several commands to electronically determine the identity of the device. The Read JEDEC ID command is compliant with the JEDEC standard for SPI compatible serial Flash memories that was adopted in 2003.

The command is entered by driving the  $\overline{CS}$  pin low with following the command code 9Fh. The JEDEC assigned Manufacturer ID byte for Renesas Electronics (1Fh) and two Device ID bytes, Memory Type (ID15-ID8) and Capacity (ID7-ID0) are then shifted out on the falling edge of SCK with most significant bit (MSB) first shown in Figure 50 and Figure 51. For memory type and capacity values, see Table 7. The JEDEC ID can be read continuously. The command is terminated by driving  $\overline{CS}$  high.

Figure 50. Read JEDEC ID Command (SPI Mode)





Figure 51. Read JEDEC ID Command (QPI Mode)



### 8.29 Enable QPI (38h)

The AT25QL641 supports both the Standard/Dual/Quad Serial Peripheral interface (SPI) and the Quad Peripheral Interface (QPI) modes. However, SPI mode and QPI mode cannot be used at the same time. The Enable QPI command is the only way to switch the device from SPI mode to QPI mode.

In order to switch the device to QPI mode, the Quad Enable (QE) bit in Status Register 2 must be set to 1 first, and an Enable QPI command must be issued. If the Quad Enable (QE) bit is 0, the Enable QPI command is ignored and the device remains in SPI mode.

After power-up, the default state of the device is SPI mode. See the command set Table 8 for all the commands supported in SPI mode and the command See Table 11 for all the commands supported in QPI mode.

When the device is switched from SPI mode to QPI mode, the existing write enable and program/erase suspend status, and the wrap length setting remains unchanged.



Figure 52. Enable QPI Command (SPI Mode only)

## 8.30 Disable QPI (FFh)

By issuing Disable QPI (FFh) command, the device is reset SPI mode. When the device is switched from QPI mode to SPI mode, the existing Write Enable Latch (WEL) and Program/Erase Suspend status, and the Wrap Length setting remains unchanged.



Figure 53. Disable QPI Command for QPI Mode

### 8.31 Word Read Quad I/O (E7h)

The Quad I/O dramatically reduces command overhead allowing faster random access for code execution (XiP) directly from the Quad SPI. The Quad Enable bit (QE) of Status Register-2 must be set to enable the Word Read Quad I/O command. The lowest Address bit (A0) must equal 0 and only two dummy clocks are required prior to the data output.

#### **Continuous Read Mode**

The Word Read Quad I/O command can further reduce command overhead through setting the Continuous Read Mode bits (M7-0) after the input Address bits (A23-0), as shown in Figure 54. The upper nibble of the (M7-4) controls the length of the next Word Read Quad I/O command through the inclusion or exclusion of the first byte command code. The lower nibble bits of the (M[3:0]) are don't care (X). However, the I/O pins should be high-impedance prior to the falling edge of the first data out clock.

If the continuous read mode bits M[7-4] = Ah, then the next Fast Read Quad I/O command (after  $\overline{CS}$  is raised and then lowered) does not require the E7h command code, as shown in Figure 55. This reduces the command sequence by eight clocks and allows the Read address to be immediately entered after  $\overline{CS}$  is asserted low. If the continuous read mode bits M[7:4] do not equal to Ah (1010), the next command (after  $\overline{CS}$  is raised and then lowered) requires the first byte command code, thus returning to normal operation.



Figure 55. Word Read Quad I/O Command (Previous command set M7-0 = Axh, SPI Mode)



#### Wrap Around in SPI mode

The Word Read Quad I/O command can also be used to access a specific portion within a page by issuing a Set Burst with Wrap (77h) command prior to E7h. The Set Burst with Wrap (77h) command can either enable or disable the Wrap Around feature for the following E7h commands. When Wrap Around is enabled, the output data starts at the initial address specified in the command, once it reaches the ending boundary of the 8/16/32/64-byte section, the output wraps around to the beginning boundary automatically until  $\overline{CS}$  is pulled high to terminate the command.

The Set Burst with Wrap feature allows applications that use cache to quickly fetch a critical address and then fill the cache afterwards within a fixed length (8/16/32/64-byte) of data without issuing read commands.

The Set Burst with Wrap command allows three Wrap Bits, W6-4 to be set. The W4 bit is used to enable or disable the Wrap Around operation while W6-5 is used to specify the length of the wrap around section within a page.



### 8.32 Set Burst with Wrap (77h)

The Set Burst with Wrap (77h) command is used in conjunction with Fast Read Quad I/O and Word Read Quad I/O commands to access a fixed length of 8/16/32/64-byte section within a 256-byte page. Certain applications can benefit from this feature and improve the overall system code execution performance. Before the device can accept the Set Burst with Wrap command, the QE bit in the Status register bit must be set.

The Set Burst with Wrap command is initiated by driving the  $\overline{\text{CS}}$  pin low and then shifting the command code 77h followed by 24 dummy bits and 8 Wrap Bits, W7-0. The command sequence is shown in Set Burst with Wrap command sequence. Wrap bits W7 and W3-0 are not used.

| W6, W5   | W4 = 0      |             | W4 = 1 (Default) |             |  |
|----------|-------------|-------------|------------------|-------------|--|
| VVO, VV3 | Wrap Around | Wrap Length | Wrap Around      | Wrap Length |  |
| 0 0      | Yes         | 8-byte      | No               | N/A         |  |
| 0 1      | Yes         | 16-byte     | No               | N/A         |  |
| 1 0      | Yes         | 32-byte     | No               | N/A         |  |
| 11       | Yes         | 64-byte     | No               | N/A         |  |

Table 14. Encoding of the W6 - W4 Wrap Bits

Once W6-4 are set by a Set Burst with Wrap command, all the following Fast Read Quad I/O and Word Read Quad I/O commands use the W6-4 setting to access the corresponding 8/16/32/64-byte section within any page.

To exit the Wrap Around function and return to normal read operation, another Set Burst with Wrap command should be issued to set W4 = 1. The default value of W4 upon power on is 1. In the case of a system reset while W4 = 0, it is recommended that the controller issues a Set Burst with Wrap command or Reset (99h) command to reset W4 = 1 prior to any normal Read commands since the AT25QL641 does not have an external hardware reset pin.



Figure 56. Set Burst with Wrap Command Sequence

### 8.33 Burst Read with Wrap (0Ch)

The Burst Read with Wrap (0Ch) command provides an alternative way to perform the read operation with wrap around in QPI mode. The command is similar to the Fast Read (0Bh) command in QPI mode, except the addressing of the read operation wraps around to the beginning boundary of the wrap length once the ending boundary is reached.

The number of dummy clock cycles can be configured as either 4, 6 or 8 by setting bits P[5:4] in the 8-bit parameter of the Set Read Parameters (C0h) command as shown in Table 12, Encoding of P[5:4] Bits.



<sup>\* &</sup>quot;Set Read Parameters" command (C0h) can set the number of dummy clocks

#### 8.34 Enable Reset (66h) and Reset (99h)

For eight-pin packages, the AT25QL641 provide a software Reset command instead of a dedicated RESET pin.

Once the Reset command is accepted, any ongoing internal operations are terminated and the device returns to its default power-on state and loses all the current volatile settings, such as Volatile Status Register bits, Write Enable Latch (WEL) status, Program/Erase Suspend status, Continuous Read Mode bit setting, Read parameter setting and Wrap bit setting.

The Enable Reset (66h) and Reset (99h) commands can be issued in either SPI mode or QPI mode. To avoid accidental reset, both commands must be issued in sequence. Any other commands other than Reset (99h) that occur after the Enable (66h) command disables the reset enable state. As such, a new sequence of Enable Reset (66h) and Reset (99h) is needed to reset the device. Once the Reset command is accepted by the device takes approximately  $t_{RST}$  = 30  $\mu$ s to reset. During this period, no commands are accepted.

Data corruption may happen if there is an on-going or suspended internal Erase or Program operation when Reset command sequence is accepted by device. It is recommended to check the BUSY bit and the SUS bit in Status Register before issuing the Reset command sequence.



Figure 58. Enable Reset and Reset Command (SPI Mode)



#### 8.35 Read Serial Flash Discovery Parameter (5Ah)

The Read Serial Flash Discovery Parameter (SFDP) command allows reading the Serial Flash Discovery Parameter area (SFDP). This SFDP area is composed of 2048 read-only bytes containing operating characteristics and vendor specific information. The SFDP area is factory programmed. If the SFDP area is blank, the device is shipped with all the SFDP bytes at FFh. If only a portion of the SFDP area is written to, the portion not used is shipped with bytes in the erased state (FFh).

The command sequence for the read SFDP has the same structure as that of a Fast Read command. First, the device is selected by driving Chip Select ( $\overline{\text{CS}}$ ) low. Next, the 8-bit command code (5Ah) and the 24-bit address are shifted in, followed by 8 dummy clock cycles. The bytes of SFDP content are shifted out on the Serial Data Output (SO) starting from the specified address. Each bit is shifted out during the falling edge of Serial Clock ( $\overline{\text{SCK}}$ ). The command sequence is shown here. The Read SFDP command is terminated by driving Chip Select ( $\overline{\text{CS}}$ ) high at any time during data output.





Table 15. SFDP Signature and Headers

| Description                           | Comment                                        | Address<br>(h) Byte | Address<br>(Bit) | Data (b)<br>(Bit) | Data (h)<br>(Byte) |
|---------------------------------------|------------------------------------------------|---------------------|------------------|-------------------|--------------------|
|                                       |                                                | 00h                 | 07:00            | 0101 0011         | 53h                |
| CEDD Ciamatium                        |                                                | 01h                 | 15:08            | 0100 0110         | 46h                |
| SFDP Signature                        |                                                | 02h                 | 23:16            | 0100 0100         | 44h                |
|                                       |                                                | 03h                 | 31:24            | 0101 0110         | 50h                |
| SFDP Minor Revision                   | Start from 00h                                 | 04h                 | 07:00            | 0000 0110         | 06h                |
| SFDP Major Revision                   | Start from 01h                                 | 05h                 | 15:08            | 0000 0001         | 01h                |
| Number of Parameters Headers          | Start from 00h                                 | 06h                 | 23:16            | 0000 0001         | 01h                |
| Reserved                              | FFh                                            | 07h                 | 31:24            | 1111 1111         | FFh                |
| JEDEC Parameter ID (LSB)              | JEDEC Parameter ID (LSB) = 00h                 | 08h                 | 07:00            | 0000 0000         | 00h                |
| Parameter Table Minor Revision        | Start from 00h                                 | 09h                 | 15:08            | 0000 0110         | 06h                |
| Parameter Table Major Revision        | Start from 01h                                 | 0Ah                 | 23:16            | 0000 0001         | 01h                |
| Parameter Table Length (double words) | How many DWORDs in the parameter table         | 0Bh                 | 31:24            | 0001 0000         | 10h                |
|                                       |                                                | 0Ch                 | 07:00            | 0011 0000         | 30h                |
| Parameter Table Pointer               | Address of Renesas Electronics parameter table | 0Dh                 | 15:08            | 0000 0000         | 00h                |
|                                       | parameter table                                | 0Eh                 | 23:16            | 0000 0000         | 00h                |
| JEDEC Parameter ID (MSB)              | JEDEC Parameter ID (MSB):FFh                   | 0Fh                 | 31:24            | 1111 1111         | FFh                |
| JEDEC Parameter ID (LSB)              | Renesas Electronics Manufacturer ID            | 10h                 | 07:00            | 0001 1111         | 1Fh                |
| Parameter Table Minor Revision        | Start from 00h                                 | 11h                 | 15:08            | 0000 0000         | 00h                |
| Parameter Table Major Revision        | Start from 01h                                 | 12h                 | 23:16            | 0000 0001         | 01h                |
| Parameter Table Length (double words) | How many DWORDs in the parameter table         | 13h                 | 31:24            | 0000 0010         | 02h                |
|                                       |                                                | 14h                 | 07:00            | 1000 0000         | 80h                |
| Parameter Table Pointer (PTP)         | Address of Renesas Electronics parameter table | 15h                 | 15:08            | 0000 0000         | 00h                |
|                                       | parameter table                                | 16h                 | 23:16            | 0000 0000         | 00h                |
| Reserved                              | FFh                                            | 17h                 | 31:24            | 0000 0001         | 01h                |

**Table 16. SFDP Parameters Table 1** 

| Description                                        | Comment                                                                  | Address<br>(h) Byte | Address<br>(Bit) | Data (b)<br>(Bit) | Data (h)<br>(Byte) |  |
|----------------------------------------------------|--------------------------------------------------------------------------|---------------------|------------------|-------------------|--------------------|--|
| Erase Granularity                                  | 01: 4 kB available<br>11: 4 kB not available                             |                     | 01:00            | 01                |                    |  |
| Write Granularity                                  | 0: 1 byte<br>1: 64 bytes or larger                                       |                     | 02               | 1                 |                    |  |
| Volatile Status Register<br>Block Protect Bits     | 0: Nonvolatile status bit<br>1: Volatile status bit                      | 30h                 | 03               | 0                 | E5h                |  |
| Volatile Status Register<br>Write Enable Opcode    | 0: 50h Opcode to enable,<br>if bit-3 = 1                                 |                     | 04               | 0                 |                    |  |
| Reserved                                           |                                                                          | ]                   | 07:05            | 111               |                    |  |
| 4 kB Erase Opccde                                  | Opcode or FFh                                                            | 31h                 | 15:08            | 0010 0000         | 20h                |  |
| Fast Dual Read Output<br>(1 -1 -2)                 | 0: Not supported<br>1: Supported                                         |                     | 16               | 1                 |                    |  |
| Number of Address Bytes                            | 00: 3 bytes only<br>01: 3 or 4 bytes<br>10: 4 bytes only<br>11: Reserved |                     | 18:17            | 00                |                    |  |
| Double Transfer Rate (DTR) Clocking                | 0: Not supported<br>1: Supported                                         | 32h                 | 19               | 0                 | F1h                |  |
| Fast Dual I/O Read<br>(1-2- 2)                     | 0: Not supported<br>1: Supported                                         |                     | 20               | 1                 |                    |  |
| Fast Quad I/O Read<br>(1-4-4)                      | 0: Not supported<br>1: Supported                                         |                     | 21               | 1                 |                    |  |
| Fast Quad Output Read<br>(1-1-4)                   | 0: Not supported<br>1: Supported                                         |                     | 22               | 1                 |                    |  |
| Reserved                                           | FFh                                                                      | 1                   | 23               | 1                 |                    |  |
| Reserved                                           | FFh                                                                      | 33h                 | 31:24            | 1111 1111         | FFh                |  |
|                                                    |                                                                          | 34h                 | 07:00            | 1111 1111         | FFh                |  |
| Floob Momony Donoity                               |                                                                          | 35h                 | 15:08            | 1111 1111         | FFh                |  |
| Flash Memory Density                               |                                                                          | 36h                 | 23:16            | 1111 1111         | FFh                |  |
|                                                    |                                                                          | 37h                 | 31:24            | 0000 0011         | 03h                |  |
| Fast Quad I/O (1-4-4)<br>Number of dummy clocks    | Number of dummy clocks                                                   | 001                 | 04:00            | 00100             | 441                |  |
| Fast Quad I/O (1-4-4)<br>Number of mode bits       | Number of mode bits                                                      | - 38h               | 07:05            | 010               | 44h                |  |
| Fast Quad I/O (1-4-4) Read<br>Opcode               | Opcode or FFh                                                            | 39h                 | 15:08            | 1110 1011         | EBh                |  |
| Fast Quad Output (1-1-4)<br>Number of dummy clocks | Number of dummy clocks                                                   | 216                 | 20:16            | 01000             | 005                |  |
| Fast Quad Output (1-1-4)<br>Number of mode bits    | Number of mode bits                                                      | - 3Ah               | 23:21            | 000               | 08h                |  |
| Fast Quad Output (1-1-4)<br>Read Opcode            | Opcode or FFh                                                            | 3Bh                 | 31:24            | 0110 1011         | 6Bh                |  |
| Fast Dual Output (1-1-2)<br>Number of dummy clocks | Number of dummy clocks                                                   | 201-                | 04:00            | 01000             | 001-               |  |
| Fast Dual Output (1-1-2)<br>Number of mode bits    | Number of mode bits                                                      | - 3Ch               | 07:05            | 000               | 08h                |  |
| Fast Dual Output (1-1-2)<br>Read Opcode            | Opcode or FFh                                                            | 3Dh                 | 15:08            | 0011 1011         | 3Bh                |  |

Table 16. SFDP Parameters Table 1 (Continued)

| Description                                     | ion Comment                                                           |       | Address<br>(Bit) | Data (b)<br>(Bit) | Data (h)<br>(Byte) |  |
|-------------------------------------------------|-----------------------------------------------------------------------|-------|------------------|-------------------|--------------------|--|
| Fast Dual I/O (1-2-2)<br>Number of dummy clocks | Number of dummy clocks                                                | - 3Eh | 20:16            | 00000             | 80h                |  |
| Fast Dual I/O (1-2-2)<br>Number of mode bits    | Number of mode bits                                                   | SEII  | 23:21            | 100               | OUII               |  |
| Fast Dual I/O (1-2-2) Read<br>Opcode            | Opcode or FFh                                                         | 3Fh   | 31:24            | 1011 1011         | BBh                |  |
| Fast Dual DPI (2-2-2)                           | 0: Not supported<br>1: Supported                                      |       | 0                | 0                 |                    |  |
| Reserved                                        | FFh                                                                   | 401-  | 03:01            | 111               |                    |  |
| Fast Quad QPI (4-4-4)                           | 0: Not supported<br>1: Supported                                      | 40h   | 04               | 1                 | FEh                |  |
| Reserved                                        | FFh                                                                   |       | 07:05            | 111               |                    |  |
| Reserved                                        | FFh                                                                   | 41h   | 15:08            | 1111 1111         | FFh                |  |
| Reserved                                        | FFh                                                                   | 42h   | 23:16            | 1111 1111         | FFh                |  |
| Reserved                                        | FFh                                                                   | 43h   | 31:24            | 1111 1111         | FFh                |  |
| Reserved                                        | FFh                                                                   | 44h   | 07:00            | 1111 1111         | FFh                |  |
| Reserved                                        | FFh                                                                   | 45h   | 15:08            | 1111 1111         | FFh                |  |
| Fast Dual DPI (2-2-2)<br>Number of dummy clocks | Number of dummy clocks                                                | 46h   | 20:16            | 0 0000            | 00h                |  |
| Fast Dual DPI (2-2-2)<br>Number of mode bits    | Number of mode bits                                                   | 4011  | 23:21            | 000               | OOH                |  |
| Fast Dual DPI(2-2-2) Read<br>Opcode             | Opcode or FFh                                                         | 47h   | 31:24            | 1111 1111         | FFh                |  |
| Reserved                                        | FFh                                                                   | 48h   | 07:00            | 1111 1111         | FFh                |  |
| Reserved                                        | FFh                                                                   | 49h   | 15:08            | 1111 1111         | FFh                |  |
| Fast Quad QPI (4-4-4)<br>Number of dummy clocks | Number of dummy clocks                                                | 441   | 20:16            | 00010             | 401                |  |
| Fast Quadl QPI (4-4-4)<br>Number of mode bits   | Number of mode bits                                                   | 4Ah   | 23:21            | 010               | 42h                |  |
| Fast Quad QPI (4-4-4)<br>Read Opcode            | Opcode or FFh                                                         | 4Bh   | 31:24            | 1110 1011         | EBh                |  |
| Erase type-1 Size                               | 4 kB = 2^0Ch,<br>32 kB = 2^0Fh,<br>64 kB = 2^10h; (2^Nbyte)           | 4Ch   | 07:00            | 0000 1100         | 0Ch                |  |
| Erase type-1 Opcode                             | Opcode or FFh                                                         | 4Dh   | 15:08            | 0010 0000         | 20h                |  |
| Erase type-2 Size                               | 4 kB = 2^0Ch,<br>32 kB = 2^0Fh,<br>64 kB = 2^10h; (2^Nbyte)           | 4Eh   | 23:16            | 0000 1111         | 0Fh                |  |
| Erase type-2 Opcode                             | Opcode or FFh                                                         | 4Fh   | 31:24            | 0101 0010         | 52h                |  |
| Erase Type-3 Size                               | 4 kB = 2^0Ch,<br>ae-3 Size 32 kB = 2^0Fh,<br>64 kB = 2^10h; (2^Nbyte) |       | 07:00            | 0001 0000         | 10h                |  |
| Erase Type-3 Opcode                             | Opcode or FFh                                                         | 51h   | 15:08            | 1101 1000         | D8h                |  |
| Erase Type-4 Size                               | 4 kB = 2^0Ch,                                                         |       | 23:16            | 0000 0000         | 00h                |  |
| Erase Type-4 Opcode                             | Opcode or FFh                                                         | 53h   | 31:24            | 1111 1111         | FFh                |  |

Table 16. SFDP Parameters Table 1 (Continued)

| Description                              | Comment                                                | Address<br>(h) Byte | Address<br>(Bit) | Data (b)<br>(Bit) | Data (h)<br>(Byte) |
|------------------------------------------|--------------------------------------------------------|---------------------|------------------|-------------------|--------------------|
| Erase Maximum/Typical<br>Ratio           | Maximum = 2 * (COUNT + 1) *  Typical                   |                     | 03:00            | 0011              |                    |
| Erase type-1 Typical time                | Count or 00h                                           |                     | 08:04            | 0 0011            |                    |
| Erase type-1 Typical units               | 00b: 1 ms<br>01b: 16 ms<br>10b: 128 ms<br>11b: 1 sec   |                     | 10:09            | 01                |                    |
| Erase type-2 Typical time                | Count or 00h                                           |                     | 15:11            | 0110 0            |                    |
| Erase type-2 Typical units               | 00b: 1 ms<br>01b: 16 ms<br>10b: 128 ms<br>11b: 1 sec   | 54h<br>55h<br>56h   | 17:16            | 01                | 33h<br>62h<br>D5h  |
| Erase type-3 Typical time                | Count or 00h                                           | 57h                 | 22:18            | 101 01            | 00h                |
| Erase type-3 Typical units               | 00b: 1 ms<br>01b: 16 ms<br>10b: 128 ms<br>11b: 1 sec   |                     | 24:23            | 01                |                    |
| Erase type-4 Typical time                | Count or 00h                                           |                     | 29:25            | 00 000            |                    |
| Erase type-4 Typical units               | 00b: 1 ms<br>01b: 16 ms<br>10b: 128 ms<br>11b: 1 sec   |                     | 31:30            | 00                |                    |
| Program Maximum/Typical<br>Ratio         | Maximum = 2 * (COUNT + 1) * Typical                    | 58h                 | 03:00            | 0100              | 84h                |
| Page Size                                | 2^N bytes                                              |                     | 07:04            | 1000              |                    |
| Program Page Typical time                | Count or 00h                                           |                     | 12:08            | 0 1001            |                    |
| Program Page Typical units               | 0: 8 μs,<br>1: 64 μs                                   |                     | 13               | 1                 |                    |
| Program Byte Typical time,<br>1st byte   | Count or 00h                                           |                     | 17:14            | 01 00             |                    |
| Program Byte Typical units,<br>1st byte  | 0: 1 μs,<br>1: 8 μs                                    | TO!-                | 18               | 0                 |                    |
| Program Additional Byte<br>Typical time  | Count or 00h                                           | 59h<br>5Ah<br>5Bh   | 22:19            | 000 0             | 29h<br>01h         |
| Program Additional Byte<br>Typical units | 0: 1 μs,<br>1: 8 μs                                    |                     | 23               | 0                 | C7h                |
| Erase Chip Typical time                  | Count or 00h                                           |                     | 28:24            | 0 0111            |                    |
| Erase Chip Typical units                 | 00b: 16 ms<br>01b: 256 ms<br>10b: 4 sec<br>11b: 64 sec |                     | 30:29            | 10                |                    |
| Reserved                                 | 1h                                                     |                     | 31               | 1                 |                    |
|                                          |                                                        |                     |                  |                   |                    |
| Prohibited Op during<br>Program Suspend  | see Datasheet                                          | 5Ch                 | 03:00            | 11010             | ECh                |
| Prohibited Op during Erase<br>Suspend    | see Datasheet                                          | JOH                 | 07:04            | 1110              | EUII               |

Table 16. SFDP Parameters Table 1 (Continued)

| Description                                       | Comment                                                                                                    | Address<br>(h) Byte | Address<br>(Bit) | Data (b)<br>(Bit) | Data (h)<br>(Byte) |
|---------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------|------------------|-------------------|--------------------|
| Reserved                                          | 1h                                                                                                         |                     | 08               | 1                 |                    |
| Program Resume to<br>Suspend time                 | Count of 64us                                                                                              |                     | 12:09            | 0 000             |                    |
| Program Suspend<br>Maximum time                   | Count or 00h                                                                                               |                     | 17:13            | 11 101            |                    |
| Program Suspend<br>Maximum units                  | 00b: 128 ns,<br>01b: 1 μs,<br>10b: 8 μs,<br>11b: 64 μs                                                     | 5Dh                 | 19:18            | 01                | A1h                |
| Erase Resume to Suspend time                      | Count of 64 μs                                                                                             | 5Eh<br>5Fh          | 23:20            | 0000              | 07h<br>3Dh         |
| Erase Suspend Maximum time                        | Count or 00h                                                                                               | 2                   | 28:24            | 1 1101            |                    |
| Erase Suspend Maximum units                       | 00b: 128 ns,<br>01b: 1 μs,<br>10b: 8 μs,<br>11b: 64 μs                                                     |                     | 30:29            | 01                |                    |
| Suspend / Resume supported                        | 0: Program and Erase suspend supported 1: not supported                                                    |                     | 31               | 0                 |                    |
| Program Resume Opcode                             | Opcode or FFh                                                                                              | 60h                 | 7:0              | 0111 1010         | 7Ah                |
| Program Suspend Opcode                            | Opcode or FFh                                                                                              | 61h                 | 15:8             | 0111 0101         | 75h                |
| Resume Opcode                                     | Opcode or FFh                                                                                              | 62h                 | 23:16            | 0111 1010         | 7Ah                |
| Suspend Opcode                                    | Opcode or FFh                                                                                              | 63h                 | 31:24            | 0111 0101         | 75h                |
| Reserved                                          | 11b                                                                                                        |                     | 01:00            | 11                |                    |
| Status Register Busy<br>Polling                   | xxxxx1b: Opcode = 05h,<br>bit-0 = 1 Busy,<br>xxxx1xb: Opcode = 70h,<br>bit-7 = 0 Busy,<br>Others: reserved | 64h                 | 07:02            | 1111 01           | F7h                |
| Exit Deep Power-down time                         | Count or 00h                                                                                               |                     | 12:08            | 0 0010            |                    |
| Exit Deep Power-down units                        | 00b: 128 ns,<br>01b: 1 μs,<br>10b: 8 μs,<br>11b: 64 μs                                                     | 051                 | 14:13            | 01                | 4.01               |
| Exit Deep Power-down<br>Opcode                    | Opcode or FFh                                                                                              | 65h<br>66h<br>67h   | 22:15            | 101 0101 1        | A2h<br>D5h<br>5Ch  |
| Enter Deep Power-down Opcode Opcode Opcode or FFh |                                                                                                            | 0/11                | 30:23            | 101 1100 1        | 3011               |
| Deep Power-down<br>Supported                      | 0: Deep Power-down<br>supported<br>1: Not supported                                                        |                     | 31               | 0                 |                    |

Table 16. SFDP Parameters Table 1 (Continued)

| Description                                | Comment                                                     | Address<br>(h) Byte | Address<br>(Bit) | Data (b)<br>(Bit) | Data (h)<br>(Byte) |
|--------------------------------------------|-------------------------------------------------------------|---------------------|------------------|-------------------|--------------------|
| Disable 4-4-4 Read Mode                    |                                                             |                     | 03:00            | 1001              |                    |
| Enable 4-4-4 Read Mode                     |                                                             |                     | 08:04            | 0 0001            |                    |
| Fast Quad I/O Continuous (0-4-4) supported | 0: not supported,<br>1: Quad I/O 0-4-4 supported            |                     | 09               | 1                 |                    |
| Fast Quad I/O Continuous (0-4-4) Exit      |                                                             | 68h                 | 15:10            | 1111 01           | 19h                |
| Fast Quad I/O Continuous (0-4-4) Enter     |                                                             | 69h<br>6Ah          | 19:16            | 1100              | F6h<br>1Ch         |
| Quad Enable Requirements (QER)             |                                                             |                     | 22:20            | 001               |                    |
| HOLD or RESET Disable                      | 0: not supported,<br>1: use Configuration Register<br>bit-4 |                     | 23               | 0                 |                    |
| Reserved                                   | FFh                                                         | 6Bh                 | 31:24            | 1111 1111         | FFh                |
| Status Register Opcode                     |                                                             | eCh.                | 06:00            | 110 1000          | E8h                |
| Reserved                                   | 1h                                                          | 6Ch 07 1            |                  | 1                 | Eon                |
| Soft Reset Opcodes                         |                                                             | 6Dh                 | 13:08            | 01 0000           | 10h                |
| 4-Byte Address Exit                        |                                                             | 6Eh                 | 23:14            | 1100 0000<br>00   | C0h                |
| 4-Byte Address Enter                       |                                                             | 6Fh                 | 31:24            | 1000 0000         | 80h                |

Table 17. SFDP Parameters Table 2

| Description                           | Comment                                                                      | Address<br>(h) Byte | Address<br>(Bit) | Data (b)<br>(Bit)      | Data (h)<br>(Byte) |
|---------------------------------------|------------------------------------------------------------------------------|---------------------|------------------|------------------------|--------------------|
| V <sub>CC</sub> Minimum Voltage       | 1650h: 1.65V<br>1700h: 1.70V<br>2300h: 2.30V<br>2500h: 2.50V<br>2700h: 2.70V | 80h<br>81h          | 15:0             | 0000 0000<br>0001 0111 | 00h<br>17h         |
| V <sub>CC</sub> Maximum Voltage       | 1950h: 1.95V<br>3600h: 3.60V<br>4000h: 4.00V<br>4400h: 4.40V                 | 82h<br>83h          | 31:16            | 0000 0000<br>0010 0000 | 00h<br>20h         |
| Array Protection Method               | 10b: Use non-volatile status register                                        |                     | 01:00            | 00                     |                    |
| Power up Protection default           | 0: Power up unprotected 1: Power up protected                                |                     | 02               | 0                      |                    |
| Protection Disable Opcodes            | 011b: Use status register                                                    |                     | 05:03            | 00 0                   |                    |
| Protection Enable Opcodes             | 011b: Use status register                                                    | 84h                 | 08:06            | 0 00                   | 00h                |
| Protection Read Opcodes               | 011b: Use status register                                                    | 85h                 | 11:09            | 000                    | 00h                |
| Protection Register Erase Opcode      | 00b: Not supported<br>01b: Opcodes<br>3Dh, 2Ah, 7Fh, FCh                     |                     | 13:12            | 00                     |                    |
| Protection Register Program<br>Opcode | 00b: Not supported<br>01b: Opcodes<br>3Dh, 2Ah, 7Fh, FCh                     |                     | 15:14            | 00                     |                    |
| Reserved                              | FFh                                                                          | 86h                 | 23:16            | 1111 1111              | FFh                |
| Reserved                              | FFh                                                                          | 87h                 | 31:24            | 1111 1111              | FFh                |
| Reserved                              | FFh                                                                          | 88h - FFh           |                  |                        | Reserved           |

#### 8.36 Enter Secured OTP (B1h)

The Enter Secured OTP command is for entering the additional 4-kbit secured OTP mode. This additional mode is independent from the main array, which may be used to store unique serial number for system identifier. After entering the Secured OTP mode, the standard read or program procedure can be used to read or write data. The Secured OTP data cannot be updated again once it is locked down.

Please note that Write Status Register-1, Write Status Register-2 and Write Security Register commands are not acceptable during the access of secure OTP region. Once security OTP is locked down, only commands related with read are valid. The Enter Secured OTP command sequence is shown in Figure 61.

Figure 61. Enter Secured OTP Command for SPI Mode (left) and QPI Mode (right)





#### 8.37 Exit Secured OTP (C1h)

The Exit Secured OTP command is for exiting the additional 4-kbit secured OTP mode. (See Figure 62.)

Figure 62. Exit Secured OTP command for SPI Mode (left) and QPI Mode (right)





#### 8.38 Read Security Register (2Bh)

The Read Security Register can read the value of Security Register bits at any time (even in program/erase/write status register-1 and write status register-2 condition) and continuously. Bits 0 and 1 of this register are described below. All other bits of the register are reserved.

**Secured OTP Indicator bit.** The Secured OTP indicator bit shows the chip is locked by factory before or not. When it is 0, it indicates a non-factory lock, a 1 indicates a factory lock.

**Lock-down Secured OTP (LDSO) bit.** By executing the Write Security Register command, the LDSO bit may be set to 1 for customer lock down purposes. However, once the bit it set to 1 (locked down), the LDSO bit and the 4-kbit Secured OTP area cannot be updated any more. While it is in 4-kbit Secured OTP mode, array access is not allowed to write.

| Bit 7        | Bit 6        | Bit 5        | Bit 4        | Bit 3        | Bit 2        | Bit 1                                                                 | Bit 0                                    |
|--------------|--------------|--------------|--------------|--------------|--------------|-----------------------------------------------------------------------|------------------------------------------|
| Х            | х            | х            | х            | х            | х            | LDSO (indicate if lock-<br>down)                                      | Secured OTP indicator bit                |
| Reserved     | Reserved     | Reserved     | Reserved     | Reserved     | Reserved     | 0 = not lock-down<br>1 = lock- down<br>(cannot program/<br>erase OTP) | 0 = non factory lock<br>1 = factory lock |
| Volatile bit | Non- Volatile bit                                                     | Non- Volatile bit                        |

**Table 18. Security Register Definition** 





Figure 64. Read Security Register Command (QPI Mode)



#### 8.39 Write Security Register (2Fh)

The Write Security Register command is for change the state of the bits in the Security Register. Unlike the Write Status Register command, the Write Enable command is not required before executing the Write Security Register command. The command may change the value of bit 1 (LDSO bit) for a customer to lock down the 4-kbit Secured OTP area. Once the LDSO bit is set to 1, the Secured OTP area cannot be updated any more.

The  $\overline{\text{CS}}$  must go high exactly at the boundary; otherwise, the command is not executed.

Figure 65. Write Security Register Command for SPI Mode (left) and QPI Mode (right)



#### 8.40 4-kbit Secured OTP

The AT25QL641 provides a 4-kbit one-time-program area for setting a unique serial number which can be set by either the factory or the customer. Security register bit 0 indicates whether the chip is locked by factory or not.

The 4-kbit OTP space is accessed using the B1h command as described above. After the OTP value has been programmed, the C1h command is used to exit from the secured OTP space.

The secure OTP space is divided into a 128-bit electronic serial number, and 3968 bits is user-defined data as shown in Table 19.

Note. Once the OTP space is locked down, either by the factory or the customer, it cannot be changed any more. While in 4-kbit secured OTP mode, array access is not allowed to write.

**Table 19. Secure OTP Address Space** 

| Address Range   | Size     | Standard                          | Customer Lock          |
|-----------------|----------|-----------------------------------|------------------------|
| 000000 ~ 00000F | 128-bit  | ESN<br>(Electrical Serial Number) | Determined by customer |
| 000010 ~ 0001FF | 3968-bit | N/A                               |                        |



#### 9. Electrical Characteristics

Table 20. Absolute Maximum Ratings<sup>[1]</sup>

| Parameter                       | Symbol          | Conditions                            | Value                            | Units |
|---------------------------------|-----------------|---------------------------------------|----------------------------------|-------|
| Supply Voltage                  | V <sub>CC</sub> |                                       | -0.6 to V <sub>CC</sub> +0.4     | V     |
| Voltage Applied to any pin      | VIO             | Relative to Ground                    | -0.6 to V <sub>CC</sub> +0.4     | V     |
| Transient Voltage on any pin    | VIOT            | <20nS Transient<br>Relative to Ground | -1.0 V to V <sub>CC</sub> +1.0 V | V     |
| Storage temperature             | TSTG            |                                       | -65 to +150                      | °C    |
| Lead temperature                | TLEAD           |                                       | See Note <sup>[2]</sup>          | °C    |
| Electrostatic discharge voltage | VESD            | Human Body Model <sup>[3]</sup>       | -2000 to +2000                   | V     |

- 1. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. The Absolute Maximum Ratings are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Voltage extremes referenced in the Absolute Maximum Ratings are intended to accommodate short duration undershoot/overshoot conditions and does not imply or guarantee functional device operation at these levels for any extended period of time.
- 2. Compliant with JEDEC Standard J-STD-20C for small body Sn-Pb or Pb-free (Green) assembly and the European directive on restrictions on hazardous substances (RoHS) 2002/95/EU.
- 3. JEDEC Std JESD22-A114A (C1 = 100 pF, R1 = 1500 $\Omega$ , R2 = 500 $\Omega$ ).

**Table 21. Operating Ranges** 

| Parameter                     | Symbols         | Conditions                                                                                 | Min | Max | Units |
|-------------------------------|-----------------|--------------------------------------------------------------------------------------------|-----|-----|-------|
| Supply Voltage                | V <sub>CC</sub> | f <sub>R</sub> = 133 MHz (Single/Dual/Quad SPI)<br>f <sub>R</sub> = 50 MHz (Read Data 03h) | 1.7 | 2.0 | V     |
| Ambient Operating Temperature | T <sub>A</sub>  | Industrial                                                                                 | -40 | +85 | °C    |

Table 22. Endurance and Data Retention

| Parameter            | Conditions                                | Min     | Max | Units  |
|----------------------|-------------------------------------------|---------|-----|--------|
| Erase/Program Cycles | 4-kB Block, 32-/64-kB block, or full chip | 100,000 |     | Cycles |
| Data Retention       | Full Temperature Range                    |         | 20  | Years  |

Table 23. Power-up Timing and Write Inhibit Threshold

| Parameter                                  | Symbol <sup>[1]</sup> | Min | Max | Units |
|--------------------------------------------|-----------------------|-----|-----|-------|
| V <sub>CC</sub> (min) to <del>CS</del> low | t <sub>VSL</sub>      | 10  |     | μs    |
| Time Delay before Write Command            | t <sub>PUW</sub>      | 1   | 10  | ms    |
| Write Inhibit Threshold Voltage            | V <sub>WI</sub>       | 1.0 | 1.4 | V     |

1. These parameters are characterized at -10 °Cand +85 °Conly

Figure 66. Power-Up Timing and Voltage Levels





#### 9.1 DC Electrical Characteristics

**Table 24. DC Electrical Characteristics** 

| Parameter                                             | Symbol           | Condition                                                                                             | Min | Тур | Max | Units |
|-------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| Input Capacitance <sup>[1]</sup>                      | C <sub>IN</sub>  | V <sub>IN</sub> = 0 V                                                                                 |     |     | 6   | pF    |
| Output Capacitance <sup>(1)</sup>                     | C <sub>OUT</sub> | V <sub>OUT</sub> = 0 V                                                                                |     |     | 8   | pF    |
| Input Leakage                                         | I <sub>LI</sub>  |                                                                                                       |     |     | ±2  | μA    |
| Output Leakage                                        | I <sub>LO</sub>  |                                                                                                       |     |     | ±2  | μA    |
| Standby Current                                       | I <sub>CC1</sub> | $\overline{\text{CS}} = \text{V}_{\text{CC}}$<br>$\text{V}_{\text{IN}} = \text{GND or V}_{\text{CC}}$ |     | 10  | 50  | μA    |
| Power-Down Current                                    | I <sub>CC2</sub> | CS = VCC<br>V <sub>IN</sub> = GND or V <sub>CC</sub>                                                  |     | 2   | 20  | μA    |
| Current Read Data<br>Dual/Quad 1 MHz <sup>[2]</sup>   | I <sub>CC3</sub> | C = 0.1 V <sub>CC</sub> / 0.9 V <sub>CC</sub><br>IO = Open                                            |     |     | 7   | mA    |
| Current Read Data<br>Dual/Quad 50 MHz <sup>(2)</sup>  | I <sub>CC3</sub> | C = 0.1 V <sub>CC</sub> / 0.9 V <sub>CC</sub><br>IO = Open                                            |     |     | 15  | mA    |
| Current Read Data<br>Dual/Quad 80 MHz <sup>(2)</sup>  | I <sub>CC3</sub> | C = 0.1 V <sub>CC</sub> / 0.9 V <sub>CC</sub><br>IO = Open                                            |     |     | 18  | mA    |
| Current Read Data<br>Dual/Quad 104 MHz <sup>(2)</sup> | I <sub>CC3</sub> | C = 0.1 V <sub>CC</sub> / 0.9 V <sub>CC</sub><br>IO = Open                                            |     |     | 20  | mA    |
| Current Read Data<br>Dual/Quad 133 MHz <sup>(2)</sup> | I <sub>CC3</sub> | C = 0.1 V <sub>CC</sub> / 0.9 V <sub>CC</sub><br>IO = Open                                            |     |     | 27  | mA    |
| Current Write Status<br>Register                      | I <sub>CC4</sub> | CS = V <sub>CC</sub>                                                                                  |     | 10  | 20  | mA    |
| Current Page Program                                  | I <sub>CC5</sub> | CS = V <sub>CC</sub>                                                                                  |     | 15  | 25  | mA    |
| Current Block Erase                                   | I <sub>CC6</sub> | CS = V <sub>CC</sub>                                                                                  |     | 15  | 25  | mA    |
| Current Chip Erase                                    | I <sub>CC7</sub> | CS = V <sub>CC</sub>                                                                                  |     | 15  | 25  | mA    |

<sup>1.</sup> Tested on sample basis and specified through design and characterization data,  $T_A$  = 25 °C,  $V_{CC}$  = 1.8V.

#### 9.2 AC Measurement Conditions

**Table 25. AC Measurement Conditions** 

| Parameter                        | Symbol                         | Min                                          | Max | Units |
|----------------------------------|--------------------------------|----------------------------------------------|-----|-------|
| Load Capacitance                 | C <sub>L</sub>                 |                                              | 30  | pF    |
| Input Rise and Fall Times        | t <sub>R,</sub> t <sub>F</sub> |                                              | 5   | ns    |
| Input Pulse Voltages             | VIN                            | 0.2 V <sub>CC</sub> to 0.8 V <sub>CC</sub>   |     | V     |
| Input Timing Reference Voltages  | IN                             | 0.3 V <sub>CC</sub> to 0.7 V <sub>CC</sub> V |     | V     |
| Output Timing Reference Voltages | OUT                            | 0.5 V <sub>CC</sub> to 0.5 V <sub>CC</sub>   |     | V     |



Figure 67. AC Measurement I/O Waveform

<sup>2.</sup> Checked board pattern.

## 9.3 AC Electrical Characteristics

**Table 26. AC Electrical Characteristics** 

| Parameter <sup>[1]</sup>                                                                                                                              | Symbol                                             | Alt              | Min  | Тур | Max | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------|------|-----|-----|------|
| Clock frequency for all commands, except Read Data and Fast Read Data in SPI mode (03h, 0Bh) 1.7 V - 2.0 V V <sub>CC</sub> and industrial temperature | fR                                                 | fc               | D.C. |     | 133 | MHz  |
| Clock freq. Fast Read Data command in SPI mode (0Bh)                                                                                                  | fR                                                 |                  | D.C. |     | 104 | MHz  |
| Clock freq. Read Data command in SPI mode (03h)                                                                                                       | fR                                                 |                  | D.C. |     | 50  | MHz  |
| Clock High, Low Time except Read Data (03h)                                                                                                           | t <sub>CLH</sub> , t <sub>CLL</sub> <sup>[2]</sup> |                  | 3.5  |     |     | ns   |
| Clock High, Low Time for Read Data (03h)                                                                                                              | t <sub>CRLH</sub> ,                                |                  | 8    |     |     | ns   |
| Clock Rise Time peak-to-peak                                                                                                                          | t <sub>CLCH</sub> [3]                              |                  | 0.1  |     |     | V/ns |
| Clock Fall Time peak-to-peak                                                                                                                          | t <sub>CHCL</sub> (3)                              |                  | 0.1  |     |     | V/ns |
| CS Active Setup Time relative to Clock                                                                                                                | t <sub>SLCH</sub>                                  | t <sub>CSS</sub> | 5    |     |     | ns   |
| CS Not Active Hold Time relative to Clock                                                                                                             | t <sub>CHSL</sub>                                  |                  | 5    |     |     | ns   |
| Data In Setup Time                                                                                                                                    | t <sub>DVCH</sub>                                  | t <sub>DSU</sub> | 2    |     |     | ns   |
| Data In Hold Time                                                                                                                                     | t <sub>CHDX</sub>                                  | t <sub>DH</sub>  | 3    |     |     | ns   |
| CS Active Hold Time relative to Clock                                                                                                                 | tchsh                                              |                  | 5    |     |     | ns   |
| CS Not Active Setup Time relative to Clock                                                                                                            | t <sub>CHSH</sub>                                  |                  | 5    |     |     | ns   |
| CS Deselect Time (for Read commands/Write, Erase and Program commands)                                                                                | t <sub>SHSL</sub>                                  | t <sub>CSH</sub> | 100  |     |     | ns   |
| Output Disable Time                                                                                                                                   | t <sub>SHQZ(3)</sub>                               | t <sub>DIS</sub> |      |     | 7   | ns   |
| Clock Low to Output Valid                                                                                                                             | t <sub>CLQV</sub>                                  | t <sub>V1</sub>  |      |     | 6   | ns   |
| Clock Low to Output Valid (Except Main Read) <sup>[4]</sup>                                                                                           | t <sub>CLQV</sub>                                  | t <sub>V2</sub>  |      |     | 7   | ns   |
| Output Hold Time                                                                                                                                      | t <sub>CLQX</sub>                                  | t <sub>HO</sub>  | 1.5  |     |     | ns   |
| HOLD Active Setup Time relative to Clock                                                                                                              | t <sub>HLCH</sub>                                  |                  | 5    |     |     | ns   |
| HOLD Active Hold Time relative to Clock                                                                                                               | t <sub>CHHH</sub>                                  |                  | 5    |     |     | ns   |
| HOLD Not Active Setup Time relative to Clock                                                                                                          | tHHCH                                              |                  | 5    |     |     | ns   |
| HOLD Not Active Hold Time relative to Clock                                                                                                           | t <sub>CHHL</sub>                                  |                  | 5    |     |     | ns   |
| HOLD to Output Low-Z                                                                                                                                  | t <sub>HHQX</sub> (3)                              | tız              |      |     | 7   | ns   |
| HOLD to Output High-Z                                                                                                                                 | t <sub>HLQZ</sub> (3)                              | tHZ              |      |     | 12  | ns   |
| Write Protect Setup Time Before CS Low                                                                                                                | t <sub>WHSL</sub> <sup>[5]</sup>                   |                  | 20   |     |     | ns   |
| Write Protect Setup Time After CS High                                                                                                                | t <sub>SHWL</sub> <sup>(5)</sup>                   |                  | 100  |     |     | ns   |
| CS High to Power-Down Mode                                                                                                                            | t <sub>DP</sub> (3)                                |                  |      |     | 3   | μs   |
| CS High to Standby Mode without Electronic Signature Read                                                                                             | t <sub>RES1</sub> (3)                              |                  |      |     | 3   | μs   |
| CS High to Standby Mode with Electronic Signature Read                                                                                                | t <sub>RES2</sub> (3)                              |                  |      |     | 1.8 | μs   |
| CS High to next Command after Suspend                                                                                                                 | t <sub>SUS</sub> (3)                               |                  |      |     | 30  | μs   |
| CS High to next Command after Reset                                                                                                                   | t <sub>RST</sub> (3)                               |                  |      |     | 30  | μs   |

**Table 26. AC Electrical Characteristics (Continued)** 

| Parameter <sup>[1]</sup>   | Symbol           | Alt | Min | Тур  | Max | Unit |
|----------------------------|------------------|-----|-----|------|-----|------|
| Write Status Register Time | tw               |     |     | 5    | 15  | ms   |
| Byte Program Time          | t <sub>BP</sub>  |     |     | 5    | 150 | μs   |
| Page Program Time          | tpp              |     |     | 0.6  | 5   | ms   |
| Block Erase Time (4 kB)    | tse              |     |     | 0.06 | 0.4 | s    |
| Block Erase Time (32 kB)   | t <sub>BE1</sub> |     |     | 0.2  | 1.5 | s    |
| Block Erase Time (64 kB)   | tBE2             |     |     | 0.35 | 2   | s    |
| Chip Erase Time            | tce              |     |     | 60   | 150 | S    |

- 1. Commercial temperature only applies to Fast Read (FR). Industrial temperature applies to all other parameters.
- 2. Clock high + Clock low must be less than or equal to 1/fc.
- 3. Value guaranteed by design and/or characterization, not 100% tested in production.
- 4. Contains: Read Status Register-1, 2/ Read Manufacturer/Device ID, Dual, Quad/ Read JEDEC ID/ Read Security Register/ Read Serial Flash Discovery Parameter.
- 5. Only applicable as a constraint for a Write Status Register command when Sector Protect Bit is set to 1.

#### 9.4 Input Timing



# 9.5 Output Timing





# 10. Ordering Information



| Ordering Code <sup>[1][2]</sup> | Package                                                                                            | Lead<br>Finish | Operating Voltage | Max. Freq. | Operation<br>Range    |
|---------------------------------|----------------------------------------------------------------------------------------------------|----------------|-------------------|------------|-----------------------|
| AT25QL641-MHE-T                 | 8-pad (5 x 6 x 0.6 mm body), Thermally<br>Enhanced Plastic Ultra-Thin Dual Flat No-<br>lead (UDFN) | NiPdAu         |                   |            | -40 °C to 85 °C       |
| AT25QL641-SHE-T                 | 8-lead, 208-mil Wide Plastic Gull Wing<br>Small Outline Package EIAJ SOIC                          |                | 1.7 V - 2.0 V     | 133 MHz    | Temperature<br>Range) |
| AT25QL641-UUE-T                 | 8-ball, 0.5mm pitch WLCSP                                                                          | SnAgCu         |                   |            |                       |

<sup>1.</sup> The AT25QL641 is shipped with the QE bit set to 1 enabling the Quad / QPI mode.

<sup>2.</sup> The shipping carrier option code is not marked on the devices.

# 11. Packaging Information

#### 11.1 UDFN



#### 8-Lead 208-mil EIAJ SOIC 11.2



| SYMBOLS   | DIMENSIONS IN MILLIMETERS |      |      | DIMEN | ISIONS IN | INCH  |
|-----------|---------------------------|------|------|-------|-----------|-------|
| STIVIDULS | MIN                       | NOM  | MAX  | MIN   | NOM       | MAX   |
| Α         | 1.75                      | 1.95 | 2.16 | 0.069 | 0.077     | 0.085 |
| A1        | 0.05                      | 0.15 | 0.25 | 0.002 | 0.006     | 0.010 |
| A2        | 1.70                      | 1.80 | 1.91 | 0.067 | 0.071     | 0.075 |
| Ь         | 0.35                      | 0.42 | 0.48 | 0.014 | 0.017     | 0.019 |
| С         | 0.19                      | 0.20 | 0.25 | 0.007 | 0.008     | 0.010 |
| D         | 5.18                      | 5.28 | 5.38 | 0.204 | 0.208     | 0.212 |
| D1        | 5.13                      | 5.23 | 5.33 | 0.202 | 0.206     | 0.210 |
| E         | 5.18                      | 5.28 | 5.38 | 0.204 | 0.208     | 0.212 |
| E1        | 5.13                      | 5.23 | 5.33 | 0.202 | 0.206     | 0.210 |
| е         | -                         | 1.27 | _    | -     | 0.050     | _     |
| Н         | 7.70                      | 7.90 | 8.10 | 0.303 | 0.311     | 0.319 |
| L         | 0.50                      | 0.65 | 0.80 | 0.020 | 0.026     | 0.031 |
| у         | -                         | _    | 0.10 | _     | _         | 0.004 |
|           | 0,                        | _    | 8*   | 0,    | _         | 8.    |

#### NOTES:

- 1. CONTROLLING DIMENSION: INCH
- 2. LEAD FRAME MATERIAL: COPPER 194.

  3. DIMENSION "D","D1" DOES NOT INCLUDE MOLD FLASH,
  MOLD FLASH SHALL NOT EXCEED 0.006"[0.15mm] PER END.
  DIMENSION "E","E1" DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010"[0.25mm] PER SIDE.
  4. DIMENSION "b" DOES NOT INCLUDE DAMBAR PROTRUSION.
- ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.003"[0.08mm].



#### 11.3 8-Ball WLCSP



# 12. Revision History

| Revision | Date    | Change Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| А        | 12/2016 | Initial release of AT25QL641 datasheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| В        | 02/2017 | Updated Note 1 on Table 8.1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| С        | 05/2017 | Updated Table 1-1 (WP pin description). Updated 5.1 (Write Protect Features). Updated Tables 6-1 and 6-2. Restored Sector and Block Protect descriptions. Restored Status Register Memory Protection tables (Tables 6-3 and 6-4). Added clarification to Write Status Register (01h) description. Updated document status from Advanced to Complete. Added Errata 11.1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| D        | 11/2017 | Removed references to 133 MHz option. Removed RESET option. Removed 18-WLCSP and 24-ball BGA package options. Removed references to ACC feature.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| E        | 10/2018 | Added 133 MHz frequency option to document.  Updated maximum frequency to 133 MHz on page 1.  Updated frequencies in Section 1.  Updated formatting of all tables in document.  Updated Word Read Quad I/O command diagram in Figure 7-50.  Updated frequency in Burst Read with Wrap command in Figure 7-54.  Updated tables in Section 7.33, Set Read Parameters (C0h).  Updated AC Electrical Characteristics in Table 8-7 with 133 MHz option.  Clarified frequency and timing parameters for the 03h and 0Bh commands in Table 8-7.  Updated ordering code table in Section 9.1.  Removed DWF package.  Updated maximum continuous data transfer rate from 52 Mbps to 66 Mbps on page 1.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| F        | 03/2022 | Applied new corporate template to document.  Added physical block size information to Features list and to Section 1, Introduction.  Added the following text to Section 7.21, Erase / Program Suspend (75h): "A read operation from an 8-Mbit area (referred to as a physical block) that includes a suspended area might provide unreliable data. For the definition of the physical block and for the techniques to ensure high data integrity, see application note AN-500."  Removed the 208-mil SOIC package option in Section 10 and Section 11.  Added the following note to the description of the 75h command.  A read operation from a 8-Mbit area (referred to as a physical block) which includes a suspended area might provide unreliable data. For the definition of the physical block and for the techniques to ensure high data integrity, see application note AN-500.  Changed "AT25SL128A-SUE-T" to "AT25SL128A-MHE-T" in Section 10.  Removed the "S" from Package Options in Section 10.  Removed "AT25SL128A-SUE-T" from Ordering Code in Section 10.  Removed "8S4" from Package Type in Section 10. |
| G        | 09/2022 | Removed DWF option from the Package Options list.  Removed the AT25QL641-MHE-T (8S4, SnAgCu) package option from the Package Options list.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| н        | 04/2023 | Added 208-mil SOIC package option. Updated WLCSP POD.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

#### 12.1 Errata:

1. If Status Register-2 CMP bit is 0, and Status Register-1 bits {SEC,TB,BP2,BP1,BP} are {1,0,0,0,1}, address 7FF000h-7FFFFh *is protected* from any Program or Erase commands. However, this setting does *not* protect the rest of Sector 127 or the rest of Block 255 from 64-kbit or 32-kbit Block Erase commands. If a 64-kbit Block Erase Command is issued to Sector 127, address 7F0000h-7FEFFFh *is* be erased. If a 32-kbit Block Erase Command is issued to Block 255, address 7F8000h-7FEFFFh *is* be erased.

**Workaround**: If this protection bit combination is used and the behavior described in Note 3 is required, avoid using 64-kbit or 32-kbit Block Erase commands for this specific memory region.

2. If Status Register-2 CMP bit is 1, and Status Register-1 bits {SEC,TB,BP2,BP1,BP} are {1,1,0,0,1}, address 001000h-7FFFFh *is protected* from any Program or Erase commands. However, this setting does *not* protect the rest of Sector 0 or the rest of Block 0 from 64-kbit or 32-kbit Block Erase commands. If a 64-kbit Block Erase Command is issued to Sector 0, address 000000h-000FFFh *is* be erased. If a 32-kbit Block Erase Command is issued to Block 0, address 000000h-000FFFh *is* be erased.

**Workaround**: If this protection bit combination is used and the behavior described in Note 3 is required, avoid using 64-kbit or 32-kbit Block Erase commands for this specific memory region.

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE. OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/

