# 3.3 V Differential Multipoint Low Voltage M-LVDS Driver Receiver

#### Description

The NB3N200 is a pure 3.3 V supply differential Multipoint Low Voltage (M–LVDS) line Driver and Receiver. NB3N200S is TIA/EIA–899 compliant. NB3N200S offers the Type 1 receiver threshold at 0.0 V.

These devices has a Type-1 receiver that detect the bus state with as little as 50 mV of differential input voltage over a common—mode voltage range of -1 V to 3.4 V. The Type-1 receivers have near zero thresholds ( $\pm 50$  mV) and exhibit 25 mV of differential input voltage hysteresis to prevent output oscillations with slowly changing signals or loss of input.

NB3N200S supports Simplex or Half Duplex bus configurations.



### ON Semiconductor®

#### www.onsemi.com



SOIC-8 D SUFFIX CASE 751



**MARKING** 

NB20x = Specific Device Code

x = 0, 2, 4, 5

A = Assembly Location

Y = Year

WW = Work Week

G or • = Pb-Free Package

dimensions section on page 17 of this data sheet.

**ORDERING INFORMATION** 

See detailed ordering and shipping information in the package

#### **Features**

- Low–Voltage Differential 30  $\Omega$  to 55  $\Omega$  Line Drivers and Receivers for Signaling Rates Up to 200 Mbps
- Type-1 Receivers Incorporate 25 mV of Hysteresis
- Meets or Exceeds the M-LVDS Standard TIA/EIA-899 for Multipoint Data Interchange
- Controlled Driver Output Voltage Transition Times for Improved Signal Quality
- -1 V to 3.4 V Common–Mode Voltage Range Allows Data Transfer With up to 2 V of Ground Noise
- Bus Pins High Impedance When Disabled or  $V_{CC} \le$  1.5 V
- M-LVDS Bus Power Up/Down Glitch Free
- Operating range:  $V_{CC} = 3.3 \pm 10\% \text{ V}(3.0 \text{ to } 3.6 \text{ V})$
- Operation from -40°C to 85°C.

- Pb-Free SOIC 8 Package
- These are Pb-Free Devices

#### **Applications**

- Low-Power High-Speed Short-Reach Alternative to TIA/EIA-485
- Backplane or Cabled Multipoint Data and Clock Transmission
- Cellular Base Stations
- Central-Office Switches
- Network Switches and Routers



Figure 1. Logic Diagrams



Figure 2. Pinout Diagrams (Top View)

Table 1. PIN DESCRIPTION SOIC-8

| Number | Name | I/O Type                 | Open Default | Description                                                                                        |
|--------|------|--------------------------|--------------|----------------------------------------------------------------------------------------------------|
| 1      | R    | LVCMOS Output            |              | Receiver Output Pin                                                                                |
| 2      | RE   | LVCMOS Input             | High         | Receiver Enable Input Pin (LOW = Active, HIGH = High Z Output)                                     |
| 3      | DE   | LVCMOS Input             | Low          | Driver Enable Input Pin (LOW = High Z Output, HIGH = Active)                                       |
| 4      | D    | LVCMOS Input             |              | Driver Output Pin                                                                                  |
| 5      | GND  |                          |              | Ground Supply pin. Pin must be externally connected to power supply to guarantee proper operation. |
| 6      | А    | M-LVDS Input /<br>Output |              | Transceiver Invert Input / Output Pin                                                              |
| 7      | В    | M-LVDS Input /<br>Output |              | Transceiver True Input / Output Pin                                                                |
| 8      | VCC  |                          |              | Power Supply pin. Pin must be externally connected to power supply to guarantee proper operation.  |

**Table 2. DEVICE FUNCTION TABLE** 

|                           | Inputs                                           |        | Output |     |  |
|---------------------------|--------------------------------------------------|--------|--------|-----|--|
|                           | $V_{ID} = V_A - V_B$                             | RE     | R      |     |  |
|                           | $V_{ID} \ge 50 \text{ mV}$                       | L      | Н      |     |  |
| TVDE 4 Desciver (ND2N200) | $-50 \text{ mV} < V_{\text{ID}} < 50 \text{ mV}$ | L      | ?      |     |  |
| TYPE 1 Receiver (NB3N200) | $V_{ID} \le -50 \text{ mV}$                      | L      | L      |     |  |
|                           | Х                                                | Н      | Z      |     |  |
|                           | Х                                                | Open   | Z      |     |  |
|                           | Open                                             | L      | ?      |     |  |
|                           | Input                                            | Enable | Output |     |  |
|                           | D                                                | DE     | A/Y    | B/Z |  |
|                           | L                                                | Н      | L      | Н   |  |
| DRIVER                    | Н                                                | Н      | Н      | L,  |  |
|                           | Open                                             | Н      | L      | Н   |  |
|                           | Х                                                | Open   | Z      | Z   |  |
|                           | Х                                                | L      | Z      | Z   |  |

H = High, L = Low, Z = High Impedance, X = Don't Care, ? = Indeterminate

Table 3. ATTRIBUTES (Note 1)

|                                 | Characteristics                                                         | Value                            |                |
|---------------------------------|-------------------------------------------------------------------------|----------------------------------|----------------|
| Internal Input Pu               | ıllup Resistor                                                          | 50 kΩ                            |                |
| Internal Input Pu               | ulldown Resistor                                                        | 50 kΩ                            |                |
|                                 | Human Body Model (JEDEC A, B, Y, Z Standard 22, Method A114–A) All Pins |                                  | ±6 kV<br>±2 kV |
| ESD<br>Protection               | Machine Model All Pins                                                  |                                  | ±200 V         |
|                                 | Charged –Device Model (JEDEC Standard 22, Method C101)                  |                                  | ±1500 V        |
| Moisture Sensiti                | vity, Indefinite Time Out of Drypack (I                                 | Note 1)                          | Level 1        |
| Flammability Ra<br>Oxygen Index | iting                                                                   | UL-94 V-0 @ 0.125 in<br>28 to 34 |                |
| Transistor Coun                 | t                                                                       | 917 Devices                      |                |
| Meets or exceed                 | ds JEDEC Spec EIA/JESD78 IC Latc                                        | hup Test                         |                |

<sup>1.</sup> For additional information, see Application Note AND8003/D.

Table 4. MAXIMUM RATINGS (Note 2)

| Symbol            | Parameter                                | Condition 1        | Condition 2                                                                    | Rating                                                   | Unit              |
|-------------------|------------------------------------------|--------------------|--------------------------------------------------------------------------------|----------------------------------------------------------|-------------------|
| V <sub>CC</sub>   | Supply Voltage                           |                    |                                                                                | $-0.5 \le V_{CC} \le 4.0$                                | V                 |
| V <sub>IN</sub>   | Input Voltage                            | D, DE, RE          |                                                                                | $-0.5 \le V_{IN} \le 4.0$                                | V                 |
|                   |                                          | A, B (200, 204)    |                                                                                | $-1.8 \le V_{IN} \le 4.0$                                |                   |
|                   |                                          | A, B (202, 205)    |                                                                                | $-4.0 \le V_{IN} \le 6.0$                                | 1                 |
| l <sub>OUT</sub>  | Output Voltage                           | R<br>Y, Z, A, B    |                                                                                | $-0.3 \le I_{OUT} \le 4.0$<br>$-1.8 \le I_{OUT} \le 4.0$ | V                 |
| T <sub>A</sub>    | Operating Temperature Range, Industrial  |                    |                                                                                | -40 to ≤ +85                                             | °C                |
| T <sub>stg</sub>  | Storage Temperature Range                |                    |                                                                                | -65 to +150                                              | °C                |
| $\theta_{JA}$     | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | SOIC-8                                                                         | 190<br>130                                               | °C/W              |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)    | (Note 3)           | SOIC-8                                                                         | 41 to 44                                                 | °C/W              |
| T <sub>sol</sub>  | Wave Solder                              |                    |                                                                                | 265                                                      | °C                |
| P <sub>D</sub>    | Power Dissipation (Continuous)           | SOIC-8             | T <sub>A</sub> = 25°C<br>25°C < T <sub>A</sub> < 85°C<br>T <sub>A</sub> = 85°C | 725<br>5.8<br>377                                        | mW<br>mW/°C<br>mW |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

Table 5. DC CHARACTERISTICS VCC =  $3.3 \pm 10\%$  V( 3.0 to 3.6 V), GND = 0 V,  $T_A = -40$ °C to +85°C (See Notes 4, 5)

| Symbol   | Characteristic                                                                                                                                                                                                                                                                                                                                                                                                                                       | Min  | Тур           | Max                 | Unit |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------|---------------------|------|
| ICC      | Power Supply Current Receiver Disabled Driver Enabled RE and DE at V <sub>CC</sub> , R <sub>L</sub> = 50 $\Omega$ , All others open Driver and Receiver Disabled RE at VCC, DE at 0 V, R <sub>L</sub> = No Load, All others open Driver and Receiver Enabled RE at 0 V, DE at V <sub>CC</sub> , R <sub>L</sub> = 50 $\Omega$ , All others open Receiver Enabled Driver Disabled RE at 0 V, DE at 0 V, R <sub>L</sub> = 50 $\Omega$ , All others open |      | 13<br>1<br>16 | 22<br>4<br>24<br>13 | mA   |
| $V_{IH}$ | Input HIGH Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2    |               | $V_{CC}$            | V    |
| $V_{IL}$ | Input LOW Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                    | GND  |               | 0.8                 | V    |
| VBUS     | Voltage at any bus terminal VA, VB, VY or VZ                                                                                                                                                                                                                                                                                                                                                                                                         | -1.4 |               | 3.8                 | V    |
| VID      | Magnitude of differential input voltage                                                                                                                                                                                                                                                                                                                                                                                                              | 0.05 |               | $V_{CC}$            |      |

**DRIVER** 

Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and not valid simultaneously.If stress limits are exceeded device functional operation is not implied, damage may occur and reliability may be affected.

<sup>3.</sup> JEDEC standard multilayer board – 2S2P (2 signal, 2 power).

Table 5. DC CHARACTERISTICSVCC =  $3.3 \pm 10\%$  V( 3.0 to 3.6 V), GND = 0 V,  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$  (See Notes 4, 5)

| Symbol                                     | Characteristic                                                                                                                                     | Min       | Тур     | Max                 | Unit |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|---------------------|------|
| DRIVER                                     |                                                                                                                                                    | •         |         |                     |      |
| V <sub>AB</sub>   /<br> V <sub>YZ</sub>    | Differential output voltage magnitude (see Figure 4)                                                                                               | 480       |         | 650                 | mV   |
| Δ V <sub>AB</sub>   /<br>Δ V <sub>YZ</sub> | Change in Differential output voltage magnitude between logic states (see Figure 4)                                                                | -50       |         | 50                  | mV   |
| V <sub>OS(SS)</sub>                        | Steady state common mode output voltage (see Figure 5)                                                                                             | 0.8       |         | 1.2                 | V    |
| $\Delta V_{OS(SS)}$                        | Change in Steady state common mode output voltage between logic states (see Figure 5)                                                              |           |         | 50                  | mV   |
| V <sub>OS(PP)</sub>                        | Peak-to-peak common-mode output voltage (see Figure 5)                                                                                             |           |         | 150                 | mV   |
| V <sub>YOC</sub> /<br>V <sub>AOC</sub>     | Maximum steady-state open-circuit output voltage (see Figure 9)                                                                                    | 0         |         | 2.4                 | V    |
| V <sub>ZOC</sub> /<br>V <sub>BOC</sub>     | Maximum steady-state open-circuit output voltage (see Figure 9)                                                                                    |           |         | 2.4                 | V    |
| V <sub>P(H)</sub>                          | Voltage overshoot, low-to-high level output (see Figure 7)                                                                                         |           |         | 1.2 V <sub>SS</sub> | V    |
| V <sub>P(L)</sub>                          | Voltage overshoot, high-to-low level output (see Figure 7)                                                                                         |           |         |                     | V    |
| I <sub>IH</sub>                            | High-level input current (D, DE) V <sub>IH</sub> = 2 V                                                                                             | 0         |         | 10                  | uA   |
| Ι <sub>ΙL</sub>                            | Low-level input current (D, DE) V <sub>IL</sub> = 0.8 V                                                                                            | 0         |         | 10                  | uA   |
| JI <sub>OS</sub> J                         | Differential short-circuit output current magnitude (see Figure 6)                                                                                 |           |         | 24                  | mA   |
| I <sub>OZ</sub>                            | High–impedance state output current (driver only) $-1.4 \text{ V} \le (\text{VY or VZ}) \le 3.8 \text{ V}, \text{ other output at } 1.2 \text{ V}$ | -15       |         | 10                  | uA   |
| I <sub>O(OFF)</sub>                        | Power–off output current (0 V $\leq$ V <sub>CC</sub> $\leq$ 1.5 V)<br>-1.4 V $\leq$ (VY or VZ) $\leq$ 3.8 V, other output at 1.2 V                 | -10       |         | 10                  | uA   |
| $C_Y/C_Z$                                  | Output Capacitance VI = $0.4 \sin(30E^6\pi t) + 0.5 \text{ V}$ , other outputs at 1.2 V using HP4194A impedance analyzer (or equivalent)           |           | 3       |                     | pF   |
| $C_{YZ}$                                   | Differential Output Capacitance Vab = 0.4 $\sin(30E^6\pi t)$ V, other outputs at 1.2 V using HP4194A impedance analyzer (or equivalent)            |           |         | 2.5                 | pF   |
| $C_{Y/Z}$                                  | Output Capacitance Balance, (Cy/Cz)                                                                                                                | 99        |         | 101                 | %    |
| RECEIVER                                   |                                                                                                                                                    | =         | _       | <del>-</del>        | ,    |
| V <sub>IT+</sub>                           | Positive-going Differential Input voltage Threshold (See Figure 11 & Table 8)  Type 1 Type 2                                                       |           |         | 50<br>150           | mV   |
| V <sub>IT</sub> _                          | Negative-going Differential Input voltage Threshold (See Figure 11 & Table 8)  Type 1  Type 2                                                      | –50<br>50 |         |                     | mV   |
| V <sub>HYS</sub>                           | Differential Input Voltage Hysteresis (See Figure 11 and Table 2)  Type 1 Type 2                                                                   |           | 25<br>0 |                     | mV   |
| VOH                                        | High-level output voltage (IOH = -8 mA                                                                                                             | 2.4       |         |                     | V    |
| VOL                                        | Low-level output voltage (IOL = 8 mA)                                                                                                              |           |         | 0.4                 | V    |
| I <sub>IH</sub>                            | RE High-level input current (VIH = 2 V)                                                                                                            | -10       |         | 0                   | μΑ   |
| I <sub>IL</sub>                            | RE Low-level input current (VIL = 0.8 V)                                                                                                           |           |         | 0                   | μΑ   |
| l <sub>OZ</sub>                            | High-impedance state output current (VO = 0 V of 3.6 V)                                                                                            | -10       |         | 15                  | μΑ   |
| C <sub>A</sub> / C <sub>B</sub>            | Input Capacitance VI = 0.4 $\sin(30E^6\pi t)$ + 0.5 V, other outputs at 1.2 V using HP4194A impedance analyzer (or equivalent)                     |           | 3       |                     | pF   |
| C <sub>AB</sub>                            | Differential Input Capacitance VAB = $0.4 \sin(30E^6\pi t)$ V, other outputs at 1.2 V using HP4194A impedance analyzer (or equivalent)             |           |         | 2.5                 | pF   |
| C <sub>A/B</sub>                           | Input Capacitance Balance, (CA/CB)                                                                                                                 | 99        |         | 101                 | %    |

Table 5. DC CHARACTERISTICSVCC =  $3.3 \pm 10\%$  V( 3.0 to 3.6 V), GND = 0 V,  $T_A = -40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$  (See Notes 4, 5)

| Symbol               | Characteristic                                                                                                                                                                         | Min             | Typ<br>(Note<br>5) | Max           | Unit |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------|---------------|------|
|                      | T AND OUTPUT                                                                                                                                                                           |                 | ٥,                 | max           | 1 0  |
| I <sub>A</sub>       | Input Current Receiver or Transceiver with Driver Disabled                                                                                                                             |                 |                    |               | uA   |
|                      | $V_A = 3.8 \text{ V}, V_B = 1.2 \text{ V}$ $V_A = 0.0 \text{ V} \text{ or } 2.4 \text{ V}, V_B = 1.2 \text{ V}$ $V_A = -1.4 \text{ V}, V_B = 1.2 \text{ V}$                            | 0<br>-20<br>-32 |                    | 32<br>20<br>0 |      |
| Ι <sub>Β</sub>       | Input Current Receiver or Transceiver with Driver Disabled                                                                                                                             | 0               |                    | 20            | uA   |
|                      | $V_B = 3.8 \text{ V}, V_A = 1.2 \text{ V}$ $V_B = 0.0 \text{ V or } 2.4 \text{ V}, V_A = 1.2 \text{ V}$ $V_B = -1.4 \text{ V}, V_A = 1.2 \text{ V}$                                    | 0<br>-20<br>-32 |                    | 32<br>20<br>0 |      |
| I <sub>AB</sub>      | Differential Input Current Receiver or Transceiver with driver disabled ( $I_A$ – $I_B$ ) $V_A = V_B$ , $-1.4 \le V_A \le 3.8 \text{ V}$                                               | -4              |                    | 4             | uA   |
| I <sub>A(OFF)</sub>  | Input Current Receiver or Transceiver Power Off 0V ≤ V <sub>CC</sub> ≤ 1.5 and:                                                                                                        |                 |                    |               | uA   |
| , ,                  | $V_A = 3.8 \text{ V}, V_B = 1.2 \text{ V}$ $V_A = 0.0 \text{ V} \text{ or } 2.4 \text{ V}, V_B = 1.2 \text{ V}$ $V_A = -1.4 \text{ V}, V_B = 1.2 \text{ V}$                            | 0<br>-20<br>-32 |                    | 32<br>20<br>0 |      |
| I <sub>B(OFF)</sub>  | Input Current Receiver or Transceiver Power Off 0V ≤ V <sub>CC</sub> ≤ 1.5 and:                                                                                                        |                 |                    |               | uA   |
|                      | $V_{B} = 3.8 \text{ V}, V_{A} = 1.2 \text{ V}$ $V_{B} = 0.0 \text{ V} \text{ or } 2.4 \text{ V}, V_{A} = 1.2 \text{ V}$ $V_{B} = -1.4 \text{ V}, V_{A} = 1.2 \text{ V}$                | 0<br>-20<br>-32 |                    | 32<br>20<br>0 |      |
| I <sub>AB(OFF)</sub> | Receiver Input or Transceiver Input/Output Power Off Differential Input Current; (I <sub>A</sub> -I <sub>B</sub> )                                                                     |                 |                    |               | uA   |
|                      | $V_A = V_B$ , $0 \le V_{CC} \le 1.5 \text{ V}$ , $-1.4 \le V_A \le 3.8 \text{ V}$                                                                                                      | -4              |                    | 4             |      |
| C <sub>A</sub>       | Transceiver Input Capacitance with Driver Disabled VA = $0.4 \sin(30E^6\pi t) + 0.5 \text{ V}$ using HP4194A impedance analyzer (or equivalent); V <sub>B</sub> = $1.2 \text{ V}$      |                 | 5                  |               | pF   |
| C <sub>B</sub>       | Transceiver Input Capacitance with Driver Disabled V <sub>B</sub> = 0.4 sin(30E <sup>6</sup> $\pi$ t) + 0.5 V using HP4194A impedance analyzer (or equivalent); V <sub>A</sub> = 1.2 V |                 | 5                  |               | pF   |
| C <sub>AB</sub>      | Transceiver Differential Input Capacitance with Driver Disabled VA = $0.4 \sin(30E^6\pi t) + 0.5 \text{ V}$ using HP4194A impedance analyzer (or equivalent); $V_B = 1.2 \text{ V}$    |                 |                    | 3.0           | pF   |
| C <sub>A/B</sub>     | Transceiver Input Capacitance Balance with Driver Disabled, (CA/CB)                                                                                                                    | 99              |                    | 101           | %    |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

Table 6. DRIVER AC CHARACTERISTICS VCC =  $3.3 \pm 10\%$  V( 3.0 to 3.6 V), GND = 0 V,  $T_A = -40$ °C to +85°C (Note 6)

| Symbol                              | Characteristic                                                                                                                                                             | Min | Тур | Max | Unit |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> / t <sub>PHL</sub> | Propagation Delay (See Figure 7)                                                                                                                                           | 1.0 |     | 2.4 | ns   |
| t <sub>PHZ</sub> / t <sub>PLZ</sub> | Disable Time HIGH or LOW state to High Impedance (See Figure 8)                                                                                                            |     |     | 7   | ns   |
| t <sub>PZH</sub> / t <sub>PZL</sub> | Enable Time High Impedance to HIGH or LOW state (See Figure 8)                                                                                                             |     |     | 7   | ns   |
| t <sub>SK(P)</sub>                  | Pulse Skew ( t <sub>PLH</sub> - t <sub>PHL</sub>  ) (See Figure 7)                                                                                                         |     | 0   | 150 | ps   |
| t <sub>SK(PP)</sub>                 | Device to Device Skew similar path and conditions (See Figure 7)                                                                                                           |     |     | 0.9 | ns   |
| t <sub>JIT(PER)</sub>               | Period Jitter RMS, 100 MHz (Source tr/tf 0.5 ns, 10 and 90 % points, 30k samples. Source jitter de–embedded from Output values ) (See Figure 10)                           |     |     | 3   | ps   |
| t <sub>JIT(PP)</sub>                | Peak-to-peak Jitter, 200 Mbps 2 <sup>15</sup> –1 PRBS (Source tr/tf 0.5 ns, 10 and 90% points, 100k samples. Source jitter de-embedded from Output values) (See Figure 10) |     |     | 150 | ps   |
| tr / tf                             | Differential Output rise and fall times (See Figure 7)                                                                                                                     | 1   |     | 1.6 | ns   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

<sup>4.</sup> See Figure 3. DC Measurements reference.

<sup>5.</sup> Typ value at 25°C and 3.3 VCC supply voltage.

<sup>6.</sup> Typ value at 25°C and 3.3  $\ensuremath{V_{CC}}$  supply voltage.

Table 7. RECEIVER AC CHARACTERISTICS VCC =  $3.3\pm10\%$  V( 3.0 to 3.6 V), GND = 0 V,  $T_A = -40$ °C to +85°C (Note 7)

| Symbol                              | Characteristic                                                                                                                                                                                                                                | Min | Тур        | Max        | Unit |
|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|------------|------|
| t <sub>PLH</sub> / t <sub>PHL</sub> | Propagation Delay (See Figure 12)                                                                                                                                                                                                             | 2   | 4          | 6          | ns   |
| t <sub>PHZ</sub> / t <sub>PLZ</sub> | Disable Time HIGH or LOW state to High Impedance (See Figure 13)                                                                                                                                                                              |     |            | 10         | ns   |
| t <sub>PZH</sub> / t <sub>PZL</sub> | Enable Time High Impedance to HIGH or LOW state (See Figure 13)                                                                                                                                                                               |     |            | 15         | ns   |
| t <sub>SK(P)</sub>                  | Pulse Skew ( $ t_{PLH} - t_{PHL} $ ) (See Figure 12) $C_L = 5 \text{ pF}$ Type 1  Type 2                                                                                                                                                      |     | 100<br>300 | 300<br>500 | ps   |
| t <sub>SK(PP)</sub>                 | Device to Device Skew similar path and conditions (See Figure 12) $C_L = 5 pF$                                                                                                                                                                |     |            | 1          | ns   |
| t <sub>JIT(PER)</sub>               | Period Jitter RMS, 100 MHz (Source: VID = 200 mV $_{pp}$ for 201 and 203, VID = 400 mV $_{pp}$ for 206 and 207, V $_{CM}$ =1 V, tr/tf 0.5 ns, 10 and 90 % points, 30k samples. Source jitter de–embedded from Output values ) (See Figure 14) |     |            | 7          | ps   |
| t <sub>JIT(PP)</sub>                | Peak-to-peak Jitter, 200 Mbps 2 <sup>15</sup> –1 PRBS (Source tr/tf 0.5 ns, 10% and 90% points, 100k samples. Source jitter de-embedded from Output values) (See Figure 14)  Type 1 Type 2                                                    |     | 300<br>450 | 700<br>800 | ps   |
| tr / tf                             | Differential Output rise and fall times (See Figure 12) C <sub>L</sub> = 15 pF                                                                                                                                                                | 1   |            | 2.3        | ns   |

<sup>7.</sup> Typ value at 25°C and 3.3 VCC supply voltage. .



Figure 3. Driver Voltage and Current Definitions



A. All resistors are 1% tolerance.

Figure 4. Differential Output Voltage Test Circuit



- A. All input pulses are supplied by a generator having the following characteristics: tr or  $t \le 1$  ns, pulse frequency = 500 kHz, duty cycle =  $50 \pm 5\%$ .
- B. C1, C2 and C3 include instrumentation and fixture capacitance within 2 cm of the D.U.T. and are 20% tolerance.
- C. R1 and R2 are metal film, surface mount, 1% tolerance, and located within 2 cm of the D.U.T.
- D. The measurement of Vos(PP) is made on test equipment with a -3 dB bandwidth of at least 1 GHz.

Figure 5. Test Circuit and Definitions for the Driver Common-Mode Output Voltage



Figure 6. Driver Short-Circuit Test Circuit



- A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_r \le 1$  ns, frequency = 500 kHz, duty cycle =  $50 \pm 5\%$ .
- B. C1, C2, and C3 include instrumentation and fixture capacitance within 2 cm of the D.U.T. and are 20%.
- C. R1 is a metal film, surface mount, and 1% tolerance and located within 2 cm of the D.U.T.
- D. The measurement is made on test equipment with a -3 dB bandwidth of at least 1 GHz.

Figure 7. Driver Test Circuit, Timing, and Voltage Definitions for the Differential Output Signal



A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_r \le 1$  ns, frequency = 500 kHz, duty cycle =  $50 \pm 5\%$ .

- B. C1, C2, C3, and C4 includes instrumentation and fixture capacitance within 2 cm of the D.U.T. and are 20%.
- C. R1 and R2 are metal film, surface mount, and 1% tolerance and located within 2 cm of the D.U.T.
- D. The measurement is made on test equipment with a -3 dB bandwidth of at least 1 GHz.

Figure 8. Driver Enable and Disable Time Circuit and Definitions



Figure 9. Maximum Steady State Output Voltage



- A. All input pulses are supplied by an Agilent 8304A Stimulus System.
- B. The measurement is made on a TEK TDS6604 running TDSJIT3 application software
- C. Period jitter is measured using a 100 MHz 50 ±1% duty cycle clock input.
- D. Peak-to-peak jitter is measured using a 200 Mbps 2<sup>15</sup>–1 PRBS input.

Figure 10. Driver Jitter Measurement Waveforms



Figure 11. Receiver Voltage and Current Definitions



A. All input pulses are supplied by a generator having the following characteristics: tr or  $tr \le 1$  ns, frequency = 50 MHz, duty cycle = 50  $\pm$ 5%. CL is a combination of a 20%-tolerance, low-loss ceramic, surface-mount capacitor and fixture capacitance within 2 cm of the D.U.T.

B. The measurement is made on test equipment with a -3 dB bandwidth of at least 1 GHz.

Figure 12. Receiver Timing Test Circuit and Waveforms



A. All input pulses are supplied by a generator having the following characteristics:  $t_r$  or  $t_r \le 1$  ns, frequency = 500 kHz, duty cycle = 50  $\pm 5\%$ .

Figure 13. Receiver Enable/Disable Time Test Circuit and Waveforms

B. RL is 1% tolerance, metal film, surface mount, and located within 2 cm of the D.U.T.

C. CL is the instrumentation and fixture capacitance within 2 cm of the DUT and 20%.



- A. All input pulses are supplied by an Agilent 8304A Stimulus System.
- B. The measurement is made on a TEK TDS6604 running TDSJIT3 application software
- C. Period jitter is measured using a 100 MHz 50  $\pm$ 1% duty cycle clock input.
- D. Peak-to-peak jitter is measured using a 200 Mbps 2<sup>15</sup>–1 PRBS input.

Figure 14. Receiver Jitter Measurement Waveforms

Table 8. TYPE-1 RECEIVER INPUT THRESHOLD TEST VOLTAGES

| Applied Voltages |        | Resulting Differential<br>Input Voltage | Resulting Common–<br>Mode Input Voltage |                 |
|------------------|--------|-----------------------------------------|-----------------------------------------|-----------------|
| VIA              | VIB    | VID                                     | VIC                                     | Receiver Output |
| 2.400            | 0.000  | 2.400                                   | 1.200                                   | Н               |
| 0.000            | 2.400  | -2.400                                  | 1.200                                   | L               |
| 3.800            | 3.750  | 0.050                                   | 3.775                                   | Н               |
| 3.750            | 3.800  | -0.050                                  | 3.775                                   | L               |
| -1.350           | -1.400 | 0.050                                   | -1.375                                  | Н               |
| -1.400           | -1.350 | -0.050                                  | -1.375                                  | L               |

H = high level, L = low level, output state assumes receiver is enabled ( $\overline{RE} = L$ )



Figure 15. Equivalent Input and Output Schematic Diagrams

#### **APPLICATION INFORMATION**

#### Receiver Input Threshold (Failsafe)

The MLVD standard defines a type 1 and type 2 receiver. Type 1 receivers include no provisions for failsafe and have their differential input voltage thresholds near zero volts.

Type 2 receivers have their differential input voltage thresholds offset from zero volts to detect the absence of a voltage difference. The impact to receiver output by the offset input can be seen in Table 9 and Figure 16.

Table 9. RECEIVER INPUT VOLTAGE THRESHOLD REQUIREMENTS

| Receiver Type | Output Low             | Output High          |  |
|---------------|------------------------|----------------------|--|
| Type 1        | -2.4 V ≤ VID ≤ -0.05 V | 0.05 V ≤ VID ≤ 2.4 V |  |



Figure 16. Receiver Differential Input Voltage Showing Transition Regions by Type

#### Live Insertion/Glitch-Free Power Up/Down

The NB3N200 family of products provides a glitch–free power up/down feature that prevents the M–LVDS outputs of the device from turning on during a power up or power down event. This is especially important in live insertion applications, when a device is physically connected to an M–LVDS multipoint bus and  $V_{CC}$  is ramping.

While the M-LVDS interface for these devices is glitch free on power up/down, the receiver output structure is not.

Figure 17 shows the performance of the receiver output pin, R (CHANNEL 2), as  $V_{CC}$  (CHANNEL 1) is ramped. The glitch on the R pin is independent of the RE voltage. Any complications or issues from this glitch are easily resolved in power sequencing or system requirements that suspend operation until  $V_{CC}$  has reached a steady state value.



Figure 17. M-LVDS Receiver Output: VCC (CHANNEL 1), R Pin (CHANNEL 2)

**Simplex Theory Configurations:** Data flow is unidirectional and Point–to–Point from one Driver to one Receiver. NB3N200SDG, NB3N202SDG, NB3N204SDG, and NB3N205SDG devices provide a high signal current allowing long drive runs and high noise immunity. Single

terminated interconnects yield high amplitude levels. Parallel terminated interconnects yield typical MLVDS amplitude levels and minimizes reflections. See Figures 18 and 19. A NB3N200SDG, NB3N202SDG, NB3N204SDG, and NB3N205SDG can be used as the driver or as a receiver.



Figure 18. Point-to-Point Simplex Single Termination

Simplex Multidrop Theory Configurations: Data flow is unidirectional from one Driver with one or more Receivers and Multiple boards are required. Single terminated interconnects yield high amplitude levels. Parallel terminated interconnects yield typical MLVDS amplitude

levels and minimizes reflections. On the Evaluation Test



Figure 19. Parallel–Terminated Simplex

Board, Headers P1, P2, and P3 may be used as need to interconnect transceivers to a each other or a bus. See Figures 20 and 21. A NB3N200SDG, NB3N202SDG, NB3N204SDG, and NB3N205SDG can be used as the driver or as a receiver.



Figure 20. Multidrop or Distributed Simplex with Single Termination



Figure 21. Multidrop or Distributed Simplex with Double Termination

Half Duplex Multinode Multipoint Theory Configurations: Data flow is unidirectional and selected from one of multiple possible Drivers to multiple Receives. One "Two Node" multipoint connection can be accomplished with a single evaluation board. More than Two Nodes requires multiple evaluation test boards. Parallel terminated interconnects yield typical MLVDS amplitude levels and minimizes reflections. Parallel terminated

interconnects yield typical LMVDS amplitude levels and minimizes reflections. On the Test Board, Headers P1, P2, and P3 may be used as need to interconnect transceivers to each other or a bus. See Figure 22. A NB3N202SDG, NB3N204SDG, and NB3N205SDG can be used as the driver or as a receiver. Full duplex bus interconnect configurations are possibe using NB3N202SDG or NB3N205SDG.



Figure 22. Multinode Multipoint Half Duplex (requires Double Termination)

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



Figure 23.

### **ORDERING INFORMATION**

| Device       | Receiver | Pin 1 Quadrant | Package               | Shipping <sup>†</sup> |
|--------------|----------|----------------|-----------------------|-----------------------|
| NB3N200SDG   | Type 1   | Q1             | SOIC - 8<br>(Pb-Free) | 98 Units / Rail       |
| NB3N200SDR2G | Type 1   | Q1             | SOIC - 8<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





SOIC-8 NB CASE 751-07 **ISSUE AK** 

**DATE 16 FEB 2011** 



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 4.80        | 5.00 | 0.189     | 0.197 |
| В   | 3.80        | 4.00 | 0.150     | 0.157 |
| C   | 1.35        | 1.75 | 0.053     | 0.069 |
| D   | 0.33        | 0.51 | 0.013     | 0.020 |
| G   | 1.27 BSC    |      | 0.050 BSC |       |
| Н   | 0.10        | 0.25 | 0.004     | 0.010 |
| 7   | 0.19        | 0.25 | 0.007     | 0.010 |
| K   | 0.40        | 1.27 | 0.016     | 0.050 |
| М   | 0 °         | 8 °  | 0 °       | 8 °   |
| N   | 0.25        | 0.50 | 0.010     | 0.020 |
| S   | 5.80        | 6.20 | 0.228     | 0.244 |

XXXXXX

AYWW

Discrete

Ŧ  $\mathbb{H}$  AYWW

**Discrete** (Pb-Free)

### **SOLDERING FOOTPRINT\***



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year W

XXXXXX = Specific Device Code = Assembly Location Α = Year ww = Work Week = Work Week = Pb-Free Package = Pb-Free Package

> \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: 98ASB42564B Electronic versions are uncontrolled except when accessed directly from the Printed versions are uncontrolled except when stamped "CONTROLLED C |           |  |             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|-------------|
| DESCRIPTION:                                                                                                                                                                 | SOIC-8 NB |  | PAGE 1 OF 2 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

#### SOIC-8 NB CASE 751-07 ISSUE AK

#### **DATE 16 FEB 2011**

|                                                                                                                                                                    |                                                                                                                                                           |                                                                                                                                                             | D/ (I E TO I ED E                                                                                                                                                        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER                                                                 | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1 STYLE 6:                  | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1 STYLE 7:                           |                                                                                                                                                                          |
| PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE                                                                                        | PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE                                                                             | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd                            | PIN 1. COLLECTOR, DIE #1 2. BASE, #1 3. BASE, #2 4. COLLECTOR, #2 5. COLLECTOR, #2 6. EMITTER, #2 7. EMITTER, #1 8. COLLECTOR, #1                                        |
| STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND                                                              | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1                                                       | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                  |
| STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                              | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN                                                     | 7. DHAIN 1 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON | STYLE 16:  PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 |
| STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC                                                                                          | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE                                                                 | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1                                                     | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                    |
| STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6                                        | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT         | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE                                       |
| STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT                                                                                         | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC                                                                    | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN                                                                    | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN                                                                         |
| STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1                        | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1                           |                                                                                                                                                             |                                                                                                                                                                          |

| DOCUMENT NUMBER: 98ASB42564B |           | Printed versions are uncontrolled except when accessed directly from the Document Repository.  Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:                 | SOIC-8 NB |                                                                                                                                                                                | PAGE 2 OF 2 |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales