011192

# 54LS/74LS502

# 8-BIT SUCCESSIVE APPROXIMATION REGISTER

**DESCRIPTION** — The 'LS502 is an 8-bit register with the interstage logic necessary to perform serial-to-parallel conversion and provide an active LOW Conversion Complete  $(\overline{CC})$  signal coincident with storage of the eighth bit. An active LOW Start  $(\overline{S})$  input performs synchronous initialization which forces  $Q_7$  LOW and all other outputs HIGH. Subsequent clocks shift this  $Q_7$  LOW signal downstream which simultaneously backfills the register such that the first serial data (D input) bit is stored in  $Q_7$ , the second bit in  $Q_6$ , the third in  $Q_5$ , etc. The serial input data is also synchronized by an auxiliary flip-flop and brought out on  $Q_D$ .

Designed primarily for use in the successive approximation technique for analog-to-digital conversion, the 'LS502 can also be used as a serial-to-parallel converter ring counter and as the storage and control element in recursive digital routines.

- LOW POWER SCHOTTKY VERSION OF 2502
- STORAGE AND CONTROL FOR SUCCESSIVE APPROXIMATION A TO D CONVERSION
- PERFORMS SERIAL-TO-PARALLEL CONVERSION

**ORDERING CODE:** See Section 9

|                    | PIN | COMMERCIAL GRADE                                                                           | MILITARY GRADE                                                                                | PKG  |  |
|--------------------|-----|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------|--|
| PKGS               | OUT | $V_{CC} = +5.0 \text{ V } \pm 5\%,$<br>$T_A = 0^{\circ}\text{ C to } +70^{\circ}\text{ C}$ | $V_{CC} = +5.0 \text{ V} \pm 10\%,$<br>$T_A = -55^{\circ}\text{ C to } +125^{\circ}\text{ C}$ | TYPE |  |
| Plastic<br>DIP (P) | Α   | 74LS502PC                                                                                  |                                                                                               | 9B   |  |
| Ceramic<br>DIP (D) | Α   | 74LS502DC                                                                                  | 54LS502DM                                                                                     | 6B   |  |
| Flatpak<br>(F)     | Α   | 74LS502FC                                                                                  | 54LS502FM                                                                                     | 4L   |  |

# CONNECTION DIAGRAM PINOUT A



#### **LOGIC SYMBOL**



## INPUT LOADING/FAN-OUT: See Section 3 for U.L. definitions

| PIN NAMES        | DESCRIPTION                             | <b>54/74LS (U.L.)</b><br>HIGH/LOW |
|------------------|-----------------------------------------|-----------------------------------|
| D<br>S           | Serial Data Input                       | 0.5/0.25                          |
| <u>\$</u>        | Start Input (Active LOW)                | 0.5/0.25                          |
| CP               | Clock Pulse Input (Active Rising Edge)  | 0.5/0.25                          |
| $Q_D$            | Synchronized Serial Data Output         | 10/5.0                            |
|                  |                                         | (2.5)                             |
| CC               | Conversion Complete Output (Active LOW) | 10/5.0                            |
|                  |                                         | (2.5)                             |
| $Q_0 - Q_7$      | Parallel Register Outputs               | 10/5.0                            |
|                  |                                         | (2.5)                             |
| $\overline{Q}_7$ | Complement of Q7 Output                 | 10/5.0                            |
|                  |                                         | (2.5)                             |

## LOGIC DIAGRAM



Note: Cell logic is repeated for register stages Q<sub>5</sub> to Q<sub>1</sub>.

**FUNCTIONAL DESCRIPTION**—The register stages are composed of transparent RS latches arranged in master/slave pairs. The master and slave latches are enabled separately by non-overlapping complementary signals  $\phi_1$  and  $\phi_2$  derived internally from the CP input. Master latches are enabled when CP is LOW and slave latches are enabled when CP is HIGH. Information is transferred from master to slave, and thus to the outputs, by the LOW-to-HIGH transition of CP.

Initializing the register requires a LOW signal on  $\overline{S}$  while exercising CP. With  $\overline{S}$  and CP LOW, all master latches are SET (Q side HIGH). A LOW-to-HIGH CP transition, with  $\overline{S}$  remaining LOW, then forces the slave latches to the condition wherein Q7 is LOW and all other register outputs, including  $\overline{CC}$ , are HIGH. This condition will prevail as long as  $\overline{S}$  remains LOW, regardless of subsequent CP rising edge. To start the conversion process,  $\overline{S}$  must return to the HIGH state. On the next CP rising edge, the information stored in the serial data input latch is transferred to QD and Q7, while Q6 is forced to the LOW state. On the rising edge of the next seven clocks, this LOW signal is shifted downstream, one bit at a time, while the serial data enters the register position one bit behind this LOW signal, as shown in the Truth Table. Note that after a serial data bit appears at a particular output, that register position undergoes no further changes. After the shifted LOW signal reaches  $\overline{CC}$ , the register is locked up and no further changes can occur until the register is initialized for the next conversion process.

Figure a shows a simplified hook-up of a 'LS502, a D/A converter and a comparator arranged to convert an analog input voltage into an 8-bit binary number by the successive approximation technique. Figure b is an idealized graph showing the various values that the D/A converter output voltage can assume in the course of the conversion. The vertical axis is calibrated in fractions of the full-scale output capability of the D/A converter and the horizontal axis represents the successive states of the Truth Table. At time  $t_1$ ,  $Q_7$  is LOW and  $Q_6 - Q_0$  are HIGH, causing the D/A output to be one-half of full scale. If the analog input voltage is greater than this voltage the comparator output (hence the D input of the 'LS502) will be LOW, and at times  $t_2$  the D/A output will rise to three-fourths of full scale because  $Q_7$  will remain LOW and contribute 50% while  $Q_6$  is forced LOW and contributes another 25%. On the other hand, if the analog input voltage is less than one-half of full scale, the comparator output will be HIGH and  $Q_7$  will go HIGH at  $t_2$ .  $Q_6$  will still be forced LOW at  $t_2$ , and the D/A output will decrease to 25% of full scale. Thus with each successive clock, the D/A output will change by smaller increments. When the conversion is completed at  $t_9$ , the binary number represented by the register outputs will be the numerator of the fraction n/256, representing the analog input voltage as a fraction of the fullscale output D/A converter.





Fig. a

Fig. b

### TRUTH TABLE

| Time              | INP                                        | UTS         |                                                         | OUTPUTS              |                      |                                                                      |                      |                      |                                                                      |                                                         |                                            |        |
|-------------------|--------------------------------------------|-------------|---------------------------------------------------------|----------------------|----------------------|----------------------------------------------------------------------|----------------------|----------------------|----------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------|--------|
| tn                | D                                          | s           | $Q_{D}$                                                 | Q <sub>7</sub>       | Q <sub>6</sub>       | Q <sub>5</sub>                                                       | Q4                   | Q <sub>3</sub>       | Q <sub>2</sub>                                                       | Q <sub>1</sub>                                          | Q <sub>0</sub>                             | СС     |
| 0<br>1<br>2       | X<br>D <sub>7</sub><br>D <sub>6</sub>      | LHH         | X<br>X<br>D7                                            | X<br>L<br>D7         | X<br>H<br>L          | X<br>H<br>H                                                          | X<br>H<br>H          | X<br>H<br>H          | Х<br>Н<br>Н                                                          | Х<br>Н<br>Н                                             | Х<br>Н                                     | Х<br>Н |
| 3<br>4<br>5<br>6  | D6<br>D4<br>D3<br>D2                       | H<br>H<br>H | D6<br>D5<br>D4<br>D3                                    | D7<br>D7<br>D7<br>D7 | D6<br>D6<br>D6<br>D6 | L<br>D <sub>5</sub><br>D <sub>5</sub><br>D <sub>5</sub>              | H<br>L<br>D4<br>D4   | H<br>H<br>L<br>D₃    | H<br>H<br>L                                                          | H<br>H<br>H                                             | H H H                                      | 111    |
| 7<br>8<br>9<br>10 | D <sub>1</sub><br>D <sub>0</sub><br>X<br>X | H H H       | D <sub>2</sub><br>D <sub>1</sub><br>D <sub>0</sub><br>X | D7<br>D7<br>D7<br>D7 | D6<br>D6<br>D6<br>D6 | D <sub>5</sub><br>D <sub>5</sub><br>D <sub>5</sub><br>D <sub>5</sub> | D4<br>D4<br>D4<br>D4 | D3<br>D3<br>D3<br>D3 | D <sub>2</sub><br>D <sub>2</sub><br>D <sub>2</sub><br>D <sub>2</sub> | L<br>D <sub>1</sub><br>D <sub>1</sub><br>D <sub>1</sub> | H<br>L<br>D <sub>0</sub><br>D <sub>0</sub> | HHLL   |

H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial

DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)

| SYMBOL | PARAMETER            | PARAMETER 54/74LS UNITS CON | CONDITIONS |    |                       |  |
|--------|----------------------|-----------------------------|------------|----|-----------------------|--|
| SIMBOL | T Allame ! e.i.      | Min                         | Max        |    |                       |  |
| lcc    | Power Supply Current |                             | 65         | mA | V <sub>CC</sub> = Max |  |

AC CHARACTERISTICS: V<sub>CC</sub> = +5.0 V, T<sub>A</sub> = +25°C (See Section 3 for U.L. waveforms and load configurations)

|                  |                                                 | 54/              | 74LS     | ţ     |                |  |
|------------------|-------------------------------------------------|------------------|----------|-------|----------------|--|
| SYMBOL           | PARAMETER                                       | C <sub>L</sub> = | 15 pF    | UNITS | CONDITIONS     |  |
|                  |                                                 | Min              | Max      |       |                |  |
| f <sub>max</sub> | Maximum Clock Frequency                         | 15               |          | MHz   |                |  |
| tPLH<br>tPHL     | Propagation Delay<br>CP to Q <sub>n</sub> or CC |                  | 38<br>28 | ns    | Figs. 3-1, 3-8 |  |

AC OPERATING REQUIREMENTS:  $V_{CC} = +5.0 \text{ V}$ ,  $T_A = +25^{\circ} \text{ C}$ 

| SYMBOL                                   | PARAM'ETER                        | 54/74LS    |     | UNITS | CONDITIONS |  |
|------------------------------------------|-----------------------------------|------------|-----|-------|------------|--|
|                                          | PARAMETER                         | Min        | Max | ]     | CONDITIONS |  |
| ts (H)<br>ts (L)                         | Setup Time HIGH or LOW S to CP    | 16<br>16   |     | ns    | Fig. 3-6   |  |
| h (H)<br>h (L)                           | Hold Time HIGH or LOW S to CP     | 0<br>0     |     | ns    |            |  |
| :s (H)                                   | Setup Time HIGH or LOW<br>D to CP | 8.0<br>8.0 |     | ns    | Fig. 3-6   |  |
| h (H)<br>h (L)                           | Hold Time HIGH or LOW D to CP     | 10<br>10   |     | ns    |            |  |
| t <sub>w</sub> (H)<br>t <sub>w</sub> (L) | CP Pulse Width HIGH or LOW        | 20<br>46   |     | ns    | Fig. 3-8   |  |