

## S-35710 Series

WAKE-UP TIMER IC

Rev.1.1 00

www.ablic.com

## **PROGRAMMABLE WAKE-UP TIMER IC**

0.2  $\mu$ A typ. (Quartz crystal: C<sub>L</sub> = 6.0 pF, V<sub>DD</sub> = 3.0 V, Ta = +25°C)

© ABLIC Inc., 2019-2020

The wake-up timer IC allows for intermittent system operation by periodically waking up the system.

The S-35710 Series compares the timer value and the value written to the internal register, and outputs a wake-up signal (interrupt signal) when the values match each other.

The timer of the S-35710 Series is a 24-bit binary-up counter.

The internal register data can be set freely by users via a 2-wire serial interface. Consequently, the time before the occurrence of a wake-up signal (interrupt signal) can be set freely.

(Approximately half a year)

## Features

• Wake-up function (Alarm interrupt function): Settable on the second time scale from 1 second to 194 days

1.8 V to 5.5 V

- Low current consumption:
- Wide range of operation voltage:
- 2-wire (I<sup>2</sup>C-bus) CPU interface
- Built-in 32.768 kHz crystal oscillation circuit
- Operation temperature range:
- Lead-free (Sn 100%), halogen-free
- Ta =  $-40^{\circ}$ C to  $+85^{\circ}$ C

## Applications

- IoT communications device
- Monitoring device
- Security device
- Battery system
- Energy harvesting system

## Package

• TMSOP-8

## Block Diagram



Figure 1

## Product Name Structure

1. Product name



\*1. Refer to the tape drawing.

#### 2. Package

 Table 1
 Package Drawing Codes

| Package Name | Dimension    | Таре         | Reel         |
|--------------|--------------|--------------|--------------|
| TMSOP-8      | FM008-A-P-SD | FM008-A-C-SD | FM008-A-R-SD |

#### 3. Product name list

Table 2

| Product Name      | RST Pin                  | INT Pin Output Form   | Time-out Type      |
|-------------------|--------------------------|-----------------------|--------------------|
| S-35710B01I-K8T2U | With pull-up resistor    | CMOS output           | Handshake time-out |
| S-35710C01I-K8T2U | Without pull-up resistor | Nch open-drain output | Handshake time-out |

## ■ Pin Configuration

## 1. TMSOP-8



Figure 2

| Pin No. | Symbol | Description                        | I/O            | Configuration                                                                               |
|---------|--------|------------------------------------|----------------|---------------------------------------------------------------------------------------------|
| 1       | RST    | Input pin for reset<br>signal      | Input          | CMOS input<br>(S-35710B01I: with pull-up resistor<br>S-35710C01I: without pull-up resistor) |
| 2       | XOUT   | Connection pins                    | _              |                                                                                             |
| 3       | XIN    | for quartz crystal                 | _              | _                                                                                           |
| 4       | VSS    | GND pin                            | _              | _                                                                                           |
| 5       | INT    | Output pin for<br>interrupt signal | Output         | S-35710B01I: CMOS output<br>S-35710C01I: Nch open-drain output                              |
| 6       | SDA    | I/O pin for serial<br>data         | Bi-directional | Nch open-drain output, CMOS input                                                           |
| 7       | SCL    | Input pin for serial<br>clock      | Input          | CMOS input                                                                                  |
| 8       | VDD    | Pin for positive power supply      | _              | _                                                                                           |

#### Table 3 List of Pins

## Pin Functions

#### 1. SDA (I/O for serial data) pin

This is a data input / output pin for  $I^2$ C-bus interface. The SDA pin inputs / outputs data by synchronizing with a clock pulse from the SCL pin. This pin has CMOS input and Nch open-drain output. Generally in use, the SDA pin is pulled up to V<sub>DD</sub> potential via a resistor, and is used with wired-OR connection of other device of Nch open-drain output or open collector output.

#### 2. SCL (Input for serial clock) pin

This is a clock input pin for I<sup>2</sup>C-bus interface. The SDA pin inputs / outputs data by synchronizing with this clock.

#### 3. RST (Input for reset signal) pin

This pin inputs the reset signal. The timer is reset when inputting "L" to the  $\overline{RST}$  pin, and the timer starts the operation when inputting "H". The  $\overline{RST}$  pin has a built-in chattering elimination circuit. Regarding the chattering elimination circuit, refer to "**RST** Pin".

Besides, S-35710B01I is the product with pull-up resistor, and S-35710C01I is the product without pull-up resistor.

#### 4. INT (Output for interrupt signal) pin

This pin outputs an interrupt signal. The interrupt signal is output when the time written to the wake-up time register comes. The interrupt signal output (time-out type) is handshake time-out. Regarding the operation of the interrupt signal output, refer to "■ INT Pin Interrupt Signal Output".

Besides, S-35710C01I is the Nch open-drain output product, and S-35710B01I is the CMOS output product.

#### 5. XIN, XOUT (Connection for quartz crystal) pins

Connect a quartz crystal between the XIN pin and the XOUT pin.

#### 6. VDD (Positive power supply) pin

Connect this pin with a positive power supply. Regarding the values of voltage to be applied, refer to "**Recommended Operation Conditions**".

#### 7. VSS pin

Connect this pin to GND.

## Equivalent Circuits of Pins









Figure 4 SDA Pin



Figure 5 RST Pin (S-35710B011 / With Pull-up Resistor)

Figure 7 INT Pin (S-35710C01I / Nch Open-drain Output)

INT

Figure 6 RST Pin (S-35710C011 / Without Pull-up Resistor)



Figure 8 INT Pin (S-35710B01I / CMOS Output)

## ■ Absolute Maximum Ratings

Table 4

| Item                            | Symbol           | Applied Pin            | Absolute Maximum Rating                            | Unit |
|---------------------------------|------------------|------------------------|----------------------------------------------------|------|
| Power supply voltage            | VDD              | -                      | $V_{SS} - 0.3$ to $V_{SS} + 6.5$                   | V    |
|                                 | .,               | SDA, SCL, RST*1        | $V_{SS} - 0.3$ to $V_{SS} + 6.5$                   | V    |
| Input voltage                   | Vin              | RST <sup>∗</sup> 2     | $V_{SS} - 0.3$ to $V_{DD} + 0.3 \leq V_{SS} + 6.5$ | V    |
|                                 |                  | SDA, INT <sup>*3</sup> | $V_{\rm SS}-0.3$ to $V_{\rm SS}+6.5$               | V    |
| Output voltage                  | Vout             | INT <sup>*4</sup>      | $V_{SS}-0.3$ to $V_{DD}+0.3 \leq V_{SS}+6.5$       | V    |
| Operation ambient temperature*5 | T <sub>opr</sub> | -                      | -40 to +85                                         | °C   |
| Storage temperature             | T <sub>stg</sub> | _                      | -55 to +150                                        | °C   |

\*1. S-35710C01I (without pull-up resistor)

\*2. S-35710B01I (with pull-up resistor)

\*3. S-35710C01I (Nch open-drain output)

\*4. S-35710B01I (CMOS output)

**\*5.** Conditions with no condensation or frost. Condensation or frost causes short-circuiting between pins, resulting in a malfunction.

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

## Recommended Operation Conditions

#### Table 5

|                                |        |                     |      |      |      | $(V_{SS} = 0 V)$ |
|--------------------------------|--------|---------------------|------|------|------|------------------|
| Item                           | Symbol | Condition           | Min. | Тур. | Max. | Unit             |
| Operation power supply voltage | Vdd    | Ta = -40°C to +85°C | 1.8  | -    | 5.5  | V                |

## Oscillation Characteristics

Table 6 $(Ta = +25^{\circ}C, V_{DD} = 3.0 \text{ V}, V_{SS} = 0 \text{ V}$  unless otherwise specified)(Quartz crystal (NX3215SD, CL = 6.0 pF / 9.0 pF) manufactured by Nihon Dempa Kogyo Co., Ltd.)

| Item                                       | Symbol           | Condition               | Min. | Тур. | Max. | Unit |
|--------------------------------------------|------------------|-------------------------|------|------|------|------|
| Oscillation start voltage                  | Vsta             | Within 10 seconds       | 1.8  | -    | 5.5  | V    |
| Oscillation start time                     | t <sub>STA</sub> | _                       | _    | I    | 1    | s    |
| IC to IC from women deviation*1            | 510              | C∟ = 6.0 pF             | -20  | _    | +20  | ppm  |
| IC-to-IC frequency deviation <sup>*1</sup> | δΙϹ              | C <sub>L</sub> = 9.0 pF | -25  | _    | +25  | ppm  |

\*1. Reference value

## DC Electrical Characteristics

|                                            | (Qua   | rtz crystal (NX3215SD       | (Ta = –40°C to),<br>C∟ = 6.0 pF / 9.0 pF) ma                                                                                                                                                 |                            |      |                            |      |
|--------------------------------------------|--------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------|----------------------------|------|
| Item                                       | Symbol | Applied Pin                 | Condition                                                                                                                                                                                    | Min.                       | Тур. | Max.                       | Unit |
| Current                                    |        |                             | $V_{DD} = 3.0 \text{ V},$<br>Out of communication,<br>RST pin = V_{DD},<br>INT pin = no load,<br>C <sub>L</sub> = 6.0 pF                                                                     | _                          | 0.2  | 0.35                       | μΑ   |
| consumption 1                              | Idd1   | _                           | $V_{DD} = 3.0 \text{ V},$<br>Out of communication,<br>$\overline{RST} \text{ pin} = V_{DD},$<br>INT pin = no load,<br>$C_{L} = 9.0 \text{ pF}$                                               | _                          | 0.26 | 0.5                        | μΑ   |
| Current<br>consumption 2                   | IDD2   | _                           | $\label{eq:VDD} \begin{array}{l} V_{DD} = 3.0 \ V, \\ f_{SCL} = 1 \ MHz, \\ \hline During \ communication, \\ \hline \hline RST \ pin = V_{DD}, \\ \hline INT \ pin = no \ load \end{array}$ | _                          | 170  | 300                        | μΑ   |
| High level input<br>leakage current        | lizh   | SDA, SCL, RST               | V <sub>IN</sub> = V <sub>DD</sub>                                                                                                                                                            | -0.5                       | -    | 0.5                        | μA   |
| Low level input<br>leakage current         | IIZL   | SDA, SCL, RST <sup>*1</sup> | V <sub>IN</sub> = V <sub>SS</sub>                                                                                                                                                            | -0.5                       | -    | 0.5                        | μA   |
| High level output<br>leakage current       | Іогн   | SDA, INT*²                  | V <sub>OUT</sub> = V <sub>DD</sub>                                                                                                                                                           | -0.5                       | _    | 0.5                        | μA   |
| Low level output<br>leakage current        | Iozl   | SDA, INT*2                  | V <sub>OUT</sub> = V <sub>SS</sub>                                                                                                                                                           | -0.5                       | -    | 0.5                        | μA   |
| High level input<br>voltage                | Vін    | SDA, SCL, RST               | _                                                                                                                                                                                            | $0.7 \times V_{\text{DD}}$ | -    | V <sub>SS</sub> + 5.5      | V    |
| Low level input<br>voltage                 | VIL    | SDA, SCL, RST               | _                                                                                                                                                                                            | V <sub>SS</sub> – 0.3      | _    | $0.3 \times V_{\text{DD}}$ | V    |
| High level output<br>voltage <sup>*3</sup> | Vон    | INT                         | I <sub>OH</sub> = -0.4 mA                                                                                                                                                                    | $0.8 	imes V_{DD}$         | _    | _                          | V    |
| Low level output<br>voltage                | Vol    | SDA, INT                    | I <sub>OL</sub> = 2.0 mA                                                                                                                                                                     | -                          | -    | 0.4                        | V    |
| Low level input current <sup>*4</sup>      | lı.    | RST                         | $V_{DD}$ = 3.0 V, $V_{IN}$ = $V_{SS}$                                                                                                                                                        | -100                       | -30  | -5                         | μA   |

Table 7

(Ta =  $-40^{\circ}$ C to  $+85^{\circ}$ C. Vss = 0 V unless otherwise specified)

\*1. S-35710C01I (without pull-up resistor)

\*2. S-35710C01I (Nch open-drain output)

\*3. S-35710B01I (CMOS output)

\*4. S-35710B01I (with pull-up resistor)

## ■ AC Electrical Characteristics

#### Table 8 Measurement Conditions

| Input pulse voltage          | $V_{IH} = 0.8 \times V_{DD}$ ,   | $0.8 \times$ |
|------------------------------|----------------------------------|--------------|
| input pulse voltage          | $V_{IL} = 0.2 \times V_{DD}$     |              |
| Input pulse rise / fall time | 20 ns                            |              |
|                              | $V_{OH} = 0.7 \times V_{DD},$    |              |
| Output reference voltage     | $V_{OL}$ = 0.3 $\times$ $V_{DD}$ |              |
| Output load                  | 100 pF                           | 0.2 × 1      |



#### Figure 9 Input / Output Waveform during AC Measurement

|                             |                     |                                  |      |                       | (Ta = –40°C t                    | to +85°C) |
|-----------------------------|---------------------|----------------------------------|------|-----------------------|----------------------------------|-----------|
| ltere                       | Question            | V <sub>DD</sub> = 1.8 V to 2.5 V |      | V <sub>DD</sub> = 2.5 | V <sub>DD</sub> = 2.5 V to 5.5 V |           |
| Item                        | Symbol              | Min.                             | Max. | Min.                  | Max.                             | Unit      |
| SCL clock frequency         | fscl                | 0                                | 400  | 0                     | 1000                             | kHz       |
| SCL clock "L" time          | tLOW                | 1.3                              | _    | 0.4                   | _                                | μs        |
| SCL clock "H" time          | tнigн               | 0.6                              | _    | 0.3                   | _                                | μs        |
| SDA output delay time*1     | t <sub>AA</sub>     | _                                | 0.9  | _                     | 0.5                              | μs        |
| Start condition set-up time | t <sub>SU.STA</sub> | 0.6                              | _    | 0.25                  | _                                | μs        |
| Start condition hold time   | thd.sta             | 0.6                              | _    | 0.25                  | —                                | μs        |
| Data input set-up time      | t <sub>su.dat</sub> | 100                              | _    | 80                    | _                                | ns        |
| Data input hold time        | thd.dat             | 0                                | _    | 0                     | _                                | ns        |
| Stop condition set-up time  | tsu.sто             | 0.6                              | _    | 0.25                  | —                                | μs        |
| SCL, SDA rise time          | t <sub>R</sub>      | _                                | 0.3  | _                     | 0.3                              | μs        |
| SCL, SDA fall time          | t⊨                  | _                                | 0.3  | _                     | 0.3                              | μs        |
| Bus release time            | t <sub>BUF</sub>    | 1.3                              | _    | 0.5                   | _                                | μs        |
| Noise suppression time      | tı                  | _                                | 50   | _                     | 50                               | ns        |

#### Table 9 AC Electrical Characteristics

\*1. Since the output form of the SDA pin is Nch open-drain output, the SDA output delay time is determined by the values of the load resistance and load capacitance outside the IC. Figure 11 shows the relationship between the output load values.

# WAKE-UP TIMER IC PROGRAMMABLE WAKE-UP TIMER IC S-35710 Series



Figure 10 Bus Timing



## ■ INT Pin Interrupt Signal Output

#### 1. Handshake time-out

Handshake time-out is a type to output "L" level interrupt signal from the INT pin.

After the  $\overline{RST}$  pin changes from "L" to "H", the timer starts the operation. Then, the INT pin outputs "L" level when the timer value matches the value written to the wake-up time register. When the INT pin outputs "L" level, the timer stops and maintains the timer value.

The timer is reset by inputting "L" to the  $\overline{RST}$  pin. After that, if "H" is input to the  $\overline{RST}$  pin, the INT pin is set to "H" and the timer restarts the count-up action.

**Remark** The above description is the example of S-35710C01I (Nch open-drain output). In S-35710B01I (CMOS output), the INT pin output is the inverse logic of S-35710C01I.

#### 1.1 Write mode

If write operation is performed to the wake-up time register during the count-up action, the action will be restarted after resetting the timer. This operation is called "write mode".

Before the timer value matches the value written to the wake-up time register, if "L" is input to the  $\overline{RST}$  pin, the timer is reset.



Figure 12 Output Timing of Handshake Time-out (S-35710C01I / Nch Open-drain Output)



Figure 13 Output Timing of Handshake Time-out (S-35710B01I / CMOS Output)

#### 1.2 Read mode

If write operation is not performed to the wake-up time register after the timer starts the operation, the interrupt signal is not output from the INT pin. The timer stops at "FFFFFF h". The timer value during timing can be confirmed by reading the time register. This operation is called "read mode".

In order for the timer to operate again, set the  $\overline{RST}$  pin from "L" to "H" or perform write operation to the wake-up time register.







Figure 15 When Write Operation is not Performed to the Wake-up Time Register (S-35710B01I / CMOS Output)



Figure 16 and Figure 17 show the status transition diagrams about hand shake time-out operation.

Figure 16 Status Transition Diagram of Handshake Time-out (S-35710C01I / Nch Open-drain Output)



Figure 17 Status Transition Diagram of Handshake Time-out (S-35710B01I / CMOS Output)

## Configuration of Registers

#### 1. Time register

The time register is a 3-byte register that stores the timer value in the binary code. The time register is read-only.

Perform the read operation of the time register in 3-byte unit from TM23 to TM0.

| Example: | 3 seconds          | (0000_0000_0000_0000_0000_0011) |
|----------|--------------------|---------------------------------|
|          | 45 minutes         | (0000_0000_0000_1010_1000_1100) |
|          | 5 hours 30 minutes | (0000_0000_0100_1101_0101_1000) |



Figure 18

#### 2. Wake-up time register

The wake-up time register is a 3-byte register that stores the wake-up time of the microcontroller in the binary code. The wake-up time register is possible for write and read.

Perform the write and read operation of the wake-up time register in 3-byte unit from WU23 to WU0.

When performing the read operation of the wake-up time register, set the  $\overline{RST}$  pin to "H". If the  $\overline{RST}$  pin is set to "L", the time register data is read.



Figure 19

## Serial Interface

The S-35710 Series transmits and receives various commands via I<sup>2</sup>C-bus serial interface to read / write data.

#### 1. Start condition

When SDA changes from "H" to "L" with SCL at "H", the S-35710 Series recognizes start condition and the access operation is started.

#### 2. Stop condition

When SDA changes from "L" to "H" with SCL at "H", the S-35710 Series recognizes stop condition and the access operation is completed. The S-35710 Series enters standby mode, consequently.





#### 3. Data transmission and acknowledge

The data transmission is performed at every 1 byte after the start condition detection. Pay attention to the specification of  $t_{SU.DAT}$  and  $t_{HD.DAT}$  when changing SDA, and perform the operation when SCL is "L". If SDA changes when SCL is "H", the start / stop condition is recognized even during the data transmission, and the access operation will be interrupted.

Whenever a 1-byte data is received during data transimmion, the receiving device returns an acknowledge. For example, as shown in **Figure 21**, assume that the S-35710 Series is a receiving device, and the master device is a transmitting device. If the clock pulse at the 8th bit falls, the master device releases SDA. Consequently, the S-35710 Series, as an acknowledge, sets SDA to "L" during the 9th bit pulse. The access operation is not performed properly when the S-35710 Series does not output an acknowledge.



Figure 21 Acknowledge Output Timing

## ABLIC Inc.

#### Rev.1.1\_00

#### 4. Data transmission format

After the start condition transmission, the 1st byte is a slave address and a command (read / write bit) that shows the transmission direction of the data at the 2nd byte or subsequent bytes.

The slave address of the S-35710 Series is specified to "0110010". The data can be written to the wake-up time register when read / write bit is "0", and the data of the wake-up time register or the time register can be read when read / write bit is "1".

When the data can be written to the wake-up time register, input the data from the master device in order of B7 to B0. The acknowledge ("L") is output from the S-35710 Series whenever a 1-byte data is input.

When the data of the wake-up time register or the time register can be read, the data from the S-35710 Series is output in order of B7 to B0 in byte unit. Input the acknowledge ("L") from the master device whenever a 1-byte data is input. However, do not input the acknowledge for the last data byte (NO\_ACK). By this, the end of the data read is informed.

After the master device receives / transmits the acknowledge for the last data byte, input the stop condition to the S-35710 Series to finish the access operation.

When the master device inputs start condition without inputting stop condition at this time, the S-35710 Series becomes restart condition, and can transmit / receive the data continuously if the master device inputs the slave address continuously.



Figure 22 Data Transmission Format of Serial Interface

#### 5. Read operation of time register

Transmit the start condition and slave address from the master device. The slave address of the S-35710 Series is specified to "0110010". Next, the data of the time register can be read when the read / write bit is "1".

The 2nd byte to the 4th byte are used as the time register. Each byte from B7 is transmitted.

When the read operation of the time register is finished, transmit "1" (NO\_ACK) to the acknowledge after B0 is output from the master device, and then transmit the stop condition.

The time register is a 3-byte register. "1" is read if the read operation is performed continuously after reading 3 bytes of the time register. Regarding the time register, refer to "■ Configuration of Registers".



: S-35710 output data

Figure 23 Read Timing of Time Register

#### 6. Write operation of wake-up time register

Transmit the start condition and slave address from the master device. The slave address of the S-35710 Series is specified to "0110010". Next, transmit "0" to the read / write bit.

Transmit the 2nd byte data. Set B7 to "1" since it is an address pointer. Set B6 to B1 to "0" or "1" since they are dummy data. Make sure to set B0 to "1" since it is a test bit.

The 3rd byte to the 5th byte are used as the wake-up time register.

Transmit the stop condition from the master device to finish the access operation.

Regarding the wake-up time register, refer to "■ Configuration of Registers".

Write operation of the wake-up time register is performed each byte, so transmit the data in 3-byte unit. Note that the S-35710 Series may not operate as desired if the the data is not transmitted in 3-byte unit.



\*1. Set B6 to B1 to "0" or "1" since they are dummy data.

#### Figure 24 Write Timing of Wake-up Time Register

## ABLIC Inc.

#### 7. Read operation of wake-up time register

Perform the read operation of the wake-up time register with the restart format. Regarding the restart format, refer to "4. Data transmission format".

When performing the read operation of the wake-up time register, set the  $\overline{RST}$  pin to "H". If the  $\overline{RST}$  pin is set to "L", the time register data is read.

Transmit the start condition and the slave address from the master device. The slave address of the S-35710 Series is specified to "0110010". Next, transmit "0" to the read / write bit.

B7 in the 2nd byte is an address pointer. Set B7 to "0" when reading the wake-up time register. Next, transmit the dummy data to B6 to B1. Make sure to set B0 to "1" since it is a test bit. This processing is called "dummy write".

Then transmit the start condition, the slave address and the read / write bit. The data of the wake-up time register can be read when the read / write bit is set to "1".

Consequently, the data of the wake-up time register is output from the S-35710 Series. Each byte from B7 is transmitted.

When the read operation of the wake-up time register is finished, transmit "1" (NO\_ACK) to the acknowledge after B0 output from the master device, and then transmit the stop condition.

The wake-up time register is a 3-byte register. "1" is read if the read operation is performed continuously after reading 3 bytes of the wake-up time register.

Regarding the wake-up time register, refer to "■ Configuration of Registers".

Moreover, the internal address pointer is reset if recognizing the stop condition. Therefore, do not transmit the stop condition after dummy write operation. The time register is read if performing the read operation of the register after transmitting the stop condition.



\*1. Set B6 to B1 to "0" or "1" since they are dummy data.



## Release of SDA

The  $\overline{RST}$  pin of the S-35710 Series does not perform the reset operation of the communication interface. Therefore, the stop condition is input to reset the internal interface circuit usually.

However, the S-35710 Series does not accept the stop condition from the master device when in the status that SDA outputs "L" (at the time of acknowledge outputting or reading). Consequently, it is necessary to finish the acknowledge output or read operation. **Figure 26** shows the SDA release method.

First, input the start condition from the master device (since SDA of the S-35710 Series outputs "L", the S-35710 Series can not detect the start condition). Next, input the clocks for 1-byte data access (9 clocks) from SCL. During the time, release SDA of the master device. By this, the SDA input / output before communication interrupt is completed, and SDA of the S-35710 Series becomes release status. Continuously, if the stop condition is input, the internal circuit resets and the communication returns to normal status.

It is strongly recommended that the SDA release method is performed at the time of system initialization after the power supply voltage of the master device is raised.



Figure 26 SDA Release Method

## Power-on Detection Circuit

Rev.1.1 00

In order for the power-on detection circuit to operate normally, raise the power supply voltage of the IC from 0.2 V or lower so that it reaches 1.8 V of the operation power supply voltage minimum value within 10 ms, as shown in **Figure 27**.



\*1. 0 V means that there is no potential difference between the VDD pin and the VSS pin of the S-35710 Series.

#### Figure 27 How to Raise Power Supply Voltage

If the power supply voltage of the S-35710 Series cannot be raised under the above conditions, the power-on detection circuit may not operate normally and an oscillation may not start. In such case, perform the operations shown in "1. When power supply voltage is raised at  $\overrightarrow{RST}$  pin = "L" " and "2. When power supply voltage is raised at  $\overrightarrow{RST}$  pin = "H" ".

#### 1. When power supply voltage is raised at $\overline{RST}$ pin = "L"

Set the  $\overline{RST}$  pin to "L" until the power supply voltage reaches 1.8 V or higher. While the  $\overline{RST}$  pin is set to "L", the oscillation start signal becomes "H", and the crystal oscillation circuit normally oscillates. If the  $\overline{RST}$  pin is set to "H" after the power supply voltage reaches 1.8 V, the oscillation start signal becomes "L" within 500 ms, and the oscillation status is maintained.

The current consumption increases as mentioned below while the  $\overline{RST}$  pin is set to "L".



\*1. 0 V means that there is no potential difference between the VDD pin and the VSS pin of the S-35710 Series.

Figure 28 When Power Supply Voltage is Raised at RST Pin = "L"

#### 2. When power supply voltage is raised at $\overline{RST}$ pin = "H"

Set the  $\overline{RST}$  pin to "L" after the power supply voltage reaches 1.8 V or higher. If the  $\overline{RST}$  pin is set to "L" for 500 ms or longer, the oscillation start signal becomes "H", and the crystal oscillation circuit normally oscillates. After that, if the  $\overline{RST}$  pin is set to "H", the oscillation start signal becomes "L" within 500 ms, and the oscillation status is maintained. The current consumption increases as mentioned below while the  $\overline{RST}$  pin is set to "L".

|                              | <ul> <li>S-35710C01I (without pull-up resistor):</li> <li>S-35710B01I (with pull-up resistor):</li> </ul> |  |                                                |
|------------------------------|-----------------------------------------------------------------------------------------------------------|--|------------------------------------------------|
|                              | 10 ms                                                                                                     |  | 1.8 V<br>(Operation power supply voltage min.) |
| 0.2 V or lower               |                                                                                                           |  | (Operation power supply voltage min.)          |
| RST pin input –              |                                                                                                           |  | Uscillation start signal                       |
| Oscillation start signal —   |                                                                                                           |  | within 500 ms                                  |
| Oscillation circuit output — |                                                                                                           |  | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~         |

\*1. 0 V means that there is no potential difference between the VDD pin and the VSS pin of the S-35710 Series.

#### Figure 29 When Power Supply Voltage is Raised at RST Pin = "H"

The  $\overline{RST}$  pin has a built-in chattering elimination circuit. To determine the  $\overline{RST}$  pin "H" input, perform communication subsequent to setting the interval of 3.5 periods (0.438 seconds) of clock (8 Hz) or longer after the  $\overline{RST}$  pin changes from "L" to "H".

Regarding the chattering elimination of the  $\overline{RST}$  pin, refer to "**E**  $\overline{RST}$  **Pin**".

## ■ RST Pin

#### 1. Chattering elimination

The  $\overline{RST}$  pin has a built-in chattering elimination circuit, and the output logic is active "L". Sampling is carried out 3 times at a clock period of 8 Hz and the  $\overline{RST}$  pin input signal is verified. If all of the sampling

results are "L", the counter is reset, if all the results are "H", a count-up action is started. The chattering elimination circuit can eliminate the pulse width of 2 periods (approximately 0.25 seconds) of the clock (8 Hz). To determine the  $\overrightarrow{RST}$  pin "L" or "H" input, maintain the  $\overrightarrow{RST}$  pin "L" or "H" input during the period longer than 3.5 periods (0.438 seconds) of clock (8 Hz). This is because, for example, if the  $\overrightarrow{RST}$  pin "L" or "H" input is 0.375 seconds, the input may not be determined depending on the clock timing.



Figure 30 Example: Timing Chart of Chattering Elimination

#### 2. Operation at power-on

At power-on, the reset signal after chattering elimination is "L" regardless of the RST pin status. Consequently, the S-35710 Series becomes initial status (Refer to "Figure 16 Status Transition Diagram of Handshake Time-out (S-35710C011 / Nch Open-drain Output)" and "Figure 17 Status Transition Diagram of Handshake Time-out (S-35710B011 / CMOS Output)") and can not perform write operation to the wake-up time register. When the reset signal after chattering elimination is "L", no acknowledge is output in the 2nd or subserquent bytes if write operation is performed to the wake-up time register.

If the crystal oscillation circuit starts to oscillate after power-on, the clock operates and the reset signal after chattering elimination becomes "H", the S-35710 Series then migrates to read mode. This makes the write operation to the wake-up time register possible. **Figure 31** shows the timing chart at power-on.

The write-disable time period of the wake-up time register showed in **Figure 31** changes according to the oscillation start time. If no acknowledge is output from the S-35710 Series at the time of write operation to the wake-up time register immediately after power-on, it is recommended to set a time interval of approximately 0.5 seconds to 1 second for the next communication until the oscillation is stabilized.



Figure 31 Timing Chart at Power-on

## ABLIC Inc.

## **Example of Application Circuit**



**\*1.** This resistor is unnecessary in S-35710B01I (CMOS output).

\*2. This resistor is unnecessary in S-35710B01I (with pull-up resistor).

#### Figure 32

- Caution 1. Start communication under stable condition after turnig on the system power supply.
  - 2. The above connection diagram does not guarantee operation. Set the constants after performing sufficient evaluation using the actual application.

## ■ Configuration of Crystal Oscillation Circuit

Rev.1.1 00

Since the S-35710 Series has built-in capacitors ( $C_g$  and  $C_d$ ), adjustment of oscillation frequency is unnecessary. However, the crystal oscillation circuit is sensitive to external noise and parasitic capacitance ( $C_P$ ), these effects may become a factor to worsen the clock accuracy. Therefore, the following steps are recommended for optimizing the configuration of crystal oscillation circuit.

- Locate the bypass capacitor adjacent to the power supply pin of the S-35710 Series.
- Place the S-35710 Series and the quartz crystal as close to each other as possible, and shorten the wiring.
- Increase the insulation resistance between pins and the board wiring patterns of XIN and XOUT.
- Do not place any signal or power lines close to the crystal oscillation circuit.
- Locate the GND layer immediately below the crystal oscillation circuit.

(In the case of a multi-layer board, only the layer farthest from the crystal oscillation circuit should be located as the GND layer. Do not locate a circuit pattern on the intermediate layers.)



Figure 33 Configuration of Crystal Oscillation Circuit



Figure 34 Example of Recommended Connection Pattern Diagram

Caution Oscillation characteristics are subject to the variation of each component such as board parasitic capacitance, parasitic resistance, quartz crystal and external capacitor. When configuring crystal oscillation circuit, pay sufficient attention for them.

## ABLIC Inc.

## ■ Cautions When Using Quartz Crystal

Request a matching evaluation between the IC and a quartz crystal to the quartz crystal maker.

## Precautions

- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- ABLIC Inc. claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

## Characteristics (Typical Data)

1. Current consumption 1 vs. Power supply voltage characteristics



3. Current consumption 1 vs. Temperature characteristics



5. Oscillation frequency vs. Power supply voltage characteristics



7. Low level output current vs. Output voltage characteristics



2. Current consumption 2 vs. SCL frequency characteristics



4. Current consumption 1 vs. Temperature characteristics



6. Oscillation frequency vs. Temperature characteristics







ABLIC Inc.

9. Low level input current vs. Power supply voltage characteristics









## **Disclaimers (Handling Precautions)**

- 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
- The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
   ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein.
- 3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein.
- 4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges.
- 5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
- 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
- 7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes.
- 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products.
- 9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction.

The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility.

- 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
- 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.
- 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.
- 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc.
- 14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative.
- 15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.



2.4-2019.07