Single 10 bits ADC, up to 55 MHz or 70 MHz Rev. 03 — 2 July 2012

Product data sheet

#### **General description** 1.

The ADC1006S055/070 are a family of Bipolar CMOS (BiCMOS) 10-bit Analog-to-Digital Converters (ADC) optimized for a wide range of applications such as cellular infrastructures, professional telecommunications, imaging, and digital radio. It converts the analog input signal into 10-bit binary coded digital words at a maximum sampling rate of 70 MHz. All static digital inputs (SH, CE and OTC) are Transistor-Transistor Logic (TTL) and CMOS compatible and all outputs are CMOS compatible. A sine wave clock input signal can also be used.

#### **Features** 2.

- 10-bit resolution
- Sampling rate up to 70 MHz
- -3 dB bandwidth of 245 MHz
- 5 V power supplies and 3.3 V output power supply
- Binary or two's complement CMOS outputs
- In-range CMOS compatible output
- TTL and CMOS compatible static digital inputs
- TTL and CMOS compatible digital outputs
- Differential AC or Positive Emitter-Coupled Logic (PECL) clock input; TTL compatible
- Power dissipation 550 mW (typical)
- Low analog input capacitance (typical 2 pF), no buffer amplifier required
- Integrated sample-and-hold amplifier
- Differential analog input
- External amplitude range control
- Voltage controlled regulator included
- –40 °C to +85 °C ambient temperature

#### **Applications** 3.

High-speed analog-to-digital conversion for:

- Cellular infrastructure
- Professional telecommunication
- Digital radio
- Radar
- Medical imaging
- Fixed network
- Cable modem



- Barcode scanner
- Cable Modem Termination System (CMTS)/Data Over Cable Service Interface Specification (DOCSIS)

## 4. Quick reference data

### Table 1.Quick reference data

 $V_{CCA} = V2$  to V44, V3 to V4 and V41 to V40 = 4.75 V to 5.25 V;  $V_{CCD} = V37$  to V38 and V15 to V17 = 4.75 V to 5.25 V;  $V_{CCO} = V33$  to V34 = 3.0 V to 3.6 V; AGND and DGND shorted together;  $T_{amb} = -40 \ ^{\circ}C$  to +85  $\ ^{\circ}C$ ;  $V_{I(IN)(p-p)} - V_{I(INN)(p-p)} = 1.9 \ V$ ;  $V_{VREF} = V_{CCA3} - 1.75 \ V$ ;  $V_{I(cm)} = V_{CCA3} - 1.6 \ V$ ; typical values measured at  $V_{CCA} = V_{CCD} = 5 \ V$  and  $V_{CCO} = 3.3 \ V$ ,  $T_{amb} = 25 \ ^{\circ}C$  and  $C_L = 10 \ pF$ ; unless otherwise specified.

| Symbol                | Parameter                  | Conditions                                                                | Min  | Тур   | Max   | Unit |
|-----------------------|----------------------------|---------------------------------------------------------------------------|------|-------|-------|------|
| V <sub>CCA</sub>      | analog supply voltage      |                                                                           | 4.75 | 5.0   | 5.25  | V    |
| V <sub>CCD</sub>      | digital supply voltage     |                                                                           | 4.75 | 5.0   | 5.25  | V    |
| V <sub>CCO</sub>      | output supply voltage      |                                                                           | 3.0  | 3.3   | 3.6   | V    |
| I <sub>CCA</sub>      | analog supply current      |                                                                           | -    | 78    | 87    | mA   |
| I <sub>CCD</sub>      | digital supply current     |                                                                           | -    | 27    | 30    | mA   |
| I <sub>CCO</sub>      | output supply current      | f <sub>clk</sub> = 20 MHz;<br>f <sub>i</sub> = 400 kHz                    | -    | 3     | 4     | mA   |
| INL                   | integral non-linearity     | f <sub>clk</sub> = 20 MHz;<br>f <sub>i</sub> = 400 kHz                    | -    | ±0.65 | ±1.12 | LSB  |
| DNL                   | differential non-linearity | $f_{clk}$ = 20 MHz;<br>$f_i$ = 400 kHz<br>(no missing code<br>guaranteed) | -    | ±0.12 | ±0.27 | LSB  |
| f <sub>clk(max)</sub> | maximum clock              | ADC1006S055H                                                              | 55   | -     | -     | MHz  |
|                       | frequency                  | ADC1006S070H                                                              | 70   | -     | -     | MHz  |
| P <sub>tot</sub>      | total power dissipation    | f <sub>clk</sub> = 55 MHz;<br>f <sub>i</sub> = 20 MHz                     | -    | 550   | 660   | mW   |

## 5. Ordering information

### Table 2.Ordering information

| Type number  | Package |                                                                                                |          |                    |  |  |
|--------------|---------|------------------------------------------------------------------------------------------------|----------|--------------------|--|--|
|              | Name    | Description                                                                                    | Version  | frequency<br>(MHz) |  |  |
| ADC1006S055H | QFP44   | plastic quad flat package; 44 leads (lead length 1.3 mm); body 10 $\times$ 10 $\times$ 1.75 mm | SOT307-2 | 55                 |  |  |
| ADC1006S070H | QFP44   | plastic quad flat package; 44 leads (lead length 1.3 mm); body 10 $\times$ 10 $\times$ 1.75 mm | SOT307-2 | 70                 |  |  |

Single 10 bits ADC, up to 55 MHz or 70 MHz

## 6. Block diagram



## Single 10 bits ADC, up to 55 MHz or 70 MHz

## 7. Pinning information

## 7.1 Pinning



## 7.2 Pin description

| Table 3.          | Pin description |                                        |
|-------------------|-----------------|----------------------------------------|
| Symbol            | Pin             | Description                            |
| CMADC             | 1               | regulator output common mode ADC input |
| V <sub>CCA1</sub> | 2               | analog supply voltage 1 (5 V)          |
| V <sub>CCA3</sub> | 3               | analog supply voltage 3 (5 V)          |
| AGND3             | 4               | analog ground 3                        |
| DEC               | 5               | decoupling node                        |
| n.c.              | 6               | not connected                          |
| n.c.              | 7               | not connected                          |
| n.c.              | 8               | not connected                          |
| n.c.              | 9               | not connected                          |
| n.c.              | 10              | not connected                          |
| VREF              | 11              | reference voltage input                |
| FSREF             | 12              | full-scale reference output            |
| n.c.              | 13              | not connected                          |
| n.c.              | 14              | not connected                          |
| V <sub>CCD2</sub> | 15              | digital supply voltage 2 (5 V)         |
| n.c.              | 16              | not connected                          |
| DGND2             | 17              | digital ground 2                       |

# ADC1006S055/070

## Single 10 bits ADC, up to 55 MHz or 70 MHz

| Table 3.          | Pin description | continued                                              |
|-------------------|-----------------|--------------------------------------------------------|
| Symbol            | Pin             | Description                                            |
| OTC               | 18              | control input two's complement output; active HIGH     |
| CE                | 19              | chip enable input (CMOS level; active LOW)             |
| IR                | 20              | in-range output                                        |
| D9                | 21              | data output; bit 9 (Most Significant Bit (MSB))        |
| D8                | 22              | data output; bit 8                                     |
| D7                | 23              | data output; bit 7                                     |
| D6                | 24              | data output; bit 6                                     |
| D5                | 25              | data output; bit 5                                     |
| D4                | 26              | data output; bit 4                                     |
| D3                | 27              | data output; bit 3                                     |
| D2                | 28              | data output; bit 2                                     |
| D1                | 29              | data output; bit 1                                     |
| D0                | 30              | data output; bit 0 (Least Significant Bit (LSB))       |
| n.c.              | 31              | not connected                                          |
| n.c.              | 32              | not connected                                          |
| V <sub>CCO</sub>  | 33              | output supply voltage (3.3 V)                          |
| OGND              | 34              | output ground                                          |
| CLKN              | 35              | complementary clock input                              |
| CLK               | 36              | clock input                                            |
| V <sub>CCD1</sub> | 37              | digital supply voltage 1 (5 V)                         |
| DGND1             | 38              | digital ground 1                                       |
| SH                | 39              | sample-and-hold enable input (CMOS level; active HIGH) |
| AGND4             | 40              | analog ground 4                                        |
| V <sub>CCA4</sub> | 41              | analog supply voltage 4 (5 V)                          |
| IN                | 42              | analog input voltage                                   |
| INN               | 43              | complementary analog input voltage                     |
| AGND1             | 44              | analog ground 1                                        |
|                   |                 |                                                        |

#### **Limiting values** 8.

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol              | Parameter                 | Conditions          | Min      | Max              | Unit |
|---------------------|---------------------------|---------------------|----------|------------------|------|
| V <sub>CCA</sub>    | analog supply voltage     |                     | [1] -0.3 | +7.0             | V    |
| V <sub>CCD</sub>    | digital supply voltage    |                     | [1] -0.3 | +7.0             | V    |
| V <sub>CCO</sub>    | output supply voltage     |                     | [1] -0.3 | +7.0             | V    |
| $\Delta V_{CC}$     | supply voltage difference | $V_{CCA} - V_{CCD}$ | -1.0     | +1.0             | V    |
|                     |                           | $V_{CCD} - V_{CCO}$ | -1.0     | +4.0             | V    |
|                     |                           | $V_{CCA} - V_{CCO}$ | -1.0     | +4.0             | V    |
| V <sub>i(IN)</sub>  | input voltage on pin IN   | referenced to       | 0.3      | V <sub>CCA</sub> | V    |
| V <sub>i(INN)</sub> | input voltage on pin INN  | AGND                | 0.3      | V <sub>CCA</sub> | V    |

## Single 10 bits ADC, up to 55 MHz or 70 MHz

#### Table 4. Limiting values ...continued

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                    | Parameter                           | Conditions                                       | Min | Мах              | Unit |
|---------------------------|-------------------------------------|--------------------------------------------------|-----|------------------|------|
| V <sub>i(clk)</sub> (p-p) | peak-to-peak clock input<br>voltage | differential clock<br>drive at pins<br>35 and 36 | -   | V <sub>CCD</sub> | V    |
| lo                        | output current                      |                                                  | -   | 10               | mA   |
| T <sub>stg</sub>          | storage temperature                 |                                                  | -55 | +150             | °C   |
| T <sub>amb</sub>          | ambient temperature                 |                                                  | -40 | +85              | °C   |
| Tj                        | junction temperature                |                                                  | -   | 150              | °C   |

[1] The supply voltages V<sub>CCA</sub>, V<sub>CCD</sub> and V<sub>CCO</sub> may have any value between -0.3 V and +7.0 V provided that the supply voltage differences  $\Delta$ V<sub>CC</sub> are respected.

## 9. Thermal characteristics

| Table 5.      | Thermal characteristics                     |             |       |      |
|---------------|---------------------------------------------|-------------|-------|------|
| Symbol        | Parameter                                   | Condition   | Value | Unit |
| $R_{th(j-a)}$ | thermal resistance from junction to ambient | in free air | 75    | K/W  |

## **10. Characteristics**

#### Table 6.Characteristics

 $V_{CCA} = V2$  to V44, V3 to V4 and V41 to V40 = 4.75 V to 5.25 V;  $V_{CCD} = V37$  to V38 and V15 to V17 = 4.75 V to 5.25 V;  $V_{CCO} = V33$  to V34 = 3.0 V to 3.6 V; AGND and DGND shorted together;  $T_{amb} = -40$  °C to +85 °C;

 $V_{I(IN)(p-p)} - V_{I(INN)(p-p)} = 1.9 V$ ;  $V_{VREF} = V_{CCA3} - 1.75 V$ ;  $V_{I(cm)} = V_{CCA3} - 1.6 V$ ; typical values measured at  $V_{CCA} = V_{CCD} = 5 V$  and  $V_{CCO} = 3.3 V$ ,  $T_{amb} = 25 \circ$ C and  $C_L = 10 pF$ ; unless otherwise specified.

| Symbol           | Parameter                  | Conditions                          | Test <sup>[1]</sup> | Min  | Тур | Max           | Unit               |
|------------------|----------------------------|-------------------------------------|---------------------|------|-----|---------------|--------------------|
| Supplies         |                            |                                     |                     |      |     |               |                    |
| V <sub>CCA</sub> | analog supply<br>voltage   |                                     |                     | 4.75 | 5.0 | 5.25          | V                  |
| V <sub>CCD</sub> | digital supply<br>voltage  |                                     |                     | 4.75 | 5.0 | 5.25          | V                  |
| V <sub>CCO</sub> | output supply<br>voltage   |                                     |                     | 3.0  | 3.3 | 3.6           | V                  |
| I <sub>CCA</sub> | analog supply current      |                                     | I                   | -    | 78  | 87            | mA                 |
| I <sub>CCD</sub> | digital supply current     |                                     | I                   | -    | 27  | 30            | mA                 |
| I <sub>CCO</sub> | output supply              | $f_{clk}$ = 20 MHz; $f_i$ = 400 kHz | I                   | -    | 3   | 4             | mA                 |
|                  | current                    | $f_{clk}$ = 55 MHz; $f_i$ = 20 MHz  | I                   | -    | 9.5 | 12            | mA                 |
| P <sub>tot</sub> | total power<br>dissipation | $f_{clk}$ = 55 MHz; $f_i$ = 20 MHz  |                     | -    | 550 | 660           | mW                 |
| Inputs           |                            |                                     |                     |      |     |               |                    |
| CLK and CL       | KN (referenced to DC       | GND) <sup>[2]</sup>                 |                     |      |     |               |                    |
| V <sub>IL</sub>  | LOW-level input            | PECL mode; $V_{CCD}$ = 5 V          | I                   | 3.19 | -   | 3.52          | V                  |
|                  | voltage                    | TTL mode                            | С                   | 0    | -   | 0.8           | V                  |
| ADC1006S055_07   | 70_3                       |                                     |                     |      |     | © IDT 2012. A | I rights reserved. |

### Table 6. Characteristics ...continued

 $V_{CCA} = V2$  to V44, V3 to V4 and V41 to V40 = 4.75 V to 5.25 V;  $V_{CCD} = V37$  to V38 and V15 to V17 = 4.75 V to 5.25 V;  $V_{CCO} = V33$  to V34 = 3.0 V to 3.6 V; AGND and DGND shorted together;  $T_{amb} = -40$  °C to +85 °C;  $V_{I(IN)(p-p)} - V_{I(INN)(p-p)} = 1.9$  V;  $V_{VREF} = V_{CCA3} - 1.75$  V;  $V_{I(cm)} = V_{CCA3} - 1.6$  V; typical values measured at  $V_{CCA} = V_{CCD} = 5$  V and  $V_{CCO} = 3.3$  V,  $T_{amb} = 25$  °C and  $C_L = 10$  pF; unless otherwise specified.

|                          |                                               |                                                                                                         | ,                   |                         |                         |                         |      |
|--------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------|-------------------------|-------------------------|-------------------------|------|
| Symbol                   | Parameter                                     | Conditions                                                                                              | Test <sup>[1]</sup> | Min                     | Тур                     | Max                     | Unit |
| $V_{\text{IH}}$          | HIGH-level input                              | PECL mode; $V_{CCD}$ = 5 V                                                                              | I                   | 3.83                    | -                       | 4.12                    | V    |
|                          | voltage                                       | TTL mode                                                                                                | С                   | 2.0                     | -                       | V <sub>CCD</sub>        | V    |
| I <sub>IL</sub>          | LOW-level input<br>current                    | $V_{CLK}$ or $V_{CLKN}$ = 3.19 V                                                                        | С                   | -10                     | -                       | -                       | μΑ   |
| I <sub>IH</sub>          | HIGH-level input<br>current                   | $V_{CLK}$ or $V_{CLKN}$ = 3.83 V                                                                        | С                   | -                       | -                       | 10                      | μΑ   |
| V <sub>i(dif)(p-p)</sub> | peak-to-peak<br>differential input<br>voltage | AC driving mode;<br>DC voltage level = 2.5 V                                                            | С                   | 1                       | 1.5                     | 2.0                     | V    |
| R <sub>i</sub>           | input resistance                              | f <sub>clk</sub> = 55 MHz                                                                               | D                   | 2                       | -                       | -                       | kΩ   |
| Ci                       | input capacitance                             | f <sub>clk</sub> = 55 MHz                                                                               | D                   | -                       | -                       | 2                       | pF   |
| OTC, SH a                | nd CE (referenced to                          | DGND); see Table 7 and 8                                                                                |                     |                         |                         |                         |      |
| V <sub>IL</sub>          | LOW-level input voltage                       |                                                                                                         | I                   | 0                       | -                       | 0.8                     | V    |
| V <sub>IH</sub>          | HIGH-level input voltage                      |                                                                                                         | I                   | 2.0                     | -                       | V <sub>CCD</sub>        | V    |
| I <sub>IL</sub>          | LOW-level input<br>current                    | V <sub>IL</sub> = 0.8 V                                                                                 | I                   | -20                     | -                       | -                       | μΑ   |
| I <sub>IH</sub>          | HIGH-level input<br>current                   | V <sub>IH</sub> = 2.0 V                                                                                 | I                   | -                       | -                       | 20                      | μA   |
| IN and INN               | (referenced to AGND                           | ); see Table 7, V <sub>VREF</sub> = V <sub>CCA3</sub> -                                                 | – 1.75 V            |                         |                         |                         |      |
| I <sub>IL</sub>          | LOW-level input<br>current                    | SH = HIGH                                                                                               | С                   | -                       | 10                      | -                       | μA   |
| I <sub>IH</sub>          | HIGH-level input<br>current                   | SH = HIGH                                                                                               | С                   | -                       | 10                      | -                       | μA   |
| R <sub>i</sub>           | input resistance                              | f <sub>i</sub> = 20 MHz                                                                                 | D                   | -                       | 14                      | -                       | MΩ   |
| Ci                       | input capacitance                             | f <sub>i</sub> = 20 MHz                                                                                 | D                   | -                       | 450                     | -                       | fF   |
| V <sub>I(cm)</sub>       | common-mode<br>input voltage                  | $V_{I(IN)} = V_{I(INN)}$<br>output code 512                                                             | С                   | V <sub>CCA3</sub> – 1.7 | V <sub>CCA3</sub> - 1.6 | V <sub>CCA3</sub> – 1.2 | V    |
| Voltage co               | ntrolled regulator ou                         | Itput CMADC                                                                                             |                     |                         |                         |                         |      |
| V <sub>O(cm)</sub>       | common-mode<br>output voltage                 |                                                                                                         | I                   | -                       | $V_{CCA3}-1.6$          | -                       | V    |
| I <sub>load</sub>        | load current                                  |                                                                                                         | I                   | -                       | 1                       | 2                       | mA   |
| Voltage inp              | out V <sub>ref</sub> <sup>[3]</sup>           |                                                                                                         |                     |                         |                         |                         |      |
| V <sub>ref</sub>         | reference voltage                             | full-scale fixed voltage;<br>f <sub>i</sub> = 20 MHz; f <sub>clk</sub> = 55 MHz                         | С                   | -                       | $V_{CCA3}-1.75$         | -                       | V    |
| I <sub>ref</sub>         | reference current                             |                                                                                                         | С                   | -                       | 0.3                     | 10                      | μA   |
| V <sub>i(dif)(p-p)</sub> | peak-to-peak<br>differential input<br>voltage | $V_{I(IN)(p-p)} - V_{I(INN)(p-p)};$<br>$V_{ref} = V_{CCA3} - 1.75 V;$<br>$V_{I(cm)} = V_{CCA3} - 1.6 V$ | С                   | -                       | 1.9                     | -                       | V    |

### Table 6. Characteristics ...continued

 $V_{CCA} = V2 \text{ to } V44, V3 \text{ to } V4 \text{ and } V41 \text{ to } V40 = 4.75 \text{ V to } 5.25 \text{ V}; V_{CCD} = V37 \text{ to } V38 \text{ and } V15 \text{ to } V17 = 4.75 \text{ V to } 5.25 \text{ V}; V_{CCO} = V33 \text{ to } V34 = 3.0 \text{ V to } 3.6 \text{ V}; AGND \text{ and } DGND \text{ shorted together}; T_{amb} = -40 \degree \text{C to } +85 \degree \text{C}; V_{(IN)(p-p)} - V_{I(INN)(p-p)} = 1.9 \text{ V}; V_{VREF} = V_{CCA3} - 1.75 \text{ V}; V_{I(cm)} = V_{CCA3} - 1.6 \text{ V}; \text{ typical values measured at } V_{CCA} = V_{CCD} = 5 \text{ V} \text{ and } V_{CCO} = 3.3 \text{ V}, T_{amb} = 25 \degree \text{C} \text{ and } C_L = 10 \text{ pF}; \text{ unless otherwise specified.}$ 

| 000                   | , and                                      | E 1 /                                                                                                | '                     |                             |                                         |                  |         |
|-----------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------|-----------------------------|-----------------------------------------|------------------|---------|
| Symbol                | Parameter                                  | Conditions                                                                                           | Test <sup>[1]</sup>   | Min                         | Тур                                     | Мах              | Unit    |
| Voltage co            | ntrolled regulator ou                      | Itput FSREF                                                                                          |                       |                             |                                         |                  |         |
| V <sub>O(ref)</sub>   | reference output<br>voltage                | $V_{I(IN)(p-p)} - V_{I(INN)(p-p)} = 1.9 V$                                                           | I                     | -                           | V <sub>CCA3</sub> – 1.75                | -                | V       |
| <b>Digital out</b>    | puts D9 to D0 and IR                       | (referenced to OGND)                                                                                 |                       |                             |                                         |                  |         |
| V <sub>OL</sub>       | LOW-level output voltage                   | I <sub>OL</sub> = 2 mA                                                                               | I                     | 0                           | -                                       | 0.5              | V       |
| V <sub>OH</sub>       | HIGH-level output voltage                  | I <sub>OH</sub> = -0.4 mA                                                                            | I                     | $V_{CCO}-0.5$               | -                                       | V <sub>CCO</sub> | V       |
| lo                    | output current                             | 3-state output level between 0.5 V and $V_{CCO}$                                                     | I                     | -20                         | -                                       | +20              | μA      |
| Switching             | characteristics; Clo                       | ck frequency f <sub>clk</sub> ; see Figure                                                           | 3                     |                             |                                         |                  |         |
| f <sub>clk(min)</sub> | minimum clock<br>frequency                 | SH = HIGH                                                                                            | С                     | -                           | -                                       | 7                | MHz     |
| f <sub>clk(max)</sub> | maximum clock                              | ADC1006S055H                                                                                         | I                     | 55                          | -                                       | -                | MHz     |
|                       | frequency                                  | ADC1006S070H                                                                                         | С                     | 70                          | -                                       | -                | MHz     |
| t <sub>w(clk)H</sub>  | HIGH clock pulse width                     | f <sub>i</sub> = 20 MHz                                                                              | С                     | 6.8                         | -                                       | -                | ns      |
| t <sub>w(clk)L</sub>  | LOW clock pulse width                      | f <sub>i</sub> = 20 MHz                                                                              | С                     | 6.8                         | -                                       | -                | ns      |
| Analog sig            | nal processing; 50 9                       | % clock duty factor; V <sub>I(IN)(p-p)</sub>                                                         | - V <sub>I(INN)</sub> | <sub>(p-p)</sub> = 1.9 V; V | V <sub>VREF</sub> = V <sub>CCA3</sub> - | 1.75 V; see 1    | Table 7 |
| Linearity             |                                            |                                                                                                      |                       |                             |                                         |                  |         |
| INL                   | integral<br>non-linearity                  | f <sub>clk</sub> = 20 MHz; f <sub>i</sub> = 400 kHz                                                  | I                     | -                           | ±0.65                                   | ±1.12            | LSB     |
| DNL                   | differential<br>non-linearity              | f <sub>clk</sub> = 20 MHz; f <sub>i</sub> = 400 kHz<br>(no missing code<br>guaranteed)               | I                     | -                           | ±0.12                                   | ±0.27            | LSB     |
| E <sub>offset</sub>   | offset error                               | $V_{CCA} = V_{CCD} = 5 V;$<br>$V_{CCO} = 3.3 V; T_{amb} = 25 °C;$<br>output code = 512               | С                     | -25                         | +5                                      | +25              | mV      |
| E <sub>G</sub>        | gain error                                 | spread from<br>device to device;<br>$V_{CCA} = V_{CCD} = 5 V;$<br>$V_{CCO} = 3.3 V; T_{amb} = 25 °C$ | С                     | -7                          | -                                       | +7               | %FS     |
| Bandwidth             | (f <sub>clk</sub> = 55 MHz) <sup>[4]</sup> |                                                                                                      |                       |                             |                                         |                  |         |
| В                     | bandwidth                                  | -3 dB; full-scale input                                                                              | С                     | 220                         | 245                                     | -                | MHz     |

### Table 6. Characteristics ...continued

 $V_{CCA} = V2 \text{ to } V44, V3 \text{ to } V4 \text{ and } V41 \text{ to } V40 = 4.75 \text{ V to } 5.25 \text{ V}; V_{CCD} = V37 \text{ to } V38 \text{ and } V15 \text{ to } V17 = 4.75 \text{ V to } 5.25 \text{ V}; V_{CCO} = V33 \text{ to } V34 = 3.0 \text{ V to } 3.6 \text{ V}; \text{ AGND and } DGND \text{ shorted together}; T_{amb} = -40 \degree \text{C to } +85 \degree \text{C}; V_{(IN)(p-p)} - V_{I(INN)(p-p)} = 1.9 \text{ V}; V_{VREF} = V_{CCA3} - 1.75 \text{ V}; V_{I(cm)} = V_{CCA3} - 1.6 \text{ V}; \text{ typical values measured at } V_{CCA} = V_{CCD} = 5 \text{ V} \text{ and } V_{CCO} = 3.3 \text{ V}, T_{amb} = 25 \degree \text{C} \text{ and } C_L = 10 \text{ pF}; \text{ unless otherwise specified.}$ 

| Symbol               | Parameter                     | Conditions                                             | Test <sup>[1]</sup> | Min | Тур  | Max | Unit |  |  |
|----------------------|-------------------------------|--------------------------------------------------------|---------------------|-----|------|-----|------|--|--|
| Harmonics            |                               |                                                        |                     |     |      |     |      |  |  |
| $\alpha_{2H}$        | second harmonic               | ADC1006S055H (f <sub>clk</sub> = 55 MH                 | Hz)                 |     |      |     |      |  |  |
|                      | level                         | f <sub>i</sub> = 4.43 MHz                              | С                   | -   | -77  | -   | dBFS |  |  |
|                      |                               | f <sub>i</sub> = 10 MHz                                | С                   | -   | -76  | -   | dBFS |  |  |
|                      |                               | f <sub>i</sub> = 15 MHz                                | С                   | -   | -75  | -   | dBFS |  |  |
|                      |                               | f <sub>i</sub> = 20 MHz                                | I                   | -   | -73  | -   | dBFS |  |  |
|                      |                               | ADC1006S070H (f <sub>clk</sub> = 70 MH                 | Hz)                 |     |      |     |      |  |  |
|                      |                               | f <sub>i</sub> = 4.43 MHz                              | С                   | -   | -75  | -   | dBFS |  |  |
|                      |                               | f <sub>i</sub> = 10 MHz                                | С                   | -   | -74  | -   | dBFS |  |  |
|                      |                               | f <sub>i</sub> = 15 MHz                                | С                   | -   | -70  | -   | dBFS |  |  |
| $\alpha_{3H}$        | third harmonic level          | ADC1006S055H (f <sub>clk</sub> = 55 MH                 | Hz)                 |     |      |     |      |  |  |
|                      |                               | f <sub>i</sub> = 4.43 MHz                              | С                   | -   | -73  | -   | dBFS |  |  |
|                      |                               | f <sub>i</sub> = 10 MHz                                | С                   | -   | -73  | -   | dBFS |  |  |
|                      |                               | f <sub>i</sub> = 15 MHz                                | С                   | -   | -73  | -   | dBFS |  |  |
|                      |                               | f <sub>i</sub> = 20 MHz                                | I                   | -   | -72  | -   | dBFS |  |  |
|                      |                               | ADC1006S070H (f <sub>clk</sub> = 70 MHz)               |                     |     |      |     |      |  |  |
|                      |                               | f <sub>i</sub> = 4.43 MHz                              | С                   | -   | -73  | -   | dBFS |  |  |
|                      |                               | f <sub>i</sub> = 10 MHz                                | С                   | -   | -73  | -   | dBFS |  |  |
|                      |                               | f <sub>i</sub> = 15 MHz                                | С                   | -   | -72  | -   | dBFS |  |  |
| Total harmo          | nic distortion <sup>[5]</sup> |                                                        |                     |     |      |     |      |  |  |
| THD                  | total harmonic                | ADC1006S055H (f <sub>clk</sub> = 55 MH                 | Hz)                 |     |      |     |      |  |  |
|                      | distortion                    | f <sub>i</sub> = 4.43 MHz                              | С                   | -   | -68  | -   | dBFS |  |  |
|                      |                               | f <sub>i</sub> = 10 MHz                                | С                   | -   | -68  | -   | dBFS |  |  |
|                      |                               | f <sub>i</sub> = 15 MHz                                | С                   | -   | -68  | -   | dBFS |  |  |
|                      |                               | f <sub>i</sub> = 20 MHz                                | I                   | -   | -68  | -   | dBFS |  |  |
|                      |                               | ADC1006S070H (f <sub>clk</sub> = 70 MH                 | Hz)                 |     |      |     |      |  |  |
|                      |                               | f <sub>i</sub> = 4.43 MHz                              | С                   | -   | -67  | -   | dBFS |  |  |
|                      |                               | f <sub>i</sub> = 10 MHz                                | С                   | -   | -67  | -   | dBFS |  |  |
|                      |                               | f <sub>i</sub> = 15 MHz                                | С                   | -   | -66  | -   | dBFS |  |  |
| Thermal no           | ise                           |                                                        |                     |     |      |     |      |  |  |
| N <sub>th(RMS)</sub> | RMS thermal noise             | shorted input; SH = HIGH;<br>f <sub>clk</sub> = 55 MHz | С                   | -   | 0.12 | -   | LSB  |  |  |

### Table 6. Characteristics ...continued

 $V_{CCA} = V2$  to V44, V3 to V4 and V41 to V40 = 4.75 V to 5.25 V;  $V_{CCD} = V37$  to V38 and V15 to V17 = 4.75 V to 5.25 V;  $V_{CCO} = V33$  to V34 = 3.0 V to 3.6 V; AGND and DGND shorted together;  $T_{amb} = -40$  °C to +85 °C;  $V_{I(IN)(p-p)} - V_{I(INN)(p-p)} = 1.9$  V;  $V_{VREF} = V_{CCA3} - 1.75$  V;  $V_{I(cm)} = V_{CCA3} - 1.6$  V; typical values measured at  $V_{CCA} = V_{CCD} = 5$  V and  $V_{CCO} = 3.3$  V,  $T_{amb} = 25$  °C and  $C_L = 10$  pF; unless otherwise specified.

| Symbol               | Parameter                                         | Conditions                                       | Test <sup>[1]</sup> | Min | Тур               | Мах          | Unit                |  |  |
|----------------------|---------------------------------------------------|--------------------------------------------------|---------------------|-----|-------------------|--------------|---------------------|--|--|
| Signal-to-ne         | oise ratio <sup>[6]</sup>                         |                                                  |                     |     |                   |              |                     |  |  |
| S/N                  | signal-to-noise ratio                             | ADC1006S055H (f <sub>clk</sub> = 55 MH           | Hz)                 |     |                   |              |                     |  |  |
|                      |                                                   | f <sub>i</sub> = 4.43 MHz                        | С                   | -   | 60                | -            | dBFS                |  |  |
|                      |                                                   | f <sub>i</sub> = 10 MHz                          | С                   | -   | 60                | -            | dBFS                |  |  |
|                      |                                                   | f <sub>i</sub> = 15 MHz                          | С                   | -   | 60                | -            | dBFS                |  |  |
|                      |                                                   | f <sub>i</sub> = 20 MHz                          | I                   | -   | 59.5              | -            | dBFS                |  |  |
|                      |                                                   | ADC1006S070H (f <sub>clk</sub> = 70 MH           | Hz)                 |     |                   |              |                     |  |  |
|                      |                                                   | f <sub>i</sub> = 4.43 MHz                        | С                   | -   | 60                | -            | dBFS                |  |  |
|                      |                                                   | f <sub>i</sub> = 10 MHz                          | С                   | -   | 60                | -            | dBFS                |  |  |
|                      |                                                   | f <sub>i</sub> = 15 MHz                          | С                   | -   | 59                | -            | dBFS                |  |  |
| Spurious fre         | ee dynamic range; see                             | e Figure 7, 13 and 14                            |                     |     |                   |              |                     |  |  |
| SFDR                 | spurious free                                     | ADC1006S055H (f <sub>clk</sub> = 55 MH           | Ηz)                 |     |                   |              |                     |  |  |
|                      | dynamic range                                     | f <sub>i</sub> = 4.43 MHz                        | С                   | -   | 71                | -            | dBFS                |  |  |
|                      |                                                   | f <sub>i</sub> = 10 MHz                          | С                   | -   | 70                | -            | dBFS                |  |  |
|                      |                                                   | f <sub>i</sub> = 15 MHz                          | С                   | -   | 70                | -            | dBFS                |  |  |
|                      |                                                   | f <sub>i</sub> = 20 MHz                          |                     | -   | 70                | -            | dBFS                |  |  |
|                      |                                                   | ADC1006S070H (f <sub>clk</sub> = 70 MHz)         |                     |     |                   |              |                     |  |  |
|                      |                                                   | f <sub>i</sub> = 4.43 MHz                        | С                   | -   | 70                | -            | dBFS                |  |  |
|                      |                                                   | f <sub>i</sub> = 10 MHz                          | С                   | -   | 69                | -            | dBFS                |  |  |
|                      |                                                   | f <sub>i</sub> = 15 MHz                          | С                   | -   | 68                | -            | dBFS                |  |  |
| Effective nu         | umber of bits <sup>[7]</sup>                      |                                                  |                     |     |                   |              |                     |  |  |
| ENOB                 | effective number of                               | ADC1006S055H (f <sub>clk</sub> = 55 MH           | łz)                 |     |                   |              |                     |  |  |
|                      | bits                                              | f <sub>i</sub> = 4.43 MHz                        | С                   | -   | 9.5               | -            | bit                 |  |  |
|                      |                                                   | f <sub>i</sub> = 10 MHz                          | С                   | -   | 9.5               | -            | bit                 |  |  |
|                      |                                                   | f <sub>i</sub> = 15 MHz                          | С                   | -   | 9.5               | -            | bit                 |  |  |
|                      |                                                   | f <sub>i</sub> = 20 MHz                          | I                   | -   | 9.5               | -            | bit                 |  |  |
|                      |                                                   | ADC1006S070H (f <sub>clk</sub> = 70 MH           | Ηz)                 |     |                   |              |                     |  |  |
|                      |                                                   | f <sub>i</sub> = 4.43 MHz                        | С                   | -   | 9.5               | -            | bit                 |  |  |
|                      |                                                   | f <sub>i</sub> = 10 MHz                          | С                   | -   | 9.5               | -            | bit                 |  |  |
|                      |                                                   | f <sub>i</sub> = 15 MHz                          | С                   | -   | 9.4               | -            | bit                 |  |  |
| Intermodula          | ation; (f <sub>clk</sub> = 55 MHz; f <sub>i</sub> | = 20 MHz) <sup>[8]</sup>                         |                     |     |                   |              |                     |  |  |
| $\alpha_{\text{IM}}$ | intermodulation suppression                       |                                                  | С                   | -   | -69               | -            | dBFS                |  |  |
| IMD3                 | third-order<br>intermodulation<br>distortion      |                                                  | С                   | -   | -79               | -            | dBFS                |  |  |
| Bit error rat        | e (f <sub>clk</sub> = 55 MHz)                     |                                                  |                     |     |                   |              |                     |  |  |
| BER                  | bit error rate                                    | $f_i$ = 20 MHz; $V_I$ = $\pm 16$ LSB at code 512 | С                   | -   | 10 <sup>-14</sup> | -            | times/<br>sample    |  |  |
| 40010065055 0        | 70.3                                              |                                                  |                     |     |                   | © IDT 2012 A | All rights reserved |  |  |

### Table 6. Characteristics ...continued

 $V_{CCA} = V2 \text{ to } V44, V3 \text{ to } V4 \text{ and } V41 \text{ to } V40 = 4.75 \text{ V to } 5.25 \text{ V}; V_{CCD} = V37 \text{ to } V38 \text{ and } V15 \text{ to } V17 = 4.75 \text{ V to } 5.25 \text{ V}; V_{CCO} = V33 \text{ to } V34 = 3.0 \text{ V to } 3.6 \text{ V}; AGND \text{ and } DGND \text{ shorted together}; T_{amb} = -40 \degree C \text{ to } +85 \degree C; V_{(IN)(p-p)} - V_{I(INN)(p-p)} = 1.9 \text{ V}; V_{VREF} = V_{CCA3} - 1.75 \text{ V}; V_{I(cm)} = V_{CCA3} - 1.6 \text{ V}; \text{ typical values measured at } V_{CCA} = V_{CCD} = 5 \text{ V} \text{ and } V_{CCO} = 3.3 \text{ V}, T_{amb} = 25 \degree C \text{ and } C_L = 10 \text{ pF}; \text{ unless otherwise specified.}$ 

| Symbol                                   | Parameter                                      | Conditions | Test <sup>[1]</sup> | Min | Тур  | Max | Unit |
|------------------------------------------|------------------------------------------------|------------|---------------------|-----|------|-----|------|
| Timing (C <sub>L</sub>                   | Timing (C <sub>L</sub> = 10 pF) <sup>[9]</sup> |            |                     |     |      |     |      |
| t <sub>d(s)</sub>                        | sampling delay time                            |            | С                   | -   | 0.25 | 1   | ns   |
| t <sub>h(o)</sub>                        | output hold time                               |            | С                   | 4   | 6.4  | -   | ns   |
| t <sub>d(o)</sub>                        | output delay time                              |            | С                   | -   | 9.0  | 13  | ns   |
| 3-state output delay times; see Figure 4 |                                                |            |                     |     |      |     |      |
| t <sub>dZH</sub>                         | float to active HIGH delay time                |            | С                   | -   | 5.1  | 9.0 | ns   |
| t <sub>dZL</sub>                         | float to active LOW delay time                 |            | С                   | -   | 7.0  | 11  | ns   |
| t <sub>dHZ</sub>                         | active HIGH to float delay time                |            | С                   | -   | 9.7  | 14  | ns   |
| t <sub>dLZ</sub>                         | active LOW to float delay time                 |            | С                   | -   | 9.5  | 13  | ns   |

[1] D = guaranteed by design; C = guaranteed by characterization; I = 100 % industrially tested.

[2] The circuit has two clock inputs: CLK and CLKN. There are 5 modes of operation:

a) PECL mode 1: (DC level vary 1 : 1 with V<sub>CCD</sub>) CLK and CLKN inputs are at differential PECL levels.

- b) PECL mode 2: (DC level vary 1 : 1 with V<sub>CCD</sub>) CLK input is at PECL level and sampling is taken on the falling edge of the clock input signal. A DC level of 3.65 V has to be applied on CLKN decoupled to GND via a 100 nF capacitor.
- c) PECL mode 3: (DC level vary 1 : 1 with V<sub>CCD</sub>) CLKN input is at PECL level and sampling is taken on the rising edge of the clock input signal. A DC level of 3.65 V has to be applied on CLK decoupled to GND via a 100 nF capacitor.
- d) Differential AC driving mode 4: When driving the CLK input directly and with any AC signal of minimum 1 V (p-p) and with a DC level of 2.5 V, the sampling takes place at the falling edge of the clock signal. When driving the CLKN input with the same signal, sampling takes place at the rising edge of the clock signal. It is recommended to decouple the CLKN or CLK input to DGND via a 100 nF capacitor.
- e) TTL mode 1: CLK input is at TTL level and sampling is taken on the falling edge of the clock input signal. In that case CLKN pin has to be connected to the ground.
- [3] The ADC input range can be adjusted with an external reference connected to VREF pin. This voltage has to be referenced to V<sub>CCA</sub>; see Figure 12.
- [4] The -3 dB analog bandwidth is determined by the 3 dB reduction in the reconstructed output, the input being a full-scale sine wave.
- [5] Total Harmonic Distortion (THD) is obtained with the addition of the first five harmonics:

THD = 
$$20 \log \sqrt{\frac{(\alpha_{2H})^2 + (\alpha_{3H})^2 + (\alpha_{4H})^2 + (\alpha)^2 + (\alpha_{6H})^2}{(a_{1H})^2}}$$

where  $\alpha_{1H}$  is the fundamental harmonic referenced at 0 dB for a full-scale sine wave input; see Figure 6.

- [6] Signal-to-noise ratio (S/N) takes into account all harmonics above five and noise up to Nyquist frequency; see Figure 8.
- [7] Effective number of bits are obtained via a Fast Fourier Transform (FFT). The calculation takes into account all harmonics and noise up to half of the clock frequency (Nyquist frequency). Conversion to SIgnal-to\_Noise\_Distortion ratio (SINAD) is given by SINAD = ENOB × 6.02 + 1.76 dB; see Figure 5.
- [8] Intermodulation measured relative to either tone with analog input frequencies of 20 MHz and 20.1 MHz. The two input signals have the same amplitude and the total amplitude of both signals provides full-scale to the converter (-6 dB below full scale for each input signal). IMD3 is the ratio of the RMS value of either input tone to the RMS value of the worst case third order intermodulation product.
- [9] Output data acquisition: the output data is available after the maximum delay of t<sub>d(o)</sub>; see Figure 3.

## 11. Additional information relating to Table 6

| Table 7.     | Output coding with differential inputs (typical values to AGND);<br>$V_{i(IN)(p-p)} - V_{i(INN)(p-p)} = 1.9 V$ , $V_{VREF} = V_{CCA3} - 1.75 V$ |                               |              |                            |                                                     |  |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------|----------------------------|-----------------------------------------------------|--|
| Code         | V <sub>i(a)(p-p)</sub><br>(V)                                                                                                                   | V <sub>i(a)(p-p)</sub><br>(V) | IR           | Binary outputs<br>D9 to D0 | Two's complement<br>outputs <sup>[1]</sup> D9 to D0 |  |
| Underflow    | < 3.125                                                                                                                                         | > 4.075                       | 0            | 00 0000 0000               | 10 0000 0000                                        |  |
| 0            | 3.125                                                                                                                                           | 4.075                         | 1            | 00 0000 0000               | 10 0000 0000                                        |  |
| 1            | -                                                                                                                                               | -                             | 1            | 00 0000 0001               | 10 0000 0001                                        |  |
| $\downarrow$ | -                                                                                                                                               | -                             | $\downarrow$ | $\downarrow$               | $\downarrow$                                        |  |
| 511          | 3.6                                                                                                                                             | 3.6                           | 1            | 01 1111 1111               | 11 1111 1111                                        |  |
| $\downarrow$ | -                                                                                                                                               | -                             | $\downarrow$ | $\downarrow$               | $\downarrow$                                        |  |
| 1022         | -                                                                                                                                               | -                             | 1            | 11 1111 1110               | 01 1111 1110                                        |  |
| 1023         | 4.075                                                                                                                                           | 3.125                         | 1            | 11 1111 1111               | 01 1111 1111                                        |  |
| Overflow     | > 4.075                                                                                                                                         | < 3.125                       | 0            | 11 1111 1111               | 01 1111 1111                                        |  |

[1] Two's complement reference is inverted MSB.

| Table 8.         | Mode selection |                          |
|------------------|----------------|--------------------------|
| отс              | CE             | D0 to D9 and IR          |
| 0                | 0              | binary; active           |
| 1                | 0              | two's complement; active |
| X <sup>[1]</sup> | 1              | high-impedance           |

[1] X = don't care.

### Table 9. Sample-and-hold selection

| SH | Sample-and-hold         |
|----|-------------------------|
| 1  | active                  |
| 0  | inactive; tracking mode |













## Single 10 bits ADC, up to 55 MHz or 70 MHz



## Fig 11. Integral Non-Linearity (INL)









## Single 10 bits ADC, up to 55 MHz or 70 MHz

## 12. Application information

## 12.1 Application diagrams







## Single 10 bits ADC, up to 55 MHz or 70 MHz



## **12.2 Demonstration board**





## Single 10 bits ADC, up to 55 MHz or 70 MHz



### Fig 23. Printed-circuit board layout (top layer)



Single 10 bits ADC, up to 55 MHz or 70 MHz



## 12.3 Alternative parts

The following alternative parts are also available:

### Table 10. Alternative parts

| Type number | Description        |     | Sampling frequency |
|-------------|--------------------|-----|--------------------|
| ADC1206S040 | Single 12 bits ADC | [1] | 40 MHz             |
| ADC1206S055 | Single 12 bits ADC | [1] | 55 MHz             |
| ADC1206S070 | Single 12 bits ADC | [1] | 70 MHz             |

[1] Pin to pin compatible

## 12.4 Recommended companion chip

The recommended companion chip is the TDA9901 wideband differential digital controlled variable gain amplifier.

## **13. Support information**

## **13.1 Definitions**

## 13.1.1 Non-linearities

### 13.1.1.1 Integral Non-Linearity (INL)

It is defined as the deviation of the transfer function from a best fit straight line (linear regression computation). The INL of the code i is obtained from the equation:

$$INL(i) = \frac{V_I(i) - V_I(ideal)}{S}$$
(1)

where  $i = 0 \cdot (2^n - 1)$  and

S = slope of the ideal straight line = code width; i = code value.

### 13.1.1.2 Differential Non-Linearity (DNL)

It is the deviation in code width from the value of 1 LSB.

$$DNL(i) = \frac{V_I(i+1) - V_I(i)}{S} - 1$$
(2)

where  $i = 0 \cdot (2^n - 2)$ 

## 13.1.2 Dynamic parameters (single tone)

Figure 26 shows the spectrum of a full-scale input sine wave with frequency  $f_t$ , conforming to coherent sampling ( $f_t / f_s = M / N$ , where M is the number of cycles and N is number of samples, M and N being relatively prime), and digitized by the ADC under test.



**Remark:** In the following equations, P<sub>noise</sub> is the power of the terms which include the effects of random noise, non-linearities, sampling time errors, and 'quantization noise'.

### 13.1.2.1 Signal-to-Noise And Distortion (SINAD)

The ratio of the output signal power to the noise and distortion power for a given sample rate and input frequency, excluding the DC component:

$$SINAD \ [dB] = 10 \ log \left[ \frac{P_{signal}}{P_{noise + \ distortion}} \right]$$
(3)

## 13.1.2.2 Effective Number Of Bits (ENOB)

It is derived from SINAD and gives the theoretical resolution an ideal ADC would require to obtain the same SINAD measured on the real ADC. A good approximation gives: ENOB = (SINAD [dB] - (1.76))/(6.02)

## **13.1.2.3** Total Harmonic Distortion (THD)

The ratio of the power of the harmonics to the power of the fundamental. For k-1 harmonics the THD is:

$$THD \ [dB] = 10 \ log \left[\frac{P_{harmonics}}{P_{signal}}\right]$$

$$(4)$$

where  $P_{harmonics} = \alpha |_2^2 + \alpha |_3^2 + \alpha |_k^2$  and  $P_{signal} = \alpha |_1^2$ 

The value of k is usually 6 (i.e. calculation of THD is done on the first 5 harmonics).

### 13.1.2.4 Signal-to-Noise ratio (S/N)

The ratio of the output signal power to the noise power, excluding the harmonics and the DC component.

$$S/N [dB] = 10 log \left[\frac{P_{signal}}{P_{noise}}\right]$$
(5)

### 13.1.2.5 Spurious Free Dynamic Range (SFDR)

The number SFDR specifies available signal range as the spectral distance between the amplitude of the fundamental and the amplitude of the largest spurious (harmonic and non-harmonic), excluding DC component.

$$SFDR \ [dB] = 20 \ \log \frac{\alpha_1}{max(s)} \tag{6}$$

## 13.1.3 Intermodulation distortion

## 13.1.3.1 Spectral analysis (dual-tone)



From a dual-tone input sinusoid ( $f_{t1}$  and  $f_{t2}$ , these frequencies being chosen according to the coherence criterion), the intermodulation distortion products IMD2 and IMD3 (respectively, 2nd and 3rd-order components) are defined, as follows.

### 13.1.3.2 IMD2 (IMD3)

The ratio of the RMS value of either tone to the RMS value of the worst second (third) order intermodulation product.

The total IMD is given by:

$$IMD \ [dB] = 10 \ log \left[\frac{P_{intermod}}{P_{signal}}\right]$$

where,

$$P_{intermod} = a \Big|_{im}^{2} (f_{t1} - f_{t2}) - a \Big|_{im}^{2} (f_{t1} + f_{t2}) + a \Big|_{im}^{2} (f_{t1} - 2f_{t2}) + a \Big|_{im}^{2} (f_{t1} + 2f_{t2}) + a \Big|_{im}^{2} (2f_{t1} - f_{t2}) + a$$

$$P_{signal} = a^2(f_{tl}) + a^2(f_{t2})$$
 and

 $a\Big|_{im}^{2}(f_{t})$  is the power in the intermodulation component at frequency  $f_{t}$ .

## 13.1.4 Noise Power Ratio (NPR)

When using a notch-filtered broadband white-noise generator as the input to the ADC under test, the NPR is defined as the ratio of the average out-of-notch to the in-notch power spectral density magnitudes for the FFT spectrum of the ADC output sample set.

## Single 10 bits ADC, up to 55 MHz or 70 MHz

## 14. Package outline



## Fig 28. Package outline SOT307-2 (QFP44)

## **15. Revision history**

| Table 11. Revision histo | ory                                                   |                                                          |               |                   |
|--------------------------|-------------------------------------------------------|----------------------------------------------------------|---------------|-------------------|
| Document ID              | Release date                                          | Data sheet status                                        | Change notice | Supersedes        |
| ADC1006S055_070_3        | 20120702                                              | Product data sheet                                       | -             | ADC1006S055_070_2 |
| ADC1006S055_070_2        | 20080812                                              | Product data sheet                                       | -             | ADC1006S055_070_1 |
| Modifications:           | <ul><li>Corrections m</li><li>Corrections m</li></ul> | nade to titles in Figure 13 and the to note in Figure 4. | 14.           |                   |
| ADC1006S055_070_1        | 20080611                                              | Product data sheet                                       | -             | -                 |

## **16. Contact information**

For more information or sales office addresses, please visit: http://www.idt.com

Single 10 bits ADC, up to 55 MHz or 70 MHz

## 17. Contents

| 1    | General description                           |
|------|-----------------------------------------------|
| 2    | Features 1                                    |
| 3    | Applications                                  |
| 4    | Quick reference data 2                        |
| 5    | Ordering information 2                        |
| 6    | Block diagram 3                               |
| 7    | Pinning information 4                         |
| 7.1  | Pinning                                       |
| 7.2  | Pin description 4                             |
| 8    | Limiting values 5                             |
| 9    | Thermal characteristics 6                     |
| 10   | Characteristics 6                             |
| 11   | Additional information relating to Table 6 12 |
| 12   | Application information                       |
| 12.1 | Application diagrams 19                       |
| 12.2 | Demonstration board 21                        |
| 12.3 | Alternative parts 24                          |
| 12.4 | Recommended companion chip                    |

| 13       | Support information                    | 25 |
|----------|----------------------------------------|----|
| 13.1     | Definitions                            | 25 |
| 13.1.1   | Non-linearities                        | 25 |
| 13.1.1.1 | Integral Non-Linearity (INL)           | 25 |
| 13.1.1.2 | Differential Non-Linearity (DNL)       | 25 |
| 13.1.2   | Dynamic parameters (single tone)       | 25 |
| 13.1.2.1 | Signal-to-Noise And Distortion (SINAD) | 26 |
| 13.1.2.2 | Effective Number Of Bits (ENOB)        | 26 |
| 13.1.2.3 | Total Harmonic Distortion (THD)        | 26 |
| 13.1.2.4 | Signal-to-Noise ratio (S/N)            | 26 |
| 13.1.2.5 | Spurious Free Dynamic Range (SFDR)     | 26 |
| 13.1.3   | Intermodulation distortion             | 27 |
| 13.1.3.1 | Spectral analysis (dual-tone)          | 27 |
| 13.1.3.2 | IMD2 (IMD3)                            | 27 |
| 13.1.4   | Noise Power Ratio (NPR)                | 27 |
| 14       | Package outline                        | 28 |
| 15       | Revision history                       | 29 |
| 16       | Contact information                    | 29 |
| 17       | Contents                               | 30 |