

# 3-Channel Low-Power EDTV/SDTV Video Line Driver With Low-Pass Filters

## **FEATURES**

- Single Supply: 2.85 V to 5 V
- Low Total Supply Current = 4.5 mA (max)
- Low Power Mode: 5 μW (max)
- Integrated DAC Reconstruction Filters
- Video Line Driver Outputs with 6 dB Gain
- Rail-to-Rail Output
- RoHS Compliant 9-Pin Wafer Scale Package

## **APPLICATIONS**

- Personal Media Players
- Digital Cameras
- Cellular Phone Video Output Buffering
- USB/Portable Low Power Video Buffering

## DESCRIPTION

The THS7318 is a very low power single-supply 3 channel device designed to process Y',  $P'_B$ ,  $P'_R$  enhanced definition TV and Y', C', and CVBS standard definition TV signals. It integrates circuitry to perform signal processing commonly required in video output applications.

All channels incorporate 3<sup>rd</sup>-order 20-MHz Butterworth DAC reconstruction filters designed for video systems with 54 MSPS DAC sampling rates like NTSC/PAL 480p/576p EDTV and 480i/576i SDTV video.

Rail-to-Rail output drivers on all channels allow for both ac and dc coupled outputs.

The low quiescent current makes it an excellent choice for USB powered or portable video applications.

The THS7318 is available in a 9-pin NanoFree<sup>TM</sup> wafer scale package. It is specified for operation from  $-40^{\circ}$ C to  $+85^{\circ}$ C.



## THS7318 BLOCK DIAGRAM

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. NanoFree is a trademark of Texas Instruments.

# THS7318

#### SLOS517C-JANUARY 2007-REVISED DECEMBER 2007





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                  |                                                            | VALUE                   | UNIT |  |
|------------------|----------------------------------|------------------------------------------------------------|-------------------------|------|--|
| $V_{SS}$         | Supply voltage, $V_{S+}$ to GND  | Supply voltage, V <sub>S+</sub> to GND                     |                         |      |  |
| VI               | Input voltage                    |                                                            | -0.4 to V <sub>S+</sub> | V    |  |
| I <sub>O</sub>   | Output current                   |                                                            | ±100                    | mA   |  |
|                  | Continuous power dissipation     | See Dissipation Rating Table                               |                         |      |  |
| т                | Maximum junction temperature     | Any condition <sup>(2)</sup>                               | 150                     | °C   |  |
| IJ               |                                  | Continuous operation, long term reliability <sup>(3)</sup> | 125                     | °C   |  |
| T <sub>stg</sub> | Storage temperature range        |                                                            | -65 to 150              | °C   |  |
| T <sub>A</sub>   | Ambient operating temperature ra | inge                                                       | -40 to 85               | °C   |  |
|                  |                                  | НВМ                                                        | 2000                    | V    |  |
|                  | ESD ratings                      | CDM                                                        | 1500                    | V    |  |
|                  |                                  | MM                                                         | 200                     | V    |  |

(1) Stresses above those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied Exposure to absolute maximum rated conditions for extended periods may degrade device reliability.

(2) The absolute maximum junction temperature under any condition is limited by the constraints of the silicon process.

(3) The absolute maximum junction temperature for continuous operation is limited by the package constraints. Operation above this temperature may result in reduced reliability and/or lifetime of the device.

#### DISSIPATION RATINGS<sup>(1)</sup>

| PACKAGE | θ <sub>JC</sub><br>(°C/W) |        | POWER RATING <sup>(2)</sup><br>(T <sub>J</sub> = 125°C) |                       |  |  |
|---------|---------------------------|--------|---------------------------------------------------------|-----------------------|--|--|
|         | (°C/W)                    | (°C/W) | T <sub>A</sub> = 25°C                                   | T <sub>A</sub> = 70°C |  |  |
| YZF     | 38                        | 105    | 950 mW                                                  | 428 mW                |  |  |

(1) This data was taken with the JEDEC High-K test PCB.

(2) Power rating is determined with a junction temperature of 125°C. This is the point where distortion starts to substantially increase and long-term reliability starts to be reduced. Thermal management of the final PCB should strive to keep the junction temperature at or below 125°C for best performance and reliability.

## **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                 |                | MIN  | MAX | UNIT |
|-----------------|----------------|------|-----|------|
| V <sub>S+</sub> | Supply voltage | 2.85 | 5   | V    |



#### PACKAGING/ORDERING INFORMATION

| PACKAGED DEVICES | PACKAGE TYPE <sup>(1)</sup> | PART CODE | TRANSPORT MEDIA,<br>QUANTITY |
|------------------|-----------------------------|-----------|------------------------------|
| THS7318YZFT      | Water Seele Opin            | BYR       | Tape and Reel, 250           |
| THS7318YZFR      | Wafer Scale 9-pin           | BIN       | Tape and Reel, 3000          |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.

#### NanoFree<sup>™</sup> Placement and Removal Procedures

These procedures are generic guidelines to rework NanoFree<sup>™</sup> packages assembled on a 0.056-inch thick FR4 board. It's recommended to modify heating profiles for different board thicknesses and equipment used. The assembly process recommended below should be used with a new device. Do not reuse the part after it is removed.

Air-Vac Engineering (www.air-vac-eng.com) has established NanoFree<sup>™</sup> reflow profiles for their Hot Gas (convection) rework equipment DRS-24NC. The NMX090DVG nozzle is recommended for use with the YZF package. Customers can use other comparable hot gas (convection) equipment and tooling.

#### Placement

- 1. Apply flux paste to component
- 2. Align device over pads
- 3. Place device on board. Care must be taken to prevent over-travel during placement which may damage the part or vacuum tip.
- 4. Raise nozzle 0.05"
- 5. Preheat board to 90°C, nozzle warming up 20% air flow, 125°C
- 6. Soak Stage—20% air flow, 225°C, 90 seconds
- 7. Ramp Stage—20% air flow, 335°C, 30 seconds
- 8. Reflow Stage-25% air flow, 370°C, 65 seconds
- 9. Cool down Stage—40% air flow, 25°C, 50 seconds

#### Removal

- 1. Apply flux paste to component
- 2. Align Nozzle over part to be removed
- 3. Maintain nozzle 0.050"over device. Care must be taken to prevent over-travel of the vacuum tip which may damage the part or vacuum tip when measuring this distance.
- 4. Preheat board to 90°C, nozzle warming up 20% air flow, 125°C
- 5. Soak Stage—20% air flow, 225°C, 90 seconds
- 6. Ramp Stage—20% air flow, 335°C, 30 seconds
- 7. Reflow Stage-25% air flow, 370°C, 65 seconds
- 8. Enable Vacuum at the end of the reflow cycle, lower vacuum nozzle, and remove part
- 9. Cool down Stage-40% air flow, 25°C, 50 seconds
- 10. Turn off the vacuum and remove part from nozzle.
- 11. Care should be used if the device is to be returned to TI for failure analysis. Using any metal tweezers or rough handling can damage the part, and render it un-analyzable.



## ELECTRICAL CHARACTERISTICS

 $V_{S+}$  = 3.3V, 27°C, Y' and P'<sub>R</sub> / C' channels:  $R_L$  = 150  $\Omega$  and  $C_L$  = 6.2 pF to GND P'<sub>B</sub> / CVBS channel: 75  $\Omega$  and  $C_L$  = 6.2 pF to GND (unless otherwise noted)

|                                | PARAMETER                                       | TEST CONDITIONS                                              | MIN  | ТҮР   | МАХ  | UNIT  | TEST<br>LEVEL <sup>(1)</sup> |
|--------------------------------|-------------------------------------------------|--------------------------------------------------------------|------|-------|------|-------|------------------------------|
| DC CH                          | ARACTERISTICS                                   |                                                              |      |       |      |       |                              |
| $V_{SS}$                       | Supply voltage range                            |                                                              | 2.85 | 3.3   | 5    | V     | В                            |
| lq                             | Quiescent supply current                        | EN = High                                                    | 2.8  | 3.5   | 4.5  | mA    | А                            |
| $V_{SD}$                       | Shutdown supply current                         | EN = Low                                                     |      | 0.150 | <1   | μA    | А                            |
|                                | Output DC level shift voltage                   | All channels                                                 | 110  | 150   | 200  | mV    | А                            |
|                                | Input biog ourrent                              | Y' and P' <sub>B</sub> / CVBS channels                       | -100 | -160  | -240 | nA    | А                            |
|                                | Input bias current                              | P' <sub>R</sub> / C' channel                                 | -170 | -280  | -415 | nA    | А                            |
|                                | Input resistance / capacitance                  |                                                              |      | 2.4/1 |      | MΩ/pF | С                            |
|                                | Voltage gain                                    |                                                              | 1.98 | 2     | 2.02 | V/V   | А                            |
|                                | Channel to Channel Gain Match                   | All Channels                                                 |      | ±0.14 | ±1   | %     | А                            |
| PSRR                           | Power supply rejection                          | DC                                                           | 47   |       |      | dB    | А                            |
|                                |                                                 | Y' and P' <sub>R</sub> / C' channel, 150 $\Omega$ to GND     | 2.85 | 2.96  |      | V     | А                            |
| V <sub>OH</sub>                | Output voltage swing high                       | $P'_B$ / CVBS channel, 50 $\Omega$ to GND                    | 2.6  | 2.9   |      | V     | А                            |
|                                | P' <sub>B</sub> output high minus output offset | At V_{s+} = 3.135 V, P'_B / CVBS channel, 50 $\Omega$ to GND | 2.3  | 2.65  |      | V     | А                            |
|                                |                                                 | Y' and P' <sub>R</sub> / C' channel                          |      | 70    |      | mA    | С                            |
|                                | Output short-circuit current                    | P' <sub>B</sub> / CVBS channel                               |      | 100   |      | mA    | С                            |
|                                |                                                 | EN = Low                                                     |      |       | <1   | μA    | А                            |
|                                | Max current into EN pin                         | EN = High                                                    |      |       | <1   | μA    | А                            |
|                                | Disable threshold                               | Low = off                                                    |      |       | 0.6  | V     | А                            |
|                                | Enable threshold                                | High = on                                                    | 2.1  |       |      | V     | А                            |
|                                | Output impedance in shutdown                    | EN = Low                                                     |      | 20    |      | kΩ    | С                            |
| AC PE                          | RFORMANCE                                       |                                                              |      |       |      |       |                              |
|                                | 0.1 dB Bandwidth                                | Relative to 1 MHz                                            |      | 11    |      | MHz   | С                            |
|                                | ±1.0 dB Bandwidth                               | Relative to 1 MHz                                            | 14   | 17    |      | MHz   | А                            |
|                                | -3 dB Bandwidth                                 | Relative to 1 MHz                                            | 17   | 20    |      | MHz   | В                            |
|                                | Normalized stop band gain                       | f = 43 MHz, Relative to 1 MHz                                |      | -21   | -12  | dB    | А                            |
|                                | Differential gain                               | NTSC and PAL                                                 |      | 0.05  |      | %     | С                            |
|                                | Differential phase                              | NTSC and PAL                                                 |      | 0.03  |      | deg   | С                            |
|                                | Group delay variation                           | f = 11 MHz w/ref to 1 MHz                                    | 1    | 4     |      | ns    | С                            |
|                                | Signal to noise ratio                           | V <sub>OUT</sub> = 2-V <sub>PP</sub> sine wave               |      | 62    |      | dB    | С                            |
| t <sub>r</sub> /t <sub>f</sub> | Rise / fall time                                | $V_{OUT} = 2$ -V step                                        |      | 20    |      | ns    | С                            |
|                                | Positive/ negative slew rate                    | V <sub>OUT</sub> = 2-V step                                  | 1    | 80    |      | V/µs  | С                            |
|                                | THD at 1MHz                                     | At 1MHz, 2 V <sub>PP</sub>                                   |      | 73    |      | dBc   | C                            |

(1) Test levels:

4

A) 100% tested at 25°C. Over-temperature limits set by characterization and simulation.

B) Limits set by characterization and simulation.

C) Typical value only for information.





#### **TERMINAL FUNCTIONS**

| COL. | ROW | PIN NAME                        | DESCRIPTION                                                                                                                                      |
|------|-----|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | С   | Y' IN                           | Luma input                                                                                                                                       |
| 1    | В   | P <sub>B</sub> ' IN / CVBS IN   | Component video input / composite video input                                                                                                    |
| 1    | А   | P <sub>R</sub> ' IN / C' IN     | Component video input / chroma input                                                                                                             |
| 2    | С   | V <sub>s+</sub>                 | Positive power supply input                                                                                                                      |
| 2    | В   | EN                              | Enable input. Logic high enables part. Logic low disables part. To insure proper operation, this pin must be driven and cannot be left floating. |
| 2    | А   | GND                             | Ground reference pin for all internal circuitry                                                                                                  |
| 3    | С   | Y' OUT                          | Luma output                                                                                                                                      |
| 3    | В   | P <sub>B</sub> ' OUT / CVBS OUT | Component video output / composite video output                                                                                                  |
| 3    | А   | P <sub>R</sub> ' OUT / C' OUT   | Component video output / chroma output                                                                                                           |



### THS7318 DESCRIPTION

The THS7318 is an integrated analog video processor designed with integrated Butterworth filters and video line driver amplifiers to provide the analog signal conditioning required for EDTV signals in portable video applications.

The device accepts 3 inputs; Y' (Luma),  $P'_B / CVBS$  (analog color difference with blue emphasis / composite video) and  $P'_R / C'$  (analog color difference with red emphasis / chroma), and provides 3 filtered and amplified outputs; Y',  $P'_B / CVBS$  and  $P'_R / C'$ .

The following are detailed descriptions of each channel.

#### **CHANNEL DESCRIPTIONS**

All channels are comprised of DC offset, 3rd order Butterworth low pass filter, and output buffer amplifier. All channels are same except the Y' and  $P'_{R} / C'$  output amplifiers are designed to drive one doubly terminated 75 $\Omega$  video line and the  $P'_{B} / CVBS$  output amplifier is designed to drive two doubly terminated 75 $\Omega$  video lines. Even under the fault condition where one of the video lines is shorted, the  $P'_{B} / CVBS$  output amplifier is capable of full video performance on the properly terminated output.

#### **DC Offset**

The DC offset circuit is used to insure the output is not driven into saturation and video signal is not compressed. The nominal output offset caused by this circuit is 150 mV.

#### 3<sup>rd</sup> Order Butterworth Low Pass Filter

To reduce DAC images that cause aberrations in the video display, a 3<sup>rd</sup> order Butterworth low pass filter is inserted in the signal path. This DAC reconstruction filter is designed for video systems with 54 MSPS DAC sampling rates like NTSC/PAL 480p/576p EDTV and 480i/576i SDTV video, with nominal 0.1-dB flatness to 11 MHz, -3-dB bandwidth of 20 MHz, and 20 dB attenuation at 43 MHz.

#### **Output Buffer Amplifier**

The output buffer amplifiers are designed for a gain of 6 dB. The Y' and P'<sub>R</sub> / C' output amplifiers are designed to drive one doubly terminated 75 $\Omega$  video line and the P'<sub>B</sub> / CVBS output amplifier is designed to drive two doubly terminated 75 $\Omega$  video lines. Even under the fault condition where one of the video lines is shorted, the P'<sub>B</sub> / CVBS output amplifier is capable of full video performance on the properly terminated output.











## **MECHANICAL DATA**



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. NanoFree™ package configuration.
  - D. Reference Product Data Sheet for array population.
  - 3 x 3 matrix pattern is shown for illustration only.
  - E. This package contains lead-free balls. Refer to YEF (Drawing #4204181) for tin-lead (SnPb) balls.

#### Figure 3. YZF Ball Grid Array Package Dimensions (in mm)



11-Apr-2013

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        |                  | (3)                |              | (4)               |         |
| THS7318YZFR      | ACTIVE | DSBGA        | YZF     | 9    | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | BYR               | Samples |
| THS7318YZFT      | ACTIVE | DSBGA        | YZF     | 9    | 250  | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | BYR               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| THS7318YZFR                 | DSBGA           | YZF                | 9 | 3000 | 180.0                    | 8.4                      | 1.65       | 1.65       | 0.81       | 4.0        | 8.0       | Q1               |
| THS7318YZFT                 | DSBGA           | YZF                | 9 | 250  | 180.0                    | 8.4                      | 1.65       | 1.65       | 0.81       | 4.0        | 8.0       | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

6-May-2016



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| THS7318YZFR | DSBGA        | YZF             | 9    | 3000 | 220.0       | 220.0      | 34.0        |
| THS7318YZFT | DSBGA        | YZF             | 9    | 250  | 220.0       | 220.0      | 34.0        |

# **MECHANICAL DATA**



- B. This drawing is subject to change without notice.
- C. NanoFree™ package configuration.

NanoFree is a trademark of Texas Instruments.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ctivity                       |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated