

## ESDAVLC8-1BM2, ESDAVLC8-1BT2

# Single line low capacitance Transil<sup>TM</sup>, transient surge voltage suppressor (TVS) for ESD protection

Datasheet - production data



#### **Features**

- Single line bidirectional protection
- Breakdown voltage V<sub>BR</sub> = 8.5 V min.
- Very low capacitance = 4.5 pF at 0 V
- Lead-free packages
- ECOPACK®2 compliant packages

#### **Applications**

Where transient overvoltage protection in ESD sensitive equipment is required, such as:

- Computers
- Printers
- Communication systems
- Cellular phone handsets and accessories
- Video equipment

#### **Benefits**

- Very low capacitance for optimized data integrity
- Very low reverse current < 50 nA</li>
- Low PCB space consumption: 0.6 mm² max.
- High reliability offered by monolithic integration

#### Complies with the following standards

- IEC 61000-4-2 (exceeds level 4)
  - 17 kV (air discharge)
  - 17 kV (contact discharge)
- MIL STD 883G Method 3015-7: class 3
  - Human body model

#### **Description**

The ESDAVLC8-1BM2 (SOD882) and ESDAVLC8-1BT2 (SOD882T) are bidirectional single-line TVS diodes designed to protect data lines or other I/O ports against ESD transients.

These devices are ideal for applications where both printed circuit board space and power absorption capability are required.

Figure 1: Functional diagram



8

TM: Transil is a trademark of STMicroelectronics

2/12

#### 1 Characteristics

Table 1: Absolute maximum ratings (T<sub>amb</sub> = 25 °C)

| Symbol          |                                                          | Value                                 | Unit |    |  |
|-----------------|----------------------------------------------------------|---------------------------------------|------|----|--|
|                 |                                                          | IEC 61000-4-2:                        |      |    |  |
| V <sub>PP</sub> | Peak pulse voltage                                       | Contact discharge                     | 17   | kV |  |
| VPP             |                                                          | Air discharge                         | 17   | ۲V |  |
|                 |                                                          | MIL STD 883G - Method 3015-7: class 3 | 25   |    |  |
| P <sub>PP</sub> | Peak pulse power $8/20\mu s$ , $T_j$ initial = $T_{amb}$ |                                       | 30   | W  |  |
| I <sub>PP</sub> | Peak pulse current 8/20µs                                |                                       | 1.3  | Α  |  |
| TOP             | Operating junction tem                                   | -55 to +150                           |      |    |  |
| $T_{stg}$       | Storage temperature r                                    | -65 to +150                           | °C   |    |  |
| T∟              | Maximum lead temper                                      | 260                                   |      |    |  |

Figure 2: Electrical characteristics (definitions)



Table 2: Electrical characteristics (T<sub>amb</sub> = 25 °C)

| Symbol          | Test condition                                           | Min. | Тур. | Max. | Unit |
|-----------------|----------------------------------------------------------|------|------|------|------|
| M               | From I/O1 to I/O2, I <sub>R</sub> = 1 mA direct          | 14.5 | 17   |      | V    |
| $V_{BR}$        | From I/O2 to I/O1, I <sub>R</sub> = 1 mA reverse         |      | 11   |      | V    |
| I <sub>RM</sub> | V <sub>RM</sub> = 3 V                                    |      |      | 50   | nA   |
| R <sub>d</sub>  | Square pulse, $I_{PP} = 1 \text{ A}$ , $t_P = 2.5 \mu s$ |      | 2    |      | Ω    |
| Cline           | F = 1 MHz, V <sub>R</sub> = 0 V                          |      | 4.5  | 5.5  | pF   |

DocID16937 Rev 3

#### **Characteristics (curves)**

Figure 3: Relative variation of peak pulse power versus initial junction temperature



Figure 4: Junction capacitance versus reverse voltage applied (typical values, direct and reverse)



Figure 5: Peak pulse power versus exponential pulse duration (direct)



Figure 6: Peak pulse power versus exponential pulse duration (reverse)



Figure 7: Clamping voltage versus peak pulse current (typical values, exponential waveform, direct)



Figure 8: Clamping voltage versus peak pulse current (typical values, exponential waveform, reverse)













577

# 2 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark.

## 2.1 SOD882 package information

Figure 15: SOD882 package outline

Table 3: SOD882 package mechanical data

|      | Dimensions  |      |      |        |       |       |
|------|-------------|------|------|--------|-------|-------|
| Ref. | Millimeters |      |      | Inches |       |       |
|      | Min.        | Тур. | Max. | Min.   | Тур.  | Max.  |
| Α    | 0.40        | 0.47 | 0.50 | 0.016  | 0.019 | 0.020 |
| A1   | 0.00        |      | 0.05 | 0.000  |       | 0.002 |
| b1   | 0.45        | 0.50 | 0.55 | 0.018  | 0.020 | 0.022 |
| b2   | 0.45        | 0.50 | 0.55 | 0.018  | 0.020 | 0.022 |
| D    | 0.55        | 0.60 | 0.65 | 0.022  | 0.024 | 0.026 |
| E    | 0.95        | 1.00 | 1.05 | 0.037  | 0.039 | 0.041 |
| е    | 0.60        | 0.65 | 0.70 | 0.024  | 0.026 | 0.028 |
| L1   | 0.20        | 0.25 | 0.30 | 0.008  | 0.010 | 0.012 |
| L2   | 0.20        | 0.25 | 0.30 | 0.008  | 0.010 | 0.012 |





Product marking may be rotated by multiples of 90° for assembly plant differentiation. In no case should this product marking be used to orient the component for its placement on a PCB. Only pin 1 mark is to be used for this purpose.

Bar indicates Pin 1 2.0 ± 0.05 4.0 ± 0.10

1 0.20 ± 0.05

1 0.66 ± 0.05

All dimensions in mm

User direction of unreeling

Figure 18: SOD882 tape and specifications

# 2.2 SOD882T package information

Figure 19: SOD882T package outline



Table 4: SOD882T package mechanical data

|                  | Dimensions |      |        |       |       |       |
|------------------|------------|------|--------|-------|-------|-------|
| Ref. Millimeters |            |      | Inches |       |       |       |
|                  | Min.       | Тур. | Max.   | Min.  | Тур.  | Max.  |
| Α                | 0.30       |      | 0.40   | 0.012 |       | 0.016 |
| A1               | 0.00       |      | 0.05   | 0.000 |       | 0.002 |
| b1               | 0.45       | 0.50 | 0.55   | 0.018 | 0.020 | 0.022 |
| b2               | 0.45       | 0.50 | 0.55   | 0.018 | 0.020 | 0.022 |
| D                | 0.55       | 0.60 | 0.65   | 0.022 | 0.024 | 0.026 |
| E                | 0.95       | 1.00 | 1.05   | 0.037 | 0.039 | 0.041 |
| е                | 0.60       | 0.65 | 0.70   | 0.024 | 0.026 | 0.028 |
| L1               | 0.20       | 0.25 | 0.30   | 0.008 | 0.010 | 0.012 |
| L2               | 0.20       | 0.25 | 0.30   | 0.008 | 0.010 | 0.012 |





Product marking may be rotated by multiples of 90° for assembly plant differentiation. In no case should this product marking be used to orient the component for its placement on a PCB. Only pin 1 mark is to be used for this purpose.

0.20 ± 0.05

Bar indicates Pin 1

0.20 ± 0.05

4.0 ± 0.1

0.47 ± 0.05

All dimensions in mm

User direction of unreeling

Figure 22: SOD882T tape and specifications

### 3 Recommendation on PCB assembly

#### 3.1 Stencil opening design

- 1. General recommendation on stencil opening design
  - a. Stencil opening dimensions: L (Length), W (Width), T (Thickness).
- 2. General design rule
  - a. Stencil thickness (T) = 75  $\sim$  125  $\mu$ m
  - b. Aspect ratio =  $\frac{W}{T} \ge 1.5$
  - c. Aspect area =  $\frac{L \times W}{2T(L+W)} \ge 0.66$
- 3. Reference design
  - a. Stencil opening thickness: 100 µm
  - b. Stencil opening for central exposed pad: Opening to footprint ratio is 50%.
  - c. Stencil opening for leads: Opening to footprint ratio is 90%.





## 3.2 Solder paste

- 1. Halide-free flux qualification ROL0 according to ANSI/J-STD-004.
- 2. "No clean" solder paste is recommended.
- 3. Offers a high tack force to resist component movement during high speed.
- 4. Solder paste with fine particles: powder particle size is 20-45 μm.

#### 3.3 **Placement**

- Manual positioning is not recommended.
- It is recommended to use the lead recognition capabilities of the placement system, not the outline centering
- 3. Standard tolerance of ±0.05 mm is recommended.
- 3.5 N placement force is recommended. Too much placement force can lead to squeezed out solder paste and cause solder joints to short. Too low placement force can lead to insufficient contact between package and solder paste that could cause open solder joints or badly centered packages.
- To improve the package placement accuracy, a bottom side optical control should be 5. performed with a high resolution tool.
- 6. For assembly, a perfect supporting of the PCB (all the more on flexible PCB) is recommended during solder paste printing, pick and place and reflow soldering by using optimized tools.

#### 3.4 PCB design preference

- To control the solder paste amount, the closed via is recommended instead of open
- The position of tracks and open vias in the solder area should be well balanced. The symmetrical layout is recommended, in case any tilt phenomena caused by asymmetrical solder paste amount due to the solder flow away.

#### 3.5 Reflow profile

Figure 25: ST ECOPACK® recommended soldering reflow profile for PCB mounting





Minimize air convection currents in the reflow oven to avoid component movement.



Maximum soldering profile corresponds to the latest IPC/JEDEC J-STD-020.

10/12 DocID16937 Rev 3

# 4 Ordering information

Figure 26: Ordering information scheme



**Table 5: Ordering information** 

| Order code    | Marking <sup>(1)</sup> | Package | Weight  | Base qty. | Delivery mode |
|---------------|------------------------|---------|---------|-----------|---------------|
| ESDAVLC8-1BM2 | I                      | SOD882  | 0.92 mg | 12000     | Tape and reel |
| ESDAVLC8-1BT2 | J                      | SOD882T | 0.76 mg | 12000     | Tape and reel |

#### Notes

(1) The marking can be rotated by multiples of 90° to differentiate assembly location

# 5 Revision history

**Table 6: Document revision history** 

| Date        | Revision | Changes                                                                                                                                           |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 22-Jan-2010 | 1        | Initial release.                                                                                                                                  |
| 08-Jun-2012 | 2        | Updated Figure 11, Figure 12, Figure 16, Figure 19, Figure 20, and added Figure 23. Updated Table 3 and Table 4. Updated note on page 7, 8 and 13 |
| 18-Nov-2016 | 3        | Cover image updated.                                                                                                                              |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics - All rights reserved

