

# DUAL 1:5 LOW-JITTER, ANY-FORMAT BUFFER/ LEVEL TRANSLATOR (<1.25 GHz)

#### **Features**

- 2 independent banks of 5x differential outputs
- Ultra-low additive jitter: 45 fs rms
- Wide frequency range: dc to 1.25 GHz
- Any-format input with pin selectable output formats: LVPECL, Low Power LVPECL, LVDS, CML, HCSL, LVCMOS
- Asynchronous output enable
- Low output-output skew: <70 ps

- Output clock division: /1, /2, /4 (dc to 725 MHz for /2 and /4)
- Independent V<sub>DD</sub> and V<sub>DDO</sub>: 1.8/2.5/3.3 V
- Excellent power supply noise rejection (PSRR)
- Small size: 44-QFN (7 mm x 7 mm)
- RoHS compliant, Pb-free
- Industrial temperature range: -40 to +85 °C



## **Applications**

- High-speed clock distribution
- Ethernet switch/router
- Optical Transport Network (OTN)
- SONET/SDH
- PCI Express Gen 1/2/3
- Storage
- Telecom
- Industrial
- Servers
- Backplane clock distribution

## **Description**

The Si53313 is an ultra low jitter dual 1:5 differential buffer with pin-selectable output clock signal format and divider selection. The Si53313 utilizes Skyworks Solutions' advanced CMOS technology to fanout clocks from dc to 1.25 GHz with guaranteed low additive jitter, low skew, and low propagation delay variability. The Si53313 features minimal cross-talk and provides superior supply noise rejection, simplifying low jitter clock distribution in noisy environments. Independent core and output bank supply pins provide integrated level translation without the need for external circuitry.

## **Functional Block Diagram**





Patents pending

# Si53313

# TABLE OF CONTENTS

| Section                                  | Page |
|------------------------------------------|------|
| 1. Electrical Specifications             |      |
| 2. Functional Description                |      |
| 2.1. Universal, Any-Format Input         |      |
| 2.2. Input Bias Resistors                |      |
| 2.3. Voltage Reference (VREF)            |      |
| 2.4. Universal, Any-Format Output Buffer |      |
| 2.5. Flexible Output Divider             |      |
| 2.6. Output Enable Logic                 |      |
| 2.7. Power Supply (VDD and VDDOX)        |      |
| 2.8. Output Clock Termination Options    |      |
| 2.9. AC Timing Waveforms                 |      |
| 2.10. Typical Phase Noise Performance    | 20   |
| 2.11. Input Mux Noise Isolation          |      |
| 2.12. Power Supply Noise Rejection       |      |
| 3. Pin Description: 44-Pin QFN           | 24   |
| 4. Ordering Guide                        |      |
| 5. Package Outline                       |      |
| 5.1. 7x7 mm 44-QFN Package Diagram       |      |
| 6. PCB Land Pattern                      |      |
| 6.1. 7x7 mm 44-QFN Package Land Pattern  |      |
| 7. Top Marking                           |      |
| 7.1. Si53313 Top Marking                 |      |
| 7.2. Top Marking Explanation             |      |
| Document Change List                     |      |
| Contact Information                      |      |

## 1. Electrical Specifications

**Table 1. Recommended Operating Conditions** 

| Parameter                        | Symbol                    | Test Condition           | Min  | Тур  | Max  | Unit |
|----------------------------------|---------------------------|--------------------------|------|------|------|------|
| Ambient Operating<br>Temperature | T <sub>A</sub>            |                          | -40  | _    | 85   | °C   |
| Supply Voltage Range*            | $V_{DD}$                  | LVDS, CML                | 1.71 | 1.8  | 1.89 | V    |
|                                  |                           |                          | 2.38 | 2.5  | 2.63 | V    |
|                                  |                           |                          | 2.97 | 3.3  | 3.63 | V    |
|                                  | LVPECL, low power LVPECL, | 2.38                     | 2.5  | 2.63 | V    |      |
|                                  |                           | LVCMOS                   | 2.97 | 3.3  | 3.63 | V    |
|                                  |                           | HCSL                     | 2.97 | 3.3  | 3.63 | V    |
| Output Buffer Supply             | V <sub>DDOX</sub>         | LVDS, CML, LVCMOS        | 1.71 | 1.8  | 1.89 | V    |
| Voltage*                         |                           |                          | 2.38 | 2.5  | 2.63 | V    |
|                                  |                           |                          | 2.97 | 3.3  | 3.63 | V    |
|                                  |                           | LVPECL, low power LVPECL | 2.38 | 2.5  | 2.63 | V    |
|                                  |                           |                          | 2.97 | 3.3  | 3.63 | V    |
|                                  |                           | HCSL                     | 2.97 | 3.3  | 3.63 | V    |

\*Note: Core supply V<sub>DD</sub> and output buffer supplies V<sub>DDO</sub> are independent. LVCMOS clock input is not supported for V<sub>DD</sub> = 1.8V but is supported for LVCMOS clock output for V<sub>DDOX</sub> = 1.8V. LVCMOS outputs at 1.5V and 1.2V can be supported via a simple resistor divider network. See "2.8.1. LVCMOS Output Termination To Support 1.5 V and 1.2 V"

**Table 2. Input Clock Specifications** 

(V<sub>DD</sub>=1.8 V  $\pm$  5%, 2.5 V  $\pm$  5%, or 3.3 V  $\pm$  10%, T<sub>A</sub>=–40 to 85 °C)

| Parameter                                   | Symbol          | Test Condition                                           | Min                   | Тур | Max                   | Unit |
|---------------------------------------------|-----------------|----------------------------------------------------------|-----------------------|-----|-----------------------|------|
| Differential Input Com-<br>mon Mode Voltage | V <sub>CM</sub> | $V_{DD} = 2.5 \text{ V} \pm 5\%, 3.3 \text{ V} \pm 10\%$ | 0.05                  |     | _                     | V    |
| Differential Input Swing (peak-to-peak)     | V <sub>IN</sub> |                                                          | 0.2                   |     | 2.2                   | V    |
| LVCMOS Input High<br>Voltage                | V <sub>IH</sub> | $V_{DD} = 2.5 \text{ V} \pm 5\%, 3.3 \text{ V} \pm 10\%$ | V <sub>DD</sub> x 0.7 | _   | _                     | V    |
| LVCMOS Input Low<br>Voltage                 | V <sub>IL</sub> | $V_{DD} = 2.5 \text{ V} \pm 5\%, 3.3 \text{ V} \pm 10\%$ | _                     | _   | V <sub>DD</sub> x 0.3 | V    |
| Input Capacitance                           | C <sub>IN</sub> | CLK0 and CLK1 pins with respect to GND                   | _                     | 5   | _                     | pF   |

**Table 3. DC Common Characteristics** 

(V<sub>DD</sub> = 1.8 V  $\pm$  5%, 2.5 V  $\pm$  5%, or 3.3 V  $\pm$  10%, T<sub>A</sub> = –40 to 85 °C)

| Parameter                         | Symbol            | Test Condition                                                              | Min        | Тур       | Max        | Unit |
|-----------------------------------|-------------------|-----------------------------------------------------------------------------|------------|-----------|------------|------|
| Supply Current                    | I <sub>DD</sub>   |                                                                             | _          | 65        | 100        | mA   |
| Output Buffer                     | I <sub>DDOX</sub> | LVPECL (3.3 V)                                                              | _          | 35        | _          | mA   |
| Supply Current (Per Clock Output) |                   | Low Power LVPECL (3.3 V)                                                    | _          | 35        | _          | mA   |
| @100 MHz                          |                   | LVDS (3.3 V)                                                                | _          | 20        | _          | mA   |
|                                   |                   | CML (3.3 V)                                                                 | _          | 30        | _          | mA   |
|                                   |                   | HCSL, 100 MHz, 2 pF load (3.3 V)                                            | _          | 35        | _          | mA   |
|                                   |                   | CMOS (1.8 V, SFOUT = Open/0),<br>per output, C <sub>L</sub> = 5 pF, 200 MHz | _          | 5         | _          | mA   |
|                                   |                   | CMOS (2.5 V, SFOUT = Open/0),<br>per output, C <sub>L</sub> = 5 pF, 200 MHz | _          | 8         | _          | mA   |
|                                   |                   | CMOS (3.3 V, SFOUT = $0/1$ ), per output, C <sub>L</sub> = 5 pF, 200 MHz    | _          | 15        | _          | mA   |
| Voltage Reference                 | V <sub>REF</sub>  | V <sub>REF</sub> pin (–500 μA < I <sub>REF</sub> < 500 μA)                  | _          | VDD/2     | _          | V    |
| Input High Voltage                | V <sub>IH</sub>   | SFOUTx, DIVx, CLK_SEL, OEx                                                  | 0.8 x VDD  | _         | _          | V    |
| Input Mid Voltage                 | V <sub>IM</sub>   | SFOUTx, DIVx<br>3-level input pins                                          | 0.45 x VDD | 0.5 x VDD | 0.55 x VDD | V    |
| Input Low Voltage                 | V <sub>IL</sub>   | SFOUTx, DIVx, CLK_SEL, OEx                                                  | _          | _         | 0.2 x VDD  | V    |
| Internal Pull-down<br>Resistor    | R <sub>DOWN</sub> | CLK_SEL, DIVx, SFOUTx,                                                      | _          | 25        | _          | kΩ   |
| Internal Pull-up<br>Resistor      | R <sub>UP</sub>   | OEx, DIVx, SFOUTx                                                           | _          | 25        |            | kΩ   |

## **Table 4. Output Characteristics (LVPECL)**

 $(V_{DDOX} = 2.5 \text{ V} \pm 5\%, \text{ or } 3.3 \text{ V} \pm 10\%, TA = -40 \text{ to } 85 \text{ °C})$ 

| Parameter                                                                         | Symbol           | Test Condition | Min                       | Тур  | Max                       | Unit |  |
|-----------------------------------------------------------------------------------|------------------|----------------|---------------------------|------|---------------------------|------|--|
| Output DC Common Mode Voltage                                                     | V <sub>COM</sub> |                | V <sub>DDOX</sub> – 1.595 | _    | V <sub>DDOX</sub> – 1.245 | V    |  |
| Single-Ended<br>Output Swing                                                      | $V_{SE}$         |                | 0.40                      | 0.80 | 1.050                     | V    |  |
| Note: Unused outputs can be left floating. Do not short unused outputs to ground. |                  |                |                           |      |                           |      |  |

## **Table 5. Output Characteristics (Low Power LVPECL)**

 $(V_{DDOX} = 2.5 \text{ V} \pm 5\%, \text{ or } 3.3 \text{ V} \pm 10\%, TA = -40 \text{ to } 85 \text{ °C})$ 

| Parameter                        | Symbol           | Test Condition                                    | Min                       | Тур  | Max                       | Unit |
|----------------------------------|------------------|---------------------------------------------------|---------------------------|------|---------------------------|------|
| Output DC Common<br>Mode Voltage | V <sub>COM</sub> | $R_L$ = 100 $Ω$ across $Q$ n and $\overline{Q}$ n | V <sub>DDOX</sub> – 1.895 |      | V <sub>DDOX</sub> – 1.275 | ٧    |
| Single-Ended<br>Output Swing     | V <sub>SE</sub>  | $R_L$ = 100 $Ω$ across $Q$ n and $\overline{Q}$ n | 0.20                      | 0.60 | 0.85                      | ٧    |

### Table 6. Output Characteristics—CML

(V<sub>DDOX</sub> = 1.8 V  $\pm$  5%, 2.5 V  $\pm$  5%, or 3.3 V  $\pm$  10%, T<sub>A</sub> = –40 to 85 °C)

| Parameter                    | Symbol   | Test Condition                                     | Min | Тур | Max | Unit |
|------------------------------|----------|----------------------------------------------------|-----|-----|-----|------|
| Single-Ended Output<br>Swing | $V_{SE}$ | Terminated as shown in Figure 9 (CML termination). | 200 | 400 | 550 | mV   |

## Table 7. Output Characteristics—LVDS

(V<sub>DDOX</sub> = 1.8 V  $\pm$  5%, 2.5 V  $\pm$  5%, or 3.3 V  $\pm$  10%, T<sub>A</sub> = –40 to 85 °C)

| Parameter                                                              | Symbol            | Test Condition                                                                                                   | Min  | Тур  | Max  | Unit     |
|------------------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------|------|------|------|----------|
| Single-Ended Output<br>Swing                                           | $V_{SE}$          | $R_L$ = 100 Ω across $Q_N$ and $\overline{Q}_N$                                                                  | 200  |      | 490  | mV       |
| Output Common<br>Mode Voltage<br>(V <sub>DDO</sub> = 2.5 V or<br>3.3V) | V <sub>COM1</sub> | $V_{DDOX}$ = 2.38 to 2.63 V, 2.97 to 3.63 V, R <sub>L</sub> = 100 Ω across Q <sub>N</sub> and $\overline{Q}_{N}$ | 1.10 | 1.25 | 1.35 | <b>\</b> |
| Output Common<br>Mode Voltage<br>(V <sub>DDO</sub> = 1.8 V)            | V <sub>COM2</sub> | $V_{DDOX}$ = 1.71 to 1.89 V,<br>$R_L$ = 100 Ω across $Q_N$<br>and $\overline{Q}_N$                               | 0.85 | 0.97 | 1.25 | V        |

### Table 8. Output Characteristics—LVCMOS

 $(V_{DDOX}$  = 1.8 V  $\pm$  5%, 2.5 V  $\pm$  5%, or 3.3 V  $\pm$  10%,  $T_A$  = -40 to 85 °C)

| Parameter                                                                                                                         | Symbol          | Test Condition | Min                      | Тур | Max                      | Unit |  |
|-----------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|--------------------------|-----|--------------------------|------|--|
| Output Voltage High                                                                                                               | V <sub>OH</sub> |                | 0.75 x V <sub>DDOX</sub> | _   | _                        | V    |  |
| Output Voltage Low                                                                                                                | V <sub>OL</sub> |                | _                        |     | 0.25 x V <sub>DDOX</sub> | V    |  |
| *Note: I <sub>OH</sub> and I <sub>OL</sub> per the Output Signal Format Table for specific V <sub>DDOX</sub> and SFOUTx settings. |                 |                |                          |     |                          |      |  |

### Table 9. Output Characteristics—HCSL

 $(V_{DDOX} = 3.3 V \pm 10\%, T_A = -40 \text{ to } 85 ^{\circ}C))$ 

| Parameter                    | Symbol          | Test Condition             | Min  | Тур | Max | Unit |
|------------------------------|-----------------|----------------------------|------|-----|-----|------|
| Output Voltage High          | V <sub>OH</sub> | $R_L = 50 \Omega$ to GND   | 550  | 700 | 900 | mV   |
| Output Voltage Low           | V <sub>OL</sub> | $R_L = 50 \Omega$ to GND   | -150 | 0   | 150 | mV   |
| Single-Ended<br>Output Swing | V <sub>SE</sub> | $R_L$ = 50 $\Omega$ to GND | 450  | 700 | 850 | mV   |
| Crossing Voltage             | V <sub>C</sub>  | $R_L$ = 50 $\Omega$ to GND | 250  | 350 | 550 | mV   |

#### **Table 10. AC Characteristics**

(V<sub>DD</sub> = V<sub>DDOX</sub> = 1.8 V  $\pm$  5%, 2.5 V  $\pm$  5%, or 3.3 V  $\pm$  10%, T<sub>A</sub> = –40 to 85 °C)

| Parameter                                     | Symbol                         | Test Condition                                                                       | Min  | Тур | Max  | Unit |
|-----------------------------------------------|--------------------------------|--------------------------------------------------------------------------------------|------|-----|------|------|
| Frequency <sup>1</sup>                        | F                              | LVPECL, low power LVPECL, LVDS, CML, HCSL                                            | dc   | _   | 1.25 | GHz  |
|                                               |                                | LVCMOS                                                                               | dc   | _   | 200  | MHz  |
| Duty Cycle <sup>2</sup>                       | D <sub>C</sub>                 | 200 MHz, 20/80% T <sub>R</sub> /T <sub>F</sub> <10% of period (LVCMOS) (12 mA drive) | 40   | 50  | 60   | %    |
|                                               |                                | 20/80% T <sub>R</sub> /T <sub>F</sub> <10% of period<br>(Differential)               | 47   | 50  | 53   | %    |
| Minimum Input Clock<br>Slew Rate <sup>3</sup> | SR                             | Required to meet prop delay and additive jitter specifications (20–80%)              | 0.75 | _   | _    | V/ns |
| Output Rise/Fall Time                         | T <sub>R</sub> /T <sub>F</sub> | LVDS, 20/80%                                                                         | _    | _   | 325  | ps   |
|                                               |                                | LVPECL, 20/80%                                                                       | _    | _   | 350  | ps   |
|                                               |                                | HCSL <sup>4</sup> , 20/80%                                                           | _    | _   | 280  | ps   |
|                                               |                                | CML, 20/80%                                                                          | _    | _   | 350  | ps   |
|                                               |                                | Low-Power LVPECL, 20/80%                                                             | _    | _   | 325  | ps   |
|                                               |                                | LVCMOS 200 MHz, 20/80%,<br>2 pF load                                                 | _    | _   | 750  | ps   |

#### Notes:

- 1. Slew rate should be ≥30 mV/ns.
- 2. 50% input duty cycle.
- 3. When using the on-chip clock divider, a minimum input clock slew rate of 30 mV/ns is required.
- 4. HCSL measurements were made with receiver termination. See Figure 9 on page 17.
- **5.** Output to Output skew specified for outputs with an identical configuration.
- **6.** Defined as skew between any output on different devices operating at the same supply voltage, temperature, and equal load condition. Using the same type of inputs on each device, the outputs are measured at the differential cross points.
- Measured for 156.25 MHz carrier frequency. Sine-wave noise added to V<sub>DDOX</sub> (3.3 V = 100 mV<sub>PP</sub>) and noise spur amplitude measured. See "AN491: Power Supply Rejection for Low-Jitter Clocks" for further details.

## **Table 10. AC Characteristics (Continued)**

(V<sub>DD</sub> = V<sub>DDOX</sub> = 1.8 V  $\pm$  5%, 2.5 V  $\pm$  5%, or 3.3 V  $\pm$  10%, T<sub>A</sub> = –40 to 85 °C)

| Parameter                          | Symbol            | Test Condition                   | Min  | Тур  | Max  | Unit |
|------------------------------------|-------------------|----------------------------------|------|------|------|------|
| Minimum Input Pulse<br>Width       | T <sub>W</sub>    |                                  | 360  | _    | _    | ps   |
| Propagation Delay                  | T <sub>PLH,</sub> | LVCMOS (12mA drive with no load) | 1250 | 2000 | 2750 | ps   |
|                                    | T <sub>PHL</sub>  | LVPECL                           | 600  | 800  | 1000 | ps   |
|                                    |                   | LVDS                             | 600  | 800  | 1000 | ps   |
| Output Enable Time                 | T <sub>EN</sub>   | F = 1 MHz                        | _    | 2500 | _    | ns   |
|                                    |                   | F = 100 MHz                      | _    | 30   | _    | ns   |
|                                    |                   | F = 725 MHz                      | _    | 5    | _    | ns   |
| Output Disable Time                | T <sub>DIS</sub>  | F = 1 MHz                        | _    | 2000 | _    | ns   |
|                                    |                   | F = 100 MHz                      | _    | 30   | _    | ns   |
|                                    |                   | F = 725 MHz                      | _    | 5    | _    | ns   |
| Output to Output Skew <sup>5</sup> | T <sub>SK</sub>   | LVCMOS (12 mA drive to no load)  | _    | 50   | 120  | ps   |
|                                    |                   | LVPECL                           | _    | 35   | 70   | ps   |
|                                    |                   | LVDS                             | _    | 35   | 70   | ps   |
| Part to Part Skew <sup>6</sup>     | T <sub>PS</sub>   | Differential                     | _    | _    | 150  | ps   |
| Power Supply Noise                 | PSRR              | 10 kHz sinusoidal noise          | _    | -63  | _    | dBc  |
| Rejection <sup>7</sup>             |                   | 100 kHz sinusoidal noise         | _    | -62  | _    | dBc  |
|                                    |                   | 500 kHz sinusoidal noise         | _    | -58  | _    | dBc  |
|                                    |                   | 1 MHz sinusoidal noise           | _    | -55  | _    | dBc  |

#### Notes:

- 1. Slew rate should be ≥30 mV/ns.
- 2. 50% input duty cycle.
- 3. When using the on-chip clock divider, a minimum input clock slew rate of 30 mV/ns is required.
- 4. HCSL measurements were made with receiver termination. See Figure 9 on page 17.
- 5. Output to Output skew specified for outputs with an identical configuration.
- **6.** Defined as skew between any output on different devices operating at the same supply voltage, temperature, and equal load condition. Using the same type of inputs on each device, the outputs are measured at the differential cross points.
- 7. Measured for 156.25 MHz carrier frequency. Sine-wave noise added to  $V_{DDOX}$  (3.3 V = 100 mV<sub>PP</sub>) and noise spur amplitude measured. See "AN491: Power Supply Rejection for Low-Jitter Clocks" for further details.

**Table 11. Additive Jitter, Differential Clock Input** 

| V <sub>DD</sub> |            |              | Input <sup>1,2</sup>                                            | Output                                   | Additive<br>(fs rms, 12<br>20 MH | 2 kHz to |     |
|-----------------|------------|--------------|-----------------------------------------------------------------|------------------------------------------|----------------------------------|----------|-----|
|                 | (MHz) (Sin |              | Amplitude<br>V <sub>IN</sub><br>(Single-Ended,<br>Peak-to-Peak) | V <sub>IN</sub> 20%-80% Slew Rate (V/ns) |                                  | Тур      | Max |
| 3.3             | 725        | Differential | 0.15                                                            | 0.637                                    | LVPECL                           | 45       | 65  |
| 3.3             | 725        | Differential | 0.15                                                            | 0.637                                    | LVDS                             | 50       | 65  |
| 3.3             | 156.25     | Differential | 0.5                                                             | 0.458                                    | LVPECL                           | 160      | 185 |
| 3.3             | 156.25     | Differential | 0.5                                                             | 0.458                                    | LVDS                             | 150      | 200 |
| 2.5             | 725        | Differential | 0.15                                                            | 0.637                                    | LVPECL                           | 45       | 65  |
| 2.5             | 725        | Differential | 0.15                                                            | 0.637                                    | LVDS                             | 50       | 65  |
| 2.5             | 156.25     | Differential | 0.5                                                             | 0.458                                    | LVPECL                           | 145      | 185 |
| 2.5             | 156.25     | Differential | 0.5                                                             | 0.458                                    | LVDS                             | 145      | 195 |

#### Notes:

- 1. For best additive jitter results, use the fastest slew rate possible. See "AN766: Understanding and Optimizing Clock Buffer's Additive Jitter Performance" for more information.
- 2. AC-coupled differential inputs.
- 3. Measured differentially using a balun at the phase noise analyzer input. See Figure 2.



Figure 1. Differential Measurement Method Using a Balun

Important: See AN925 for additional information on the dependence of measured additive jitter on the input source jitter.

9

Table 12. Additive Jitter, Single-Ended Clock Input

| V <sub>DD</sub> |                         | ı            | nput <sup>1,2</sup>                                                                 | Output | Additive<br>(fs rms, 1<br>20 M | 12 kHz to |     |
|-----------------|-------------------------|--------------|-------------------------------------------------------------------------------------|--------|--------------------------------|-----------|-----|
|                 | Freq Clock Format (MHz) |              | Amplitude V <sub>IN</sub> (single-ended, peak to peak)  SE 20%-80% Slew Rate (V/ns) |        | Clock Format                   | Тур       | Max |
| 3.3             | 200                     | Single-ended | 1.70                                                                                | 1      | LVCMOS4                        | 120       | 160 |
| 3.3             | 156.25                  | Single-ended | 2.18                                                                                | 1      | LVPECL                         | 160       | 185 |
| 3.3             | 156.25                  | Single-ended | 2.18                                                                                | 1      | LVDS                           | 150       | 200 |
| 3.3             | 156.25                  | Single-ended | 2.18                                                                                | 1      | LVCMOS4                        | 130       | 180 |
| 2.5             | 200                     | Single-ended | 1.70                                                                                | 1      | LVCMOS <sup>5</sup>            | 120       | 160 |
| 2.5             | 156.25                  | Single-ended | 2.18                                                                                | 1      | LVPECL                         | 145       | 185 |
| 2.5             | 156.25                  | Single-ended | 2.18                                                                                | 1      | LVDS                           | 145       | 195 |
| 2.5             | 156.25                  | Single-ended | 2.18                                                                                | 1      | LVCMOS <sup>5</sup>            | 140       | 180 |

#### Notes:

- 1. For best additive jitter results, use the fastest slew rate possible. See "AN766: Understanding and Optimizing Clock Buffer's Additive Jitter Performance" for more information.
- 2. DC-coupled single-ended inputs.
- 3. Measured differentially using a balun at the phase noise analyzer input. See Figure 2.
- 4. Drive Strength: 12 mA, 3.3 V (SFOUT = 11). LVCMOS jitter is measured single-ended.
- 5. Drive Strength: 9 mA, 2.5 V (SFOUT = 11). LVCMOS jitter is measured single-ended.



Figure 2. Single-Ended Measurement Method Using a Balun

Important: See AN925 for additional information on the dependence of measured additive jitter on the input source jitter.

**Table 13. Thermal Conditions** 

| Parameter                                  | Symbol            | Test Condition | Value | Unit |
|--------------------------------------------|-------------------|----------------|-------|------|
| Thermal Resistance,<br>Junction to Ambient | $\theta_{JA}$     | Still air      | 49.6  | °C/W |
| Thermal Resistance,<br>Junction to Case    | $\theta_{\sf JC}$ | Still air      | 32.3  | °C/W |

**Table 14. Absolute Maximum Ratings** 

| Parameter                            | Symbol            | Test Condition                                     | Min         | Тур | Max                   | Unit |
|--------------------------------------|-------------------|----------------------------------------------------|-------------|-----|-----------------------|------|
| Storage Temperature                  | T <sub>S</sub>    |                                                    | <b>–</b> 55 | _   | 150                   | °C   |
| Supply Voltage                       | $V_{DD}$          |                                                    | -0.5        | _   | 3.8                   | V    |
| Input Voltage                        | V <sub>IN</sub>   |                                                    | -0.5        | _   | V <sub>DD</sub> + 0.3 | V    |
| Output Voltage                       | V <sub>OUT</sub>  |                                                    |             |     | V <sub>DD</sub> + 0.3 | V    |
| ESD Sensitivity                      | HBM               | HBM, 100 pF, 1.5 kΩ                                | _           | _   | 2000                  | V    |
| ESD Sensitivity                      | CDM               |                                                    | _           | _   | 500                   | V    |
| Peak Soldering<br>Reflow Temperature | T <sub>PEAK</sub> | Pb-Free; Solder reflow profile per JEDEC J-STD-020 | _           | _   | 260                   | °C   |
| Maximum Junction<br>Temperature      | T <sub>J</sub>    |                                                    |             | _   | 125                   | °C   |

**Note:** Stresses beyond those listed in this table may cause permanent damage to the device. Functional operation specification compliance is not implied at these conditions. Exposure to maximum rating conditions for extended periods may affect device reliability.

## 2. Functional Description

The Si53313 is a low-jitter, low-skew dual 1:5 differential output buffer with an independent input for each bank. The device has an any-format input that accepts most common differential or LVCMOS input signals. Each output bank features control pins to select signal format, output enable, output divider setting and LVCMOS drive strength.

### 2.1. Universal, Any-Format Input

The Si53313 has a universal input stage that enables simple interfacing to a wide variety of clock formats, including LVPECL, LVCMOS, LVDS, HCSL, and CML. Tables 15 and 16 summarize the various input ac- and dc-coupling options supported by the device. Figures 3, 4, and 5 show the recommended input clock termination options.

|           | LVPECL    |           | LVCMOS    |           | LVDS      |           |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
|           | AC-Couple | DC-Couple | AC-Couple | DC-Couple | AC-Couple | DC-Couple |
| 1.8 V     | N/A       | N/A       | No        | No        | Yes       | No        |
| 2.5/3.3 V | Yes       | Yes       | No        | Yes       | Yes       | Yes       |

Table 15. LVPECL, LVCMOS, and LVDS

Table 16. HCSL and CML

|           | HCSL      |           | CI        | ИL        |
|-----------|-----------|-----------|-----------|-----------|
|           | AC-Couple | DC-Couple | AC-Couple | DC-Couple |
| 1.8 V     | No        | No        | Yes       | No        |
| 2.5/3.3 V | Yes       | Yes       | Yes       | No        |



Figure 3. Differential LVPECL, LVDS, CML AC-Coupled Input Termination



Figure 4. LVCMOS DC-Coupled Input Termination









Note: 33 Ohm series termination is optional depending on the location of the receiver.

Figure 5. Differential DC-Coupled Input Terminations

## 2.2. Input Bias Resistors

Internal bias resistors ensure a differential output low condition in the event that the clock inputs are not connected. The non-inverting input is biased with a 18.75 k $\Omega$  pulldown to GND and a 75 k $\Omega$  pullup to V<sub>DD</sub>. The inverting input is biased with a 75 k $\Omega$  pullup to V<sub>DD</sub>.



Figure 6. Input Bias Resistors

## 2.3. Voltage Reference (V<sub>REF</sub>)

The  $V_{REF}$  pin can be used to bias the input receiver, as shown in Figure 7 when a single-ended input clock (such as LVCMOS) is used. Note that  $V_{REF} = V_{DD}/2$  and should be compatible with the VCM rating of the single-ended input clock driving the CLK0 or CLK1 inputs. To optimize jitter and duty cycle performance, use the circuit in Figure 4.  $V_{REF}$  pin should be left floating when differential clocks are used.



Figure 7. Using Voltage Reference with Single-Ended Input Clock

## 2.4. Universal, Any-Format Output Buffer

The highly flexible output drivers support a wide range of clock signal formats, including LVPECL, low power LVPECL, LVDS, CML, HCSL, and LVCMOS. SFOUTx[1] and SFOUTx[0] are 3-level inputs that can be pinstrapped to select the Bank A and Bank B clock signal formats independently. This feature enables the device to be used for format/level translation in addition to clock distribution, minimizing the number of unique buffer part numbers required in a typical application and simplifying design reuse. For EMI reduction applications, four LVCMOS drive strength options are available for each  $V_{\rm DDO}$  setting.

**Table 17. Output Signal Format Selection** 

| SFOUTx[1] | SFOUTx[0] | V <sub>DDOX</sub> = 3.3 V | V <sub>DDOX</sub> = 2.5 V | V <sub>DDOX</sub> = 1.8 V |
|-----------|-----------|---------------------------|---------------------------|---------------------------|
| Open*     | Open*     | LVPECL                    | LVPECL                    | N/A                       |
| 0         | 0         | LVDS                      | LVDS                      | LVDS                      |
| 0         | 1         | LVCMOS, 24 mA drive       | LVCMOS, 18 mA drive       | LVCMOS, 12 mA drive       |
| 1         | 0         | LVCMOS, 18 mA drive       | LVCMOS, 12 mA drive       | LVCMOS, 9 mA drive        |
| 1         | 1         | LVCMOS, 12 mA drive       | LVCMOS, 9 mA drive        | LVCMOS, 6 mA drive        |
| Open*     | 0         | LVCMOS, 6 mA drive        | LVCMOS, 4 mA drive        | LVCMOS, 2 mA drive        |
| Open*     | 1         | LVPECL Low power          | LVPECL Low power          | N/A                       |
| 0         | Open*     | CML                       | CML                       | CML                       |
| 1         | Open*     | HCSL                      | N/A                       | N/A                       |

\*Note: SFOUTx[1:0] are 3-level input pins. Tie low for "0" setting. Tie high for "1" setting. When left open, the pin is internally biased to V<sub>DD</sub>/2.

## 2.5. Flexible Output Divider

The Si53313 provides optional clock division in addition to clock distribution. The divider setting for each bank of output clocks is selected via 3-level control pins as shown in the table below. Leaving the DIVx pins open will force a divider value of 1, which is the default mode of operation. Note that when using the on-chip clock divider, a minimum input clock slew rate of 30 mV/ns is required.

**Table 18. Divider Selection** 

| DIVx* | Divider Value | Frequency Range |
|-------|---------------|-----------------|
| Open  | ÷1 (default)  | dc to 1.25 GHz  |
| 0     | ÷2            | dc to 725 MHz   |
| 1     | ÷4            | dc to 725 MHz   |

\*Note: DIVx are 3-level input pins. Tie low for "0" setting. Tie high for "1" setting. When left open, the pin is internally biased to V<sub>DD</sub>/2.

## 2.6. Output Enable Logic

Each 1:5 output has an independent clock input (CLK0/CLK1) and an output enable pin. Table 19 summarizes the input and output clock based upon the state of the input clock and the OE pin.

Table 19. Input Clock and Output Enable Logic

| CLK | OE <sup>1</sup> | Q <sup>2</sup> |
|-----|-----------------|----------------|
| L   | Н               | L              |
| Н   | Н               | Н              |
| X   | L               | L <sup>3</sup> |

#### Notes:

- 1. Output enable active high.
- 2. On the next negative transition of CLK0 or CLK1.
- 3. Single-ended: Q = low,  $\overline{Q} = low$ Differential: Q = low,  $\overline{Q} = high$ .

## 2.7. Power Supply ( $V_{DD}$ and $V_{DDOX}$ )

The device includes separate core ( $V_{DD}$ ) and output driver supplies ( $V_{DDOX}$ ). This feature allows the core to operate at a lower voltage than  $V_{DDO}$ , reducing current consumption in mixed supply applications. The core  $V_{DD}$  supports 3.3 V, 2.5 V, or 1.8 V. Each output bank has its own  $V_{DDOX}$  supply, supporting 3.3 V, 2.5 V, or 1.8 V as defined in Table 1 on page 3.

## 2.8. Output Clock Termination Options

The recommended output clock termination options are shown below. Unused output clocks should be left floating.



#### DC Coupled LVPECL Termination Scheme 2





**3.3V LVPECL:**  $R_1 = 82.5$  Ohm,  $R_2 = 127$  Ohm, Rb = 120 Ohm **2.5V LVPECL:**  $R_1 = 62.5$  Ohm,  $R_2 = 250$  Ohm, Rb = 90 Ohm

#### **AC Coupled LVPECL Termination Scheme 2**



Figure 8. LVPECL Output Termination

## DC Coupled LVDS and Low-Power LVPECL Termination



### AC Coupled LVDS and Low-Power LVPECL Termination



#### **AC Coupled CML Termination**



#### **DC Coupled HCSL Receiver Termination**



### **DC Coupled HCSL Source Termination**



Figure 9. LVDS, CML, HCSL, and Low-Power LVPECL Output Termination



Figure 10. LVCMOS Output Termination

Table 20. Recommended LVCMOS R<sub>S</sub> Series Termination

| SFOUTx[1] | SFOUTx[0] | R <sub>S</sub> (ohms) |       |       |  |
|-----------|-----------|-----------------------|-------|-------|--|
|           |           | 3.3 V                 | 2.5 V | 1.8 V |  |
| 0         | 1         | 33                    | 33    | 33    |  |
| 1         | 0         | 33                    | 33    | 33    |  |
| 1         | 1         | 33                    | 33    | 0     |  |
| Open      | 0         | 0                     | 0     | 0     |  |

#### 2.8.1. LVCMOS Output Termination To Support 1.5 V and 1.2 V

LVCMOS clock outputs are natively supported at 1.8 V, 2.5 V, and 3.3 V. However, 1.2 V and 1.5 V LVCMOS clock outputs can be supported via a simple resistor divider network that will translate the buffer's 1.8 V output to a lower voltage as shown in Figure 11.



Figure 11. 1.5V and 1.2V LVCMOS Low-Voltage Output Termination

## 2.9. AC Timing Waveforms





Rise/Fall Time

Figure 12. AC Waveforms

## 2.10. Typical Phase Noise Performance

Each of the following three figures shows three phase noise plots superimposed on the same diagram.

Source Jitter: Reference clock phase noise.

**Total Jitter (SE)**: Combined source and clock buffer phase noise measured as a single-ended output to the phase noise analyzer and integrated from 12 kHz to 20 MHz.

**Total Jitter (Diff)**: Combined source and clock buffer phase noise measured as a differential output to the phase noise analyzer and integrated from 12 kHz to 20 MHz. The differential measurement as shown in each figure is made using a balun. See Figure 2 on page 9.

Note: To calculate the total RMS phase jitter when adding a buffer to your clock tree, use the root-sum-square (RSS).

The total jitter is a measure of the source plus the buffer's additive phase jitter. The additive jitter (rms) of the buffer can then be calculated (via root-sum-square addition).



Figure 13. Source Jitter (156.25 MHz)

Table 21. Source Jitter (156.25 MHz)

| Frequency<br>(MHz) | Diff'l Input<br>Slew Rate<br>(V/ns) | Source<br>Jitter<br>(fs) | Total Jitter<br>(SE)<br>(fs) | Additive Jitter<br>(SE)<br>(fs) | Total Jitter<br>(Diff'l)<br>(fs) | Additive Jitter<br>(Diff'l)<br>(fs) |
|--------------------|-------------------------------------|--------------------------|------------------------------|---------------------------------|----------------------------------|-------------------------------------|
| 156.25             | 1.0                                 | 38.2                     | 147.8                        | 142.8                           | 118.3                            | 112.0                               |



Figure 14. Single-ended Total Jitter (312.5 MHz)

Table 22. Single-ended Total Jitter (312.5 MHz)

| Frequency<br>(MHz) | Diff'l Input<br>Slew Rate<br>(V/ns) | Source<br>Jitter<br>(fs) | Total Jitter<br>(SE)<br>(fs) | Additive Jitter (SE) (fs) | Total Jitter<br>(Diff'l)<br>(fs) | Additive Jitter<br>(Diff'I)<br>(fs) |
|--------------------|-------------------------------------|--------------------------|------------------------------|---------------------------|----------------------------------|-------------------------------------|
| 312.5              | 1.0                                 | 33.10                    | 94.39                        | 88.39                     | 83.80                            | 76.99                               |



Figure 15. Differential Total Jitter (625 MHz)

Table 23. Differential Total Jitter (625 MHz)

| Frequency<br>(MHz) | Diff'l Input<br>Slew Rate<br>(V/ns) | Source<br>Jitter<br>(fs) | Total Jitter<br>(SE)<br>(fs) | Additive Jitter<br>(SE)<br>(fs) | Total Jitter<br>(Diff'l)<br>(fs) | Additive Jitter<br>(Diff'I)<br>(fs) |
|--------------------|-------------------------------------|--------------------------|------------------------------|---------------------------------|----------------------------------|-------------------------------------|
| 625                | 1.0                                 | 23.4                     | 56.5                         | 51.5                            | 58.5                             | 53.6                                |

## 2.11. Input Mux Noise Isolation



Figure 16. Input Mux Noise Isolation

## 2.12. Power Supply Noise Rejection

The device supports on-chip supply voltage regulation to reject noise present on the power supply, simplifying low jitter operation in real-world environments. This feature enables robust operation alongside FPGAs, ASICs and SoCs and may reduce board-level filtering requirements. For more information, see "AN491: Power Supply Rejection for Low Jitter Clocks".

## 3. Pin Description: 44-Pin QFN



**Table 24. Pin Description** 

| Pin# | Name      | Description                                                                                                                                                 |  |
|------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1    | DIVA      | Output divider control pin for Bank A Three-level input control. Internally biased at VDD/2. Can be left floating or tied to ground or $V_{\rm DD}$ .       |  |
| 2    | SFOUTA[1] | Output signal format control pin for Bank A Three-level input control. Internally biased at VDD/2. Can be left floating or tied to ground or $V_{\rm DD}$ . |  |
| 3    | SFOUTA[0] | Output signal format control pin for Bank A Three-level input control. Internally biased at VDD/2. Can be left floating or tied to ground or $V_{\rm DD}$ . |  |
| 4    | Q2        | Output clock 2 (complement)                                                                                                                                 |  |
| 5    | Q2        | Output clock 2                                                                                                                                              |  |
| 6    | GND       | Ground                                                                                                                                                      |  |
| 7    | Q1        | Output clock 1 (complement)                                                                                                                                 |  |
| 8    | Q1        | Output clock 1                                                                                                                                              |  |

**Table 24. Pin Description (Continued)** 

| Pin# | Name      | Description                                                                                                                                                                                                                                                                 |
|------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9    | Q0        | Output clock 0 (complement)                                                                                                                                                                                                                                                 |
| 10   | Q0        | Output clock 0                                                                                                                                                                                                                                                              |
| 11   | NC        | No connect                                                                                                                                                                                                                                                                  |
| 12   | VDD       | Core voltage supply Bypass with 1.0 µF capacitor placed as close to the VDD pin as possible                                                                                                                                                                                 |
| 13   | NC        | No connect                                                                                                                                                                                                                                                                  |
| 14   | CLK0      | Input clock 0                                                                                                                                                                                                                                                               |
| 15   | CLK0      | Input clock 0 (complement) When the CLK0 is driven by a single-end LVCMOS input, connect CLK0 to VDD/2.                                                                                                                                                                     |
| 16   | OEA       | Output enable—Bank A When OE = high, the Bank A outputs are enabled When OE = low, Q is held $low$ and $\overline{Q}$ is held high for differential formats For LVCMOS, both Q and $\overline{Q}$ are held low when OE is set low OEA contains an internal pull-up resistor |
| 17   | $V_{REF}$ | Reference voltage for single-ended CMOS clocks. $V_{REF}$ is an output voltage and is equal to $V_{DD}/2$ . It can be used to bias the /CLK input for single ended input clocks. See "2.3. Voltage Reference (VREF)" on page 13.                                            |
| 18   | OEB       | Output enable—Bank B When OE = high, the Bank B outputs are enabled When OE = low, Q is held low and $\overline{Q}$ is held high for differential formats For LVCMOS, both Q and $\overline{Q}$ are held low when OE is set low OEB contains an internal pull-up resistor.  |
| 19   | CLK1      | Input clock 1                                                                                                                                                                                                                                                               |
| 20   | CLK1      | Input clock 1 (complement) When the CLK1 is driven by a single-end LVCMOS input, connect CLK1 to VDD/2.                                                                                                                                                                     |
| 21   | NC        | No connect                                                                                                                                                                                                                                                                  |
| 22   | GND       | Ground                                                                                                                                                                                                                                                                      |
| 23   | NC        | No connect                                                                                                                                                                                                                                                                  |
| 24   | Q9        | Output clock 9 (complement)                                                                                                                                                                                                                                                 |
| 25   | Q9        | Output clock 9                                                                                                                                                                                                                                                              |
| 26   | Q8        | Output clock 8 (complement)                                                                                                                                                                                                                                                 |
| 27   | Q8        | Output clock 8                                                                                                                                                                                                                                                              |
| 28   | NC        | No connect                                                                                                                                                                                                                                                                  |
| 29   | Q7        | Output clock 7 (complement)                                                                                                                                                                                                                                                 |

**Table 24. Pin Description (Continued)** 

| Pin#       | Name           | Description                                                                                                                                                       |  |
|------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 30         | Q7             | Output clock 7                                                                                                                                                    |  |
| 31         | SFOUTB[0]      | Output signal format control pin for Bank B Three-level input control. Internally biased at VDD/2. Can be left floating or tied to ground or V <sub>DD</sub> .    |  |
| 32         | SFOUTB[1]      | Output signal format control pin for Bank B Three-level input control. Internally biased at VDD/2. Can be left floating or tied to ground or $V_{DD}$ .           |  |
| 33         | DIVB           | Output divider configuration bit for Bank B<br>Three-level input control. Internally biased at VDD/2. Can be left floating or tied to ground or V <sub>DD</sub> . |  |
| 34         | $V_{\rm DDOB}$ | Output Clock Voltage Supply—Bank B (Outputs: Q5 to Q9) Bypass with 1.0 µF capacitor and place close to the V <sub>DDOB</sub> pin as possible                      |  |
| 35         | Q6             | Output clock 6 (complement)                                                                                                                                       |  |
| 36         | Q6             | Output clock 6                                                                                                                                                    |  |
| 37         | Q5             | Output clock 5 (complement)                                                                                                                                       |  |
| 38         | Q5             | Output clock 5.                                                                                                                                                   |  |
| 39         | GND            | Ground.                                                                                                                                                           |  |
| 40         | Q4             | Output clock 4 (complement)                                                                                                                                       |  |
| 41         | Q4             | Output clock 4.                                                                                                                                                   |  |
| 42         | Q3             | Output clock 3 (complement)                                                                                                                                       |  |
| 43         | Q3             | Output clock 3                                                                                                                                                    |  |
| 44         | $V_{DDOA}$     | Output Voltage Supply—Bank A (Outputs: Q0 to Q4) Bypass with 1.0 µF capacitor and place close to the V <sub>DDOA</sub> pin as possible                            |  |
| GND<br>Pad | GND            | Ground Pad Power supply ground and thermal relief                                                                                                                 |  |

## 4. Ordering Guide

| Part Number                                 | Package | PB-Free, ROHS-6 | Temperature  |
|---------------------------------------------|---------|-----------------|--------------|
| Si53313-B-GM <sup>1</sup>                   | 44-QFN  | Yes             | –40 to 85 °C |
| Si53301/4-EVB <sup>2</sup> Evaluation Board |         | Yes             | _            |

#### Notes:

- 1. To buy the Si53313-B-GM, go to https://www.skyworksinc.com/support-ia#distributors.
- 2. The Si53301/4-EVB is used to evaluate the Si53313-B-GM. To buy the Si53301/4-EVB, please go to https://www.skyworksinc.com/support-ia#distributors.

## 5. Package Outline

## 5.1. 7x7 mm 44-QFN Package Diagram



Figure 17. Si53313 7x7 mm 44-QFN Package Diagram

**Table 25. Package Diagram Dimensions** 

| Dimension | Min  | Nom      | Max  |  |
|-----------|------|----------|------|--|
| А         | 0.80 | 0.85     | 0.90 |  |
| A1        | 0.00 | 0.02     | 0.05 |  |
| b         | 0.18 | 0.25     | 0.30 |  |
| D         |      | 7.00 BSC |      |  |
| D2        | 2.65 | 2.80     | 2.95 |  |
| е         |      | 0.50 BSC |      |  |
| E         |      | 7.00 BSC |      |  |
| E2        | 2.65 | 2.80     | 2.95 |  |
| L         | 0.30 | 0.40     | 0.50 |  |
| aaa       | _    | _        | 0.10 |  |
| bbb       | _    | <b>—</b> |      |  |
| ccc       | _    | _        | 0.08 |  |
| ddd       | _    | _        | 0.10 |  |

#### Notes:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. This drawing conforms to the JEDEC Solid State Outline MO-220.
- **4.** Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

## 6. PCB Land Pattern

## 6.1. 7x7 mm 44-QFN Package Land Pattern



Figure 18. Si53313 7x7 mm 44-QFN Package Land Pattern

| Dimension | Min      | Max  |
|-----------|----------|------|
| C1        | 6.80     | 6.90 |
| C2        | 6.80     | 6.90 |
| E         | 0.50 BSC |      |
| X1        | 0.20     | 0.30 |

## Table 26. PCB Land Pattern

| Dimension | Min  | Max  |
|-----------|------|------|
| X2        | 2.85 | 2.95 |
| Y1        | 0.75 | 0.85 |
| Y2        | 2.85 | 2.95 |
|           |      |      |

#### Notes:

#### General

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.

#### Solder Mask Design

1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be  $60 \mu m$  minimum, all the way around the pad.

#### Stencil Design

- 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 2. The stencil thickness should be 0.125 mm (5 mils).
- 3. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.
- 4. A 2x2 array of 1.0 mm square openings on 1.45 mm pitch should be used for the center ground pad.

### **Card Assembly**

- 1. A No-Clean, Type-3 solder paste is recommended.
- 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 7. Top Marking

## 7.1. Si53313 Top Marking



## 7.2. Top Marking Explanation

| Mark Method:    | Laser                                      |                                                                                        |  |
|-----------------|--------------------------------------------|----------------------------------------------------------------------------------------|--|
| Font Size:      | 1.9 Point (26 mils)<br>Right-Justified     |                                                                                        |  |
| Line 1 Marking: | Device Part Number                         | 53313-B-GM                                                                             |  |
| Line 2 Marking: | YY=Year<br>WW=Work Week                    | Assigned by Assembly Supplier. Corresponds to the year and work week of the mold date. |  |
|                 | TTTTTT=Mfg Code                            | Manufacturing Code from the<br>Assembly Purchase Order form.                           |  |
| Line 3 Marking: | Circle=1.3 mm Diameter<br>Center-Justified | "e3" Pb-Free Symbol                                                                    |  |
|                 | Country of Origin ISO Code Abbreviation    | TW                                                                                     |  |
| Line 4 Marking  | Circle = 0.75 mm Diameter Filled           | Pin 1 Identification                                                                   |  |

# Si53313

## **DOCUMENT CHANGE LIST**

## Revision 0.4 to Revision 1.0

- Updated features list.
- Updated tables 1–14 to reflect characterization before Rev 1.0 release.
- Updated sections 2.1, 2.3, 2.4, and 2.7 to add more clarity to description and diagrams.
- Added section 2.8.1 "LVCMOS Output Termination To Support 1.5 V and 1.2 V".
- Update section 2.10 with current phase noise plots.
- Update ordering information and website links.









www.skyworksinc.com/CBPro



**Quality** www.skyworksinc.com/quality



**Support & Resources** www.skyworksinc.com/support

#### Copyright © 2021 Skyworks Solutions, Inc. All Rights Reserved.

Information in this document is provided in connection with Skyworks Solutions, Inc. ("Skyworks") products or services. These materials, including the information contained herein, are provided by Skyworks as a service to its customers and may be used for informational purposes only by the customer. Skyworks assumes no responsibility for errors or omissions in these materials or the information contained herein. Skyworks may change its documentation, products, services, specifications or product descriptions at any time, without notice. Skyworks makes no commitment to update the materials or information and shall have no responsibility whatsoever for conflicts, incompatibilities, or other difficulties arising from any future changes.

No license, whether express, implied, by estoppel or otherwise, is granted to any intellectual property rights by this document. Skyworks assumes no liability for any materials, products or information provided hereunder, including the sale, distribution, reproduction or use of Skyworks products, information or materials, except as may be provided in Skyworks' Terms and Conditions of Sale.

THE MATERIALS, PRODUCTS AND INFORMATION ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, INCLUDING FITNESS FOR A PARTICULAR PURPOSE OR USE, MERCHANTABILITY, PERFORMANCE, QUALITY OR NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHT; ALL SUCH WARRANTIES ARE HEREBY EXPRESSLY DISCLAIMED. SKYWORKS DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. SKYWORKS SHALL NOT BE LIABLE FOR ANY DAMAGES, INCLUDING BUT NOT LIMITED TO ANY SPECIAL, INDIRECT, INCIDENTAL, STATUTORY, OR CONSEQUENTIAL DAMAGES, INCLUDING WITHOUT LIMITATION, LOST REVENUES OR LOST PROFITS THAT MAY RESULT FROM THE USE OF THE MATERIALS OR INFORMATION, WHETHER OR NOT THE RECIPIENT OF MATERIALS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

Skyworks products are not intended for use in medical, lifesaving or life-sustaining applications, or other equipment in which the failure of the Skyworks products could lead to personal injury, death, physical or environmental damage. Skyworks customers using or selling Skyworks products for use in such applications do so at their own risk and agree to fully indemnify Skyworks for any damages resulting from such improper use or sale.

Customers are responsible for their products and applications using Skyworks products, which may deviate from published specifications as a result of design defects, errors, or operation of products outside of published parameters or design specifications. Customers should include design and operating safeguards to minimize these and other risks. Skyworks assumes no liability for applications assistance, customer product design, or damage to any equipment resulting from the use of Skyworks products outside of Skyworks' published specifications or parameters.

Skyworks, the Skyworks symbol, Sky5®, SkyOne®, SkyBlue™, Skyworks Green™, Clockbuilder®, DSPLL®, ISOmodem®, ProSLIC®, and SiPHY® are trademarks or registered trademarks of Skyworks Solutions, Inc. or its subsidiaries in the United States and other countries. Third-party brands and names are for identification purposes only and are the property of their respective owners. Additional information, including relevant terms and conditions, posted at www.skyworksinc.com, are incorporated by reference.