

# **SP691A/693A/800L/800M**

# **Low Power Microprocessor Supervisory with Battery Switch-Over**

#### **FEATURES**

- Precision 4.65V/4.40V Voltage Monitoring
- 200ms Or Adjustable Reset Time
- 100ms, 1.6s Or Adjustable Watchdog Time
- 60µA Maximum Operating Supply Current
- 2.0µA Maximum Battery Backup Current
- 0.1µA Maximum Battery Standby Current
- Power Switching 250mA Output in Vcc Mode (0.6Ω) 25mA Output in Battery Mode (5Ω)
- On-Board Gating of Chip-Enable Signals Memory Write-Cycle Completion 6ns CE Gate Propagation Delay
- Voltage Monitor for Power-Fail or Low Battery
- Backup-Battery Monitor
- RESET Valid to Vcc=1V
- 1% Accuracy Guaranteed (SP800L/800M)
- Pin Compatible Upgrade to MAX691A/693A/ 800L/800M



Now Available in Lead Free Packaging

## **DESCRIPTION**

The **SP691A/693A/800L/800M** is a microprocessor (uP) supervisory circuit that integrates a myriad of components involved in discrete solutions to monitor power-supply and battery-control functions in µP and digital systems. The **SP691A/693A/800L/800M** offers complete µP monitoring and watchdog functions. The **SP691A/693A/800L/800M** is ideal for a low-cost battery management solution and is well suited for portable, battery-powered applications with its supply current of 35µA. The 6ns chip-enable propagation delay, the 25mA current output in battery-backup mode, and the 250mA current output in standard operation also makes the **SP691A/693A/800L/800M** suitable for larger scale, high-performance equipment.



These are stress ratings only and functional operation of the device at these ratings or any other above those indicated in the operation sections of the specifications below is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.



## **ABSOLUTE MAXIMUM RATINGS**



Power Dissipation Per Package



Storage Temperature....................................................-65OC to +150OC Lead Temperature (soldering,10 sec).........................................+300OC

#### **ELECTRICAL CHARACTERISTICS**

V<sub>cc</sub> = +4.75V to +5.5V for the **SP691A/800L**, V<sub>cc</sub> = +4.5V to +5.5V for the **SP693A/800M**, V<sub>BATT</sub> = +2.8V, and T<sub>AMB</sub> = T<sub>MIN</sub> to T<sub>MAX</sub> unless otherwise<br>noted. Typical values apply at T<sub>AMB</sub>=+25<sup>o</sup>C.



#### **ELECTRICAL CHARACTERISTICS**

V<sub>cc</sub> = +4.75V to +5.5V for the **SP691A/800L**, V<sub>cc</sub> = +4.5V to +5.5V for the **SP693A/800M**, V<sub>BATT</sub> = +2.8V, and T<sub>AMB</sub> = T<sub>MIN</sub> to T<sub>MAX</sub> unless otherwise<br>noted. Typical values apply at T<sub>AMB</sub>=+25<sup>o</sup>C.



Date: 4/18/05 SP691A/693A/800L/800M Low Power Microprocessor Supervisor with Battery Switch-Over © Copyright 2005 Sipex Corporation

#### **ELECTRICAL CHARACTERISTICS**

V<sub>cc</sub> = +4.75V to +5.5V for the **SP691A/800L**, V<sub>cc</sub> = +4.5V to +5.5V for the **SP693A/800M**, V<sub>BATT</sub> = +2.8V, and T<sub>AMB</sub> = T<sub>MIN</sub> to T<sub>MAX</sub> unless otherwise<br>noted. Typical values apply at T<sub>AMB</sub>=+25<sup>o</sup>C.



 $V_{CG}$  = +4.75V to +5.5V for the **SP691A/800L**,  $V_{CG}$  = +4.5V to +5.5V for the **SP693A/800M**,  $V_{BAT}$  = +2.8V, and  $T_{AMB}$  =  $T_{MIN}$  to  $T_{MAX}$  unless otherwise noted. Typical values apply at  $T_{\text{max}}$ =+25<sup>o</sup>C.

NOTE 1: Either  $V_{\text{CC}}$  or  $V_{\text{BATT}}$  can go to 0V, if the other is greater than 2.0V.

NOTE 2: The supply current drawn by the **SP691A/693A/800L/800M** from the battery (excluding I<sub>OUT</sub>) typically goes to 5µA when (V<sub>BATT</sub> - 1V) < V<sub>CC</sub> < V<sub>BATT</sub>. In most applications, this is a brief period as V<sub>CC</sub> falls through this region. NOTE 3: "+" = battery-discharging current, "-" = battery-charging current.

NOTE 4: Although presented as typical values, the number of clock cycles for the reset and watchdog timeout periods are fixed and do not vary with process or temperature.

NOTE 5: RESET is an open-drain output and sinks current only.

NOTE 6: WDI is internally connected to a voltage divider between  $V_{\text{OUT}}$  and GND. If unconnected, WDI is driven to 1.6V (typ), disabling the watchdog function.

NOTE 7: The chip-enable resistance is tested with  $V_{cc} = +4.75V$  for the **SP691A/800L** and  $V_{cc} = +4.5V$  for the **SP693A/800M.**  $\overline{CE}_{IN} = \overline{CE}_{OUT} = V_{CC}/2$ .

NOTE 8: The chip-enable propagation delay is measured from the 50% point at  $\overline{CE_{16}}$  to the 50% point at  $\overline{CE_{16}}$ 



*Figure 1.*  $V_{cc}$  *Supply Current vs. Temperature (Normal Operating Mode)*



*Figure 3. Chip-Enable On-Resistance vs. Temperature*



*Figure 2. Battery Supply Current vs. Temperature (Battery-Backup Mode)*



*Figure 4.*  $V_{BATT}$  to  $V_{OUT}$  On-Resistance vs. Temperature

#### **TYPICAL PERFORMANCE CHARACTERISTICS**

Date: 4/18/05 SP691A/693A/800L/800M Low Power Microprocessor Supervisor with Battery Switch-Over © Copyright 2005 Sipex Corporation



*Figure 5.*  $V_{cc}$  to  $V_{OUT}$  On-Resistance vs. Temperature Figure 6. PFI Threshold vs. Temperature



*Figure 7. Reset Threshold vs. Temperature*



*Figure 9. Reset Delay vs. Temperature*





*Figure 8. RESET Output Resistance vs. Temperature*



*Figure 10. Battery Current vs. Input Supply Voltage*

#### **TYPICAL PERFORMANCE CHARACTERISTICS**



*Figure 11. Watchdog and Reset Timeout Period vs.*   $\text{OSC}_{I}$ <sup>*N*</sup> Timing Capacitor (C<sub>*OSC</sub>*)</sub>



*Figure 13.*  $V_{cc}$  to  $V_{OUT}$  vs. Output Current (Normal *Operating Mode)*



*Figure 12. Chip-Enable Propagation Delay vs.*  $\overline{CE}_{OUT}$ *Load Capacitance*



*Figure 14.*  $V_{BATT}$  to  $V_{OUT}$  vs. Output Current (Battery-*Backup Mode)*



*Figure 15.*  $V_{cc}$  to **LOWLINE** and  $\overline{CE_{OUT}}$  Delay





- Pin  $1 V_{\text{BATT}}$  Battery-Backup Input. Connect to the external battery supply or supercharging capacitor and charging circuit. If a backup battery is not provided, connect this pin to ground.
- Pin 2 — $V_{\text{out}}$  Output Supply Voltage.  $V_{\text{out}}$ connects to  $V_{cc}$  when  $V_{cc}$  is greater than  $V_{\text{BAT}}$  and  $V_{\text{cc}}$  is above the reset threshold. When  $V_{cc}$  falls below  $V_{BATT}$  and  $V_{cc}$  is below the reset threshold,  $V_{\text{out}}$  connects to  $V_{\text{BAT}}$ . Connect a 0.1µF capacitor from  $V_{\text{out}}$ to GND.
- Pin  $3 V_{cc}$  +5V Input Supply Voltage.
- Pin 4 GND Ground reference for all signals.
- Pin 5 BATT ON Battery On Output. Goes high when  $V_{\text{out}}$  switches to  $V_{\text{BATT}}$ . Goes low when  $V_{\text{out}}$  switches to  $V_{\text{cc}}$ . Connect the base of a PNP through a current-limiting resistor to BATT ON for  $V_{\text{out}}$  current requirements greater than 250mA.
- Pin  $6 -$  LOWLINE Low Line Output. This output pin goes LOW when  $V_{cc}$  falls below the reset threshold voltage. This output pin returns to its HIGH output as soon as  $V_{cc}$ rises above the reset threshold voltage.
- **PINOUT** Pin  $7 \text{OSC}_{1N} \text{External Oscillator Input.}$ When  $OSC_{SEL}$  is unconnected or driven HIGH, a 10 $\mu$ A pull-up connects from  $V_{\text{out}}$ to this input pin, the internal oscillator sets the reset and watchdog timeout periods, and this input pin selects between fast and slow watchdog timeout periods. When  $\mathrm{OSC}_{\text{SET}}$  is driven LOW, the reset and watchdog timeout periods may be set either by a capacitor from this input pin to ground or by an external clock at this pin (refer to *Figure 21*).
	- Pin  $8 \text{OSC}_{\text{SEL}} \text{Oscillator Select.}$  When  $\mathrm{OSC}_{\mathrm{SET}}$  is unconnected or driven HIGH, the internal oscillator sets the reset delay and watchdog timeout period. When  $OSC_{\text{SEL}}$  is driven LOW, the external oscillator input pin,  $\mathrm{OSC}_{\text{IN}}$ , is enabled (refer to *Table 1*). This input pin has a 10µA internal pull-up.
	- Pin 9 PFI Power-Fail Input. This is the noninverting input to the power-fail comparator. When PFI is less than 1.25V, PFO goes low. Connect PFI to GND or  $V_{\text{out}}$  when not used.
	- Pin  $10 \overline{PFO}$  Power-Fail Output. This is the output of the power-fail comparator. PFO goes low when PFI is less than 1.25V. This is an uncommitted comparator, and has no effect on any other internal circuitry.
	- Pin  $11 \text{WDI} \text{Watchdog Input}$ . This is a three-level input pin. If WDI remains either HIGH or LOW for longer than the watchdog timeout period, WDO goes LOW and RESET is asserted for the reset timeout period. WDO remains LOW until the next transition at this input pin. Leaving this input pin unconnected disables the watchdog function. This input pin connects to an internal voltage divider between  $V_{\text{OUT}}$  and ground, which sets it to mid-supply when left unconnected.

Date: 4/18/05 SP691A/693A/800L/800M Low Power Microprocessor Supervisor with Battery Switch-Over © Copyright 2005 Sipex Corporation

- Pin  $12 \overline{\text{CE}_{\text{OUT}}}$  Chip-Enable Output. This output pin goes LOW only when  $\overline{\text{CE}_{1N}}$  is LOW and  $V_{cc}$  is above the reset threshold voltage. If  $\overline{\overline{CE}_{1N}}$  is LOW when RESET is asserted, this output pin will stay low for 16 $\mu$ s or until  $\overline{\text{CE}_{\text{IN}}}$  goes HIGH, whichever occurs first.
- Pin  $13 \overline{\text{CE}_{\text{IN}}}$  Chip-Enable Input. This is the input pin to the chip-enable gating circuit. If this input pin is not used, connect it to ground or  $V_{\text{out}}$ .
- Pin  $14 \overline{WDO} W$ atchdog Output. If WDI remains HIGH or LOW longer than the watchdog timeout period, this output pin goes LOW and RESET is asserted for the reset timeout period. This output pin returns HIGH on the next transition at WDI. This output pin remains HIGH if WDI is unconnected.
- Pin 15 RESET Active LOW Reset Output. This output pin goes LOW whenever  $V_{cc}$ falls below the reset threshold. This output pin will remain low typically for 200ms after  $V_{cc}$  crosses the reset threshold voltage on power-up.
- Pin 16 RESET Active HIGH Reset Output. This output pin is open drain and the inverse of RESET.



*Figure 16. Internal Block Diagram of the SP691A/693A/800L/800M*



*Figure 17. Typical Application Circuit of the SP691A/693A/800L/800M*

The **SP691A/693A/800L/800M** devices are microprocessor ( $\mu$ P) supervisory circuits that monitor the power supplied to digital circuits such as microprocessors, microcontrollers, or memory. The **SP691A/693A/800L/800M** series is an ideal solution for portable, batterypowered equipment that require power supply monitoring. The **SP691A/693A/800L/800M**  watchdog functions will continuously oversee the operational status of a system. Implementing the **SP691A/693A/800L/800M** series will reduce the number of components and overall complexity in a design that requires power supply monitoring circuitry. The operational features and benefits of this series are described in more detail below.

#### **FEATURES THEORY OF OPERATION**

The **SP691A/693A/800L/800M** series is a complete µP supervisor IC and provides the following main functions:

- 1)  $\mu$ P reset  $\rightarrow$  Reset output is asserted during power fluxiations such as power-up, power-down, and brown out conditions, and is guaranteed to be in the correct state for VCC down to 1V, even with no battery in the circuit.
- 2)  $\mu$ P reset  $\rightarrow$  Reset output is pulsed if the optional watchdog timer has not been toggled within a specified time.
- 3) Power Fail Comparator ➡ Provides for power-fail warning and low-battery detection, or monitors another power supply.
- 4) Watchdog function  $\rightarrow$  Monitors  $\mu$ P activity where the watchdog output goes to a logic LOW state if the watchdog input is not toggled for greater than the timeout period.
- 5) Internal switch  $\Rightarrow$  Switches over from V<sub>CC</sub> to  $V_{\text{BATT}}$  if the  $V_{\text{CC}}$  falls below the reset threshold.

#### **RESET and RESET Outputs**

The **SP691A/693A/800L/800M** devices' RESET and RESET outputs ensure that the  $\mu$ P powers up in a known state, and prevents code-execution errors during power-down or brownout conditions.

The **RESET** output is active low, and typically sinks 3.2mA at 0.1V saturation voltage in its active state. When deasserted, RESET sources 1.6mA at typically VOUT – 0.5V. RESET output is open drain, active high, and typically sinks 3.2mA with a saturation voltage of 0.1V. When no backup battery is used, **RESET** output is guaranteed to be valid down to  $VCC = 1V$ , and an external  $10k\Omega$  pull-down resistor on RESET ensures that **RESET** will be valid with VCC down to GND as shown on *Figure 18*. As VCC goes below 1V, the gate drive to the RESET output switch reduces accordingly, increasing the  $R_{\text{p},s}$ (ON) and the saturation voltage. The  $10k\Omega$  pull-down resistor ensures the parallel combination of switch plus resistor is around



*Figure 18. External Pull-down Resistor Ensures RESET* is Valid with  $V_{cc}$  Down to Ground.

10kΩ and the output saturation voltage is below 0.4V while sinking 40 $\mu$ A. When using a 10k $\Omega$ external pull-down resistor, the high state for the RESET output with  $Vec = 4.75V$  is 4.5V typical. For battery voltages less than or equal to 2V connected to VBATT, RESET and RESET remains valid for VCC from 0V to 5.5V.

RESET and RESET are asserted when  $V_{cc}$  falls below the reset threshold and remain asserted for the Reset Timeout Period (200ms nominal) after  $V_{cc}$  rises above the reset threshold voltage on power-up. Refer to *Figure 19*. The devices' battery-switchover comparator does not affect reset assertion. However, both reset outputs are asserted in battery-backup mode since  $V_{cc}$  must be below the reset threshold to enter this mode.



*Figure 19. Reset and Chip-Enable Timing*



*Figure 20. Watchdog Timeout Period and Reset Active Time*

#### **Watchdog Function**

The watchdog monitors uP activity via the Watchdog Input (WDI). If the  $\mu$ P becomes inactive, RESET and RESET are asserted. To use the watchdog function, connect WDI to a bus line or  $\mu$ P I/O line. If WDI remains high or low for longer than the watchdog timeout period (1.6s nominal). WDO, RESET, and RESET are asserted, indicating a software fault or idle conditions. Refer to **RESET and RESET Outputs** and **Watchdog Output** sections.

#### **Watchdog Input**

A change of logic state (minimum 100ns duration) at WDI during the watchdog period will reset the watchdog timer. The watchdog default timout is 1.6sec.

To disable the watchdog function, leave WDI floating. An internal resistor network ( $100k\Omega$ equivalent impedance at WDI) biases WDI to approximately 1.6V. Internal comparators detect this level and disable the watchdog timer. When Vcc is below the reset threshold, the watchdog function is disabled and WDI is disconnected from its internal resistor network, thus becoming high impedance.

## **Watchdog Output**

WDO remains high if there is activity (transition or pulse) at WDI during the watchdog-timeout period. The watchdog function is disabled and  $\overline{WDO}$  is a logic high when VCC is less than the reset threshold or when WDI is an open circuit. In watchdog mode, if no transition occurs at WDI during the watchdog-timeout period,



| $\bf{OSC}_{\rm SEL}$ | $\bf{OSC}_{\mu}$            | <b>Watchdog Timeout Period</b> |                                            | <b>Reset Timeout Period</b> |
|----------------------|-----------------------------|--------------------------------|--------------------------------------------|-----------------------------|
|                      |                             | <b>Normal</b>                  | <b>Immediately After Reset</b>             |                             |
| <b>LOW</b>           | <b>External Clock Input</b> | 1024 clocks                    | 4096 clocks                                | 2048 clocks                 |
| <b>LOW</b>           | <b>External Capacitor</b>   | $(600/47pF \times C)$ ms       | $(2.4/47 \text{ p}f \times C) \text{ sec}$ | $(1200/47pF \times C)$ ms   |
| Floating             | <b>LOW</b>                  | $100$ ms                       | 1.6s                                       | $200$ ms                    |
| Floating             | Floating                    | 1.6s                           | 1.6s                                       | $200$ ms                    |

*Table 1. Reset Pulse Width and Watchdog Timeout Selections*

RESET and RESET are asserted for the reset timeout period (200ms nominal). WDO goes to logic low and remains low until the next transition at WDI. Refer to *Figure 20*. If WDI is held high or low indefinitely, RESET and RESET will generate 200ms pulses every 1.6s. WDO has a 2 x TTL output characteristic.

#### **Selecting an Alternative Watchdog Timeout Period**

The  $OSC_{SEL}$  and  $OSC_{IN}$  inputs control the watchdog are reset timeout periods. Floating  $\mathrm{OSC}_{\mathrm{SEL}}$  and  $\mathrm{OSC}_{\mathrm{IN}}$  or tying them both to  $\mathrm{V}_{\mathrm{OUT}}$ selects the nominal 1.6s watchdog timeout period and 200ms reset timout period. Connecting  $OSC_{N}$  to ground and floating or connecting  $\overline{\mathrm{OSC}}_{\mathrm{SEL}}$  to V<sub>OUT</sub> selects a 100ms normal watchdog timeout period and a 1.6s timeout period immediately after reset. The reset timeout period remains 200ms. Refer to *Figure 20*. Select alternative timeout periods by connecting  $\mathrm{OSC}_{\mathrm{ger}}$  to ground and connecting a capacitor between  $\mathrm{OSC}_{N}$  and ground, or by externally driving  $OSC_{N}$ . A synopsis of this control can be found in *Figure 21* and *Table 1*.

#### **Chip-Enable Signal Gating**

The **SP691A/693A/800L/800M** devices provide internal gating of chip-enable (CE) signals, to prevent erroneous data from corrupting the CMOS RAM in the event of a power failure. During normal operation, the CE gate is enabled and passes all CE transitions. When reset is asserted, this path becomes disabled, preventing erroneous data from corrupting the CMOS RAM. The **SP691A/ 693A/800L/800M** devices use a series transmission gate from  $\overline{\text{CE}_{\text{in}}}$  to  $\overline{\text{CE}_{\text{out}}}$ . Refer to *Figure 16.* 

The 10ns maximum CE propagation from  $CE_{\text{in}}$ to  $\overline{\text{CE}_{\text{OUT}}}$  enables the **SP691A/693A/800L 800M** devices to be used with most µPs.

#### **Chip-Enable Input**

 $CE_{\text{N}}$  is in high impedance (disabled mode) while RESET and/or RESET are asserted.

During a power-down sequence where  $V_{cc}$  falls below the reset threshold,  $\overline{\text{CE}_{1N}}$  assumes a high impedance state when the voltage at  $CE_{\text{IN}}$  goes high or 12µs after RESET is asserted, whichever occurs first. Refer to *Figure 19*. During a power-up sequence,  $CE_{N}$  remains high impedance until RESET is deasserted.

In the high-impedance mode, the leakage currents into  $\overline{\text{CE}_{\text{IN}}}$  are <1 $\mu$ A over temperature. In the low-impedance mode, the impedance of  $\overline{\text{CE}_{\text{IN}}}$  appears as a 65 $\Omega$  resistor in series with the load at  $\overline{\text{CE}_{\text{OUT}}}$ .

The propagation delay through the CE transmission gate depends on both the source impedance of the drive to  $CE_{IN}$  and the capacitive loading on  $CE_{\text{out}}$  (see the Chip-Enable Propagation Delay vs.  $\overline{\text{CE}_{\text{out}}}$ Load Capacitance graph in the **Typical Performance Characteristics** section*).* The CE propagation delay is defined from the 50% point on  $\overline{\text{CE}_{1N}}$  to the 50% point on  $\overline{\text{CE}_{1N}}$  using a 50 $\Omega$  driver and 50pF of load capacitance as in *Figure 22*. For minimum propagation delay, minimize the capacitive load at  $CE<sub>OUT</sub>$  and use a low output-impedance driver.

Date: 4/18/05 SP691A/693A/800L/800M Low Power Microprocessor Supervisor with Battery Switch-Over © Copyright 2005 Sipex Corporation



*Figure 22. Chip Enable Propagation Delay Test Circuit Figure 23. Low-Battery Indicator Circuit*

# +5V  $V_{\rm CC}$ **V**BATT **Sipex** R<sup>1</sup>  $+2.0V$   $+$   $\overline{P}$   $\$  $\overline{PFO}$   $\rightarrow$  LOW BATT +5.5V  $R<sub>2</sub>$ **GND**

#### **Chip-Enable Output**

In the enabled mode, the impedance of  $\overline{\text{CE}_{\text{out}}}$ is equivalent to  $65\Omega$  in series with the source driving  $\overline{\text{CE}_{1N}}$ . In the disabled mode, the 65 $\Omega$ transmission gate is off and  $CE_{\text{OUT}}$  is actively pulled to VOUT. This source turns off when the transmission gate is enabled.

## **LOWLINE Output**

LOWLINE is the buffered output pin of the reset threshold comparator. Refer to *Figure 16*. LOWLINE typically sinks 3.2mA at 0.1V. For normal operation where  $V_{cc}$  is above the reset threshold, LOWLINE is pulled to  $V_{\text{out}}$ .

#### **Power-Fail Comparator**

The power-fail comparator is an uncommitted comparator that has no effect on the other functions of the **SP691A/693A/800L/800M**  devices. Common uses include low battery detection, as found in *Figure 23*, and early power-fail detection when the unregulated power is easily accessible as shown in *Figure 17*.

#### **Power-Fail Input**

The Power-Fail Input (PFI) has a guaranteed input leakage of  $+25nA$  max over temperature. The typical comparator delay is 25µs from VIL to VOL (power failing), and 60µs from VIH to VOH (power being restored). Connect this input to ground if PFI is not used.

#### **Power-Fail Output**

The Power-Fail Output  $(\overline{PFO})$  goes low when PFI goes below 1.25V. It sinks 3.2mA with a saturation voltage of 0.1V. With PFI above 1.25V, PFO is actively pulled to VOUT. PFO can be used to generate an NMI for the  $\mu$ P, as shown in *Figure 17*.

#### **Battery-Backup Mode**

The **SP691A/693A/800L/800M** requires two conditions to switch to battery-backup mode: 1) VCC must be below the reset threshold; 2) VCC must be below VBATT. *Table 2* lists the status of the inputs and outputs in batterybackup mode.

## **Battery-On Output**

The Battery On Output (BATT ON) indicates the status of the internal VCC/battery-switchover comparator, which controls the internal VCC and VBATT switches. For VCC greater that VBATT (ignoring the small hysteresis effect), BATT ON is a logic low. For  $V_{\text{cc}}$  less than  $V_{\text{BATT}}$ , BATT ON is a logic high. Use BATT ON to indicate battery-switchover status or to supply base drive to an external pass transistor for higher-current applications. Refer to *Figure 17.*

| <b>NAME</b>                       | <b>STATUS</b>                                                                                                                            | <b>PIN NUMBER</b> |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| $V_{\text{BATT}}$                 | Supply current is 1 $\propto$ A maximum when $V_{\rm cc}$ <( $V_{\rm BATT}$ -1.2V).                                                      | $\mathbf{1}$      |
| $V_{OUT}$                         | $V_{\text{OUT}}$ connected to $V_{\text{BAT}}$ through an internal PMOS switch.                                                          | $\mathfrak{D}$    |
| $V_{cc}$                          | Battery switchover comparator monitors $V_{\text{cc}}$ for active switchover. $V_{\text{cc}}$ is<br>disconnected from V <sub>OUT</sub> . | 3                 |
| <b>GND</b>                        | OV reference for all signals.                                                                                                            | 4                 |
| <b>BATT ON</b>                    | Logic HIGH. The open-circuit output voltage is equal to $V_{\text{out}}$ .                                                               | 5                 |
| <b>LOWLINE</b>                    | Logic LOW.                                                                                                                               | 6                 |
| $\mathrm{OSC}_{\text{\tiny{IN}}}$ | $\text{OSC}_{\text{IN}}$ is ignored and is at high-Z.                                                                                    | $\overline{7}$    |
| $\mathrm{OSC}_{\mathrm{SEL}}$     | $OSC_{\text{SE}}$ is ignored and is at high-Z.                                                                                           | 8                 |
| <b>PFI</b>                        | The power-fail comparator is disabled.                                                                                                   | 9                 |
| <b>PFO</b>                        | The power-fail comparator is disabled. PFO is forced to logic LOW.                                                                       | 10                |
| <b>WDI</b>                        | WDI is ignored and is at high-Z.                                                                                                         | 11                |
| $CE_{OUT}$                        | Logic HIGH. The open-circuit output voltage is equal to $V_{\text{out}}$ .                                                               | 12                |
| $CE_{IN}$                         | High-Z.                                                                                                                                  | 13                |
| <b>WDO</b>                        | Logic HIGH. The open-circuit output voltage is equal to $V_{\text{out}}$ .                                                               | 14                |
| <b>RESET</b>                      | Logic LOW.                                                                                                                               | 15                |
| <b>RESET</b>                      | High-Z.                                                                                                                                  | 16                |

*Table 2. Input and Output Status in Battery-Backup Mode; to enter the Battery-Backup Mode, V<sub><i>CC</sub>* must be less than the</sub> *reset threshold and less than*  $V_{\text{part}}$ .



*Figure 24.*  $V_{cc}$  *and*  $V_{BAT}$  *to*  $V_{OUT}$  *Switch* 

#### **Input Supply Voltage**

The Input Supply Voltage (VCC) should be a regulated +5V source. VCC connects to VOUT via a parallel diode and a large PMOS switch. The switch carries the entire current load for currents less than 250mA. The parallel diode carries any current in excess of 250mA. Both the switch and the diode have impedances less than 1Ω each. Refer to *Figure 24*. The maximum continuous current is 250mA, but power-on transients may reach a maximum of 1A.

#### **Backup-Battery Input**

The Backup-Battery Input (VBATT) is similar to VCC, except the PMOS switch and parallel diode are much smaller. Refer to *Figure 24*. Accordingly, the on-resistances of the diode and the switch are each approximately  $10\Omega$ .



Figure 25. High Capacity Capacitor on V<sub>BATT</sub>

Continuous current should be limited to 25mA and peak currents (only during power-up) limited to 250mA. The reverse leakage of this input is less than 1µA over temperature and supply voltage.

## **Output Supply Voltage**

The Output Supply Voltage (VOUT) supplies all the current to the external system and internal circuitry. All open-circuit outputs will assume the VOUT voltage in their high states rather than the VCC voltage. At the maximum source current of 250mA, VOUT will typically be 150mV below VCC. VOUT should be decoupled with 0.1µF capacitor.

## **TYPICAL APPLICATIONS**

The **SP691A/693A/800L/800M** devices are not short-circuit protected. Shorting VOUT to ground, other than power-up transients such as charging a decoupling capacitor, may destroy the device. All open-circuit outputs swing between VOUT and GND rather than VCC and GND. If long leads connect to the chip inputs, ensure that these lines are free from ringing and other conditions that would forward bias the chip's protection diodes.

There are three distinct modes of operation:

1) Normal operating mode with all circuitry powered from  $V_{cc}$ . Typical supply current from  $V_{cc}$  is 35µA, while only leakage currents flow from the battery.

- 2) Battery-backup mode where  $V_{cc}$  is typically within 0.7V below  $V_{\text{BATT}}$ . All circuitry is powered from  $V_{\text{BAT}}$  and the supply current from the battery is typically less than 5µA.
- 3) Battery-backup mode where  $V_{cc}$  is less than  $V_{\text{BAT}}$  by at least 0.7V.  $\overline{V}_{\text{BAT}}$  supply current is less than 1µA max.

#### **Using High Capacity Capacitor with the SP691A/693A/800L/800M Series**

VBATT has the same operating voltage range as VCC, and the battery-switchover threshold voltages are typically +30mV centered at VBATT, allowing use of a capacitor and a simple charging circuit as a backup source. Refer to *Figure 25*.

If VCC is above the reset threshold and VBATT is 0.5V above VCC, current flows to VOUT and VCC from VBATT until the voltage at VBATT is less than 0.5V above VCC.

Leakage current through the capacitor charging diode and **SP691A/693A/800L/800M** internal power diode eventually discharges the capacitor to VCC. Also, if VCC and VBATT start from 0.5V above the reset threshold and power is lost at VCC, the capacitor on VBATT discharges through VCC until VBATT reaches the reset threshold; the **SP691A/693A/800L/800M** devices then switch to battery-backup mode.

#### Using Separate Power Supplies for V<sub>BATT</sub> and  $V_{cc}$

If using separate power supplies for VCC and VBATT, VBATT must be less than 0.3V above VCC when VCC is above the reset threshold. As described in the previous section, if VBATT exceeds this limit and power is lost at VCC, current flows continuously from VBATT to VCC via the VBATT-to-VOUT diode and the VOUT-to-VCC switch until the circuit is broken. Refer to *Figure 24*.

## **Alternative Chip-Enable Gating**

Using memory devices with CE and CE inputs allows the CE loop of the **SP691A/693A/800L/ 800M** series to be bypassed. To do this, connect  $\overline{\text{CE}_{1N}}$  to ground, pull up  $\overline{\text{CE}_{1N}}$  to VOUT,

Date: 4/18/05 SP691A/693A/800L/800M Low Power Microprocessor Supervisor with Battery Switch-Over © Copyright 2005 Sipex Corporation



*Figure 26. Alternate Chip Enable Gating*

and connect  $\overline{\text{CE}_{\text{OUT}}}$  to the  $\overline{\text{CE}}$  input of each memory device as shown in *Figure 26*. The CE input of each part then connects directly to the chip-select logic, which does not have to gated by the **SP691A/693A/800L/800M** devices.

#### **Adding Hysteresis to the Power-Fail Comparator**

Hysteresis adds noise margin to the power-fail comparator and prevents repeated triggering of  $\overline{PFO}$  when  $V_{\text{in}}$  is near the power-fail comparator trip point. *Figure 27* shows how to add hysteresis to the power-fail comparator. Select the ratio of R1 and R2 such that PFI sees 1.25V when  $V_{IN}$ falls to the desired trip point  $(V_{TRP})$ . Resistor R3 adds hysteresis. It will typically be an order of magnitude greater than R1 or R2. The current through R1 and R2 should be at least 1µA to ensure that the 25nA (max) PFI input current does not shift the trip point. R3 should



*Figure 27. Adding Hysteresis to the Power-Fail Comparator*

be larger than  $10k\Omega$  to prevent it from loading down the  $\overline{PFO}$  pin. Capacitor C1 adds additional noise rejection.

#### **Monitoring a Negative Voltage**

The power-fail comparator can be used to monitor a negative supply voltage using the circuit shown in *Figure 28*. When the negative supply is valid, PFO is low. When the negative supply voltage drops,  $\overline{PFO}$  goes high. This circuit's accuracy is affected by the PFI threshold tolerance, the VCC voltage, and resistors R1 and R2.

#### **Backup-Battery Replacement**

The backup battery may be disconnected while VCC is above the reset threshold. No precautions are necessary to avoid spurious reset pulses.



*Figure 28. Monitoring a Negative Voltage*

## **Negative-Going V<sub>cc</sub> Transients**

While asserting resets to the  $\mu$ P during power-up, power-down, and brownout conditions, these supervisors are relatively immune to shortduration negative-going VCC transients. It is usually undesirable to reset the  $\mu$ P when VCC experiences only small glitches.

Refer to *Figure 29* for a graph of the maximum transient duration vs. the reset-comparator overdrive for which reset pulses are not generated. The graph was produced using negative-going pulses, starting at 5V and ending below the reset threshold by the magnitude indicated (reset comparator overdrive). The graph shows the maximum pulse width a negative-going VCC transient may typically have without causing a reset pulse to be issued.



*Figure 29. Maximum Transient Duration Without Causing a Reset Pulse vs. Reset Comparator Overdrive*

As the amplitude of the transient increases (i.e., goes farther below the reset threshold), the maximum allowable pulse width decreases. Typically, a VCC transient that goes 100mV below the reset threshold and lasts for 40µs or less will not cause a reset pulse to be issued. A 100nF bypass capacitor mounted close to the VCC pin provides additional transient immunity.

#### **Connecting a Timing Capacitor to OSC<sub>IN</sub>**

When  $OSC_{SEL}$  is connected to ground,  $OSC_{IN}$ disconnects from its internal 10µA pull-up and is internally connected to a  $\pm 100$ nA current source. When a capacitor is connected from  $\mathrm{OSC}_{\text{IN}}$  to ground (to select an alternative watchdog timeout period), the current source charges and discharges the timing capacitor to create the oscillator that controls the reset and watchdog timeout period. To prevent timing errors, minimize external current leakage sources at this pin, and locate the capacitor as close to  $\mathrm{OSC}_{\text{in}}$  as possible. The sum of any PC board leakage plus the OSC capacitor leakage must be small compared to +100nA.

#### **Watchdog Software Considerations**

A way to help the watchdog timer keep a closer watch on software execution involves setting and resetting the watchdog input at different points in the program, rather than "pulsing" the watchdog input high-low-high or low-high-low. This technique avoids a "stuck" loop where the watchdog timer continues to be reset within the loop, keeping the watchdog from timing out.

*Figure 30* shows an example flow diagram where the I/O driving the watchdog input is set high at the beginning of the program, set low at the beginning of every subrouting or loop, then set high again when the program returns to the beginning. If the program should "hang" in any subroutine, the I/O is continually set low and the watchdog timer is allowed to time out, causing a reset or interrupt to be issued.

#### **Maximum V<sub>cc</sub> Fall Time**

The VCC fall time is limited by the propagation delay of the battery switchover comparator and should not exceed  $0.03V/\mu s$ . A standard rule of thumb for filter capacitance on most regulators is on the order of 100µF per amp of current. When the power supply is shut off or the main battery is disconnected, the associated initial VCC fall rate is just the inverse of  $1A/100\mu F =$ 0.01V/µs. The VCC fall rate decreases with time as VCC falls exponentially, which more than satisfies the maximum fall-time requirement.



*Figure 30. Watchdog Flow Diagram*











WITH PLATING



Note: Dimensions in (mm)













Note: Dimensions in (mm)









Note: Dimensions in (mm)



#### **ORDERING INFORMATION**



Available in lead free packaging. To order add "-L" suffix to part number.

Example: SP691AEN/TR = standard; SP691AEN-L/TR = lead free

/TR = Tape and Reel

Pack quantity is 2500 for NSOIC and WSOIC.

[CLICK HERE TO ORDER SAMPLES](http://www.sipex.com/orderSamples.aspx) <



#### ANALOG EXCELLENCE

**Sipex Corporation**

**Headquarters and Sales Office**  233 South Hillview Drive Milpitas, CA 95035 TEL: (408) 934-7500 FAX: (408) 935-7600

Sipex Corporation reserves the right to make changes to any products described herein. Sipex does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others.

#### **ORDERING INFORMATION**



Available in lead free packaging. To order add "-L" suffix to part number.

Example: SP800MEN/TR = standard; SP800MEN-L/TR = lead free

/TR = Tape and Reel

Pack quantity is 2500 for NSOIC and WSOIC.



#### ANALOG EXCELLENCE

#### **Sipex Corporation**

**Headquarters and Sales Office**  233 South Hillview Drive Milpitas, CA 95035 TEL: (408) 934-7500 FAX: (408) 935-7600