



# Programmable Low-Jitter Precision LVDS Oscillator

# **General Description**

The DSC8103 & DSC8123 series of high performance field-programmable oscillators utilizes a proven silicon MEMS technology to provide excellent jitter and stability over a of supply voltages wide range Using temperatures. the TIMEFLASH programmer, the end user can easily program the oscillators' frequency in the field for immediate testing or use in advance prototype development or production.

DSC8103 has a standby feature allowing it to completely power-down when EN pin is pulled low; whereas for DSC8123, only the outputs are disabled when EN is low. Both oscillators are available in industry standard packages, including the small 3.2x2.5 mm², and are "drop-in" replacement for standard 6-pin LVDS quartz oscillators.

# **Block Diagram**



# **Output Enable Modes**

| EN Pin            | DSC8103        | DSC8123          |  |  |  |
|-------------------|----------------|------------------|--|--|--|
| High              | Outputs Active | Outputs Active   |  |  |  |
| NC Outputs Active |                | Outputs Active   |  |  |  |
| Low               | Standby        | Outputs Disabled |  |  |  |

#### **Features**

- Low RMS Phase Jitter: <1 ps (typ)</li>
- High Stability: ±10, ±25, ±50 ppm
- Wide Temperature Range
  - o Industrial: -40° to 85° C
  - o Ext. commercial: -20° to 70° C
- High Supply Noise Rejection: -50 dBc
- Wide Freq. Range: 10 to 460 MHz
- Small Industry Standard Footprints
   2.5x2.0, 3.2x2.5, 5.0x3.2, & 7.0x5.0 mm
- Excellent Shock & Vibration Immunity
  - o Qualified to MIL-STD-883
- High Reliability
  - o 20x better MTF than quartz oscillators
- Low Current Consumption
- Supply Range of 2.25 to 3.6 V
- Standby & Output Enable Function
- Lead Free & RoHS Compliant
- LVPECL & HCSL Versions Available

# **Applications**

- Storage Area Networks
  - o SATA, SAS, Fibre Channel
- Passive Optical Networks
  - o EPON, 10G-EPON, GPON, 10G-PON
- Ethernet
  - o 1G, 10GBASE-T/KR/LR/SR, and FCoE
- HD/SD/SDI Video & Surveillance
- PCI Express: Gen 1 & Gen 2
- DisplayPort



# **Absolute Maximum Ratings**

| Item           | Min  | Max            | Unit | Condition  |
|----------------|------|----------------|------|------------|
| Supply Voltage | -0.3 | +4.0           | V    |            |
| Input Voltage  | -0.3 | $V_{DD} + 0.3$ | V    |            |
| Junction Temp  | -    | +150           | °C   |            |
| Storage Temp   | -55  | +150           | °C   |            |
| Soldering Temp | -    | +260           | °C   | 40sec max. |
| ESD            | -    |                | V    |            |
| HBM            |      | 4000           |      |            |
| MM             |      | 400            |      |            |
| CDM            |      | 1500           |      |            |

#### Note: 1000+ years of data retention on internal memory

# **Ordering Code**



## **Specifications**

| Parameter                                                 |                                  | Condition                                                                                    | Min.                 | Typ.               | Max.                      | Unit              |
|-----------------------------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------|----------------------|--------------------|---------------------------|-------------------|
| Supply Voltage <sup>1</sup>                               | $V_{DD}$                         |                                                                                              | 2.25                 |                    | 3.6                       | V                 |
| Supply Current                                            | $I_{DD}$                         | EN pin low – outputs are disabled<br>DSC8103<br>DSC8123                                      |                      | 20                 | 0.095<br>22               | mA                |
| Frequency Stability                                       | Δf                               | Includes frequency variations due<br>to initial tolerance, temp. and<br>power supply voltage |                      |                    | ±10<br>±25<br>±50         | ppm               |
| Aging                                                     | Δf                               | 1 year @25°C                                                                                 |                      |                    | ±5                        | ppm               |
| Startup Time <sup>2</sup>                                 | $t_{SU}$                         | T=25°C                                                                                       |                      |                    | 5                         | ms                |
| Input Logic Levels<br>Input logic high<br>Input logic low | $V_{\mathrm{IH}}$                |                                                                                              | 0.75xV <sub>DD</sub> |                    | -<br>0.25xV <sub>DD</sub> | V                 |
| Output Disable Time <sup>3</sup>                          | t <sub>DA</sub>                  |                                                                                              |                      |                    | 5                         | ns                |
| Output Enable Time                                        | t <sub>EN</sub>                  | DSC8103<br>DSC8123                                                                           |                      |                    | 5<br>20                   | ms<br>ns          |
| Enable Pull-Up Resistor <sup>4</sup>                      |                                  | Pull-up resistor exist                                                                       |                      | 40                 |                           | kΩ                |
| LVDS Outputs                                              |                                  | LVDS Outputs                                                                                 |                      |                    |                           |                   |
| Supply Current                                            | $I_{DD}$                         | Output Enabled, $R_L = 50\Omega$                                                             |                      | 29                 | 32                        | mA                |
| Output offset Voltage                                     | $V_{OS}$                         | $R=100\Omega$ Differential                                                                   | 1.125                |                    | 1.4                       | V                 |
| Delta Offset Voltage                                      | $\Delta V_{\text{OS}}$           |                                                                                              |                      |                    | 50                        | mV                |
| Pk to Pk Output Swing                                     | $V_{PP}$                         | Single-Ended                                                                                 |                      | 350                |                           | mV                |
| Output Transition time <sup>3</sup> Rise Time Fall Time   | t <sub>R</sub><br>t <sub>F</sub> | 20% to 80% $R_L = 50\Omega$ , $C_L = 2pF$                                                    |                      | 200                |                           | ps                |
| Frequency                                                 | $f_0$                            | Single Frequency                                                                             | 10                   |                    | 460                       | MHz               |
| Output Duty Cycle                                         | SYM                              | Differential                                                                                 | 48                   |                    | 52                        | %                 |
| Period Jitter                                             | $J_{PER}$                        |                                                                                              |                      | 2.5                |                           | ps <sub>RMS</sub> |
| Integrated Phase Noise                                    | $J_{	ext{PH}}$                   | 200kHz to 20MHz @156.25MHz<br>100kHz to 20MHz @156.25MHz<br>12kHz to 20MHz @156.25MHz        |                      | 0.28<br>0.4<br>1.7 | 2                         | ps <sub>RMS</sub> |

#### Notes:

- Pin 6  $V_{DD}$  should be filtered with 0.1uf capacitor.
- $t_{su}$  is time to 100ppm of output frequency after  $V_{DD}$  is applied and outputs are enabled.
- 3. Output Waveform and Test Circuit figures below define the parameters. Output is enabled if pad is floated or not connected.

MK-Q-B-P-D-110410-03-2



# **Nominal Performance Parameters** (Unless specified otherwise: $T=25^{\circ}$ C, $V_{DD}=3.3$ V)







Phase jitter (integrated phase noise)

## **Output Waveform**



# **Typical Termination Scheme**





## **Test Circuit**



## **Solder Reflow Profile**



| MSL 1 @ 260°C refer to JSTD-020C  |              |  |  |  |  |  |
|-----------------------------------|--------------|--|--|--|--|--|
| Ramp-Up Rate (200°C to Peak Temp) | 3°C/Sec Max. |  |  |  |  |  |
| Preheat Time 150°C to 200°C       | 60-180 Sec   |  |  |  |  |  |
| Time maintained above 217°C       | 60-150 Sec   |  |  |  |  |  |
| Peak Temperature                  | 255-260°C    |  |  |  |  |  |
| Time within 5°C of actual Peak    | 20-40 Sec    |  |  |  |  |  |
| Ramp-Down Rate                    | 6°C/Sec Max. |  |  |  |  |  |
| Time 25°C to Peak Temperature     | 8 min Max    |  |  |  |  |  |



## **Package Dimensions**

## 7.0 x 5.0 mm Plastic Package



## 5.0 x 3.2 mm Plastic Package





#### 3.2 x 2.5 mm Plastic Package





#### 2.5 x 2.0 mm Plastic Package



#### Disclaimer:

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right.

MICREL, Inc. 2180 Fortune Drive, San Jose, California 95131 USA

Phone: +1 (408) 944-0800 Fax: +1 (408) 474-1000 Email: hbwhelp@micrel.com www.micrel.com