

# CA3272, CA3272A, CA3292A

**Quad-Gated Inverting Power Drivers with Fault** Mode Diagnostic Flag Output

April 1996

### Features

- · Load Current Switching 600mA
- · Suitable for Resistive or Inductive Loads
- · Fault Mode Diagnostic Flag Output
- CA3292A Over-Voltage Zener Clamp
- Independent Over-Current Limiting
- · Independent Over-Temperature Shutdown
- Temperature Shutdown Hysteresis
- 5V CMOS or TTL Input Logic
- · High Dissipation Power-Frame Package
- Operating Temperature Range -40°C to +125°C

# Applications

# System Applications

- Solenoids
- Relays
- Lamps
- Steppers
- Injectors Motors
- Automotive
- Appliance
- Industrial Control
- Robotics

# Ordering Information

| PART<br>NUMBER | TEMPERA-<br>TURE RANGE<br>(°C) | PACKAGE    | PKG. NO. |
|----------------|--------------------------------|------------|----------|
| CA3272Q        | -40 to +125                    | 28 Ld PLCC | N28.45   |
| CA3272AQ       | -40 to +125                    | 28 Ld PLCC | N28.45   |
| CA3292AQ       | -40 to +125                    | 28 Ld PLCC | N28.45   |

### Pinout



### Description

The CA3272, CA3272A and CA3292A are Quad-Gated Inverting Power Drivers for interfacing low-level logic to inductive and resistive loads such as: relays, solenoids, AC and DC motors and resistive loads such as incandescent lamps and other power drivers. Each output is an open collector protected power transistor driver. The CA3292A is similar to the CA3272 and CA3272A, except for an added collector-to-base zener diode that provides over-voltage clamping protection on each power switching output. The CA3292A block diagram is shown for one switching channel with fault detection logic plus the output fault driver circuit for all four switching channels. The CA3272A and CA3292A have increased pull-down current drive from the FAULT output pin. The FAULT output pin provides a flag output when a fault condition occurs. The complete Functional Block Diagram with all four Output Power Driver stages is shown on page 2.

The ENABLE input is common to each of the four power switches and when low, disables the FAULT output. From the Input to Output, each switch is inverting. When IN is high, OUT is low and the transistor switch is "ON" (conducting). The block diagram shows the functional logic associated with fault detection. The Fault Sense circuit detects the IN and OUT states and switches QF "ON" if a fault is detected. When a fault is detected, transistor Q activates a current sink pulldown at the FAULT pin. A resistive load from the FAULT pin to the power supply is used to detect a fault as a low state. Both shorted and open load conditions are detected.

# Block Diagram of the CA3292A

(1 of 4 Outputs and Fault Logic)





# Specifications CA3272, CA3272A, CA3292A

#### **Absolute Maximum Ratings** Thermal Information Output Voltage, V<sub>O</sub> (CA3272, CA3272A) . . . . . . . . . +60V Thermal Resistance Output Sustaining Voltage, $V_{CE(SUS)}$ (CA3272, CA3272A) . . . . 40V Output Voltage, $V_{O}$ (CA3292A) . . . . . $V_{CLAMP}$ PLCC....... 45°C/W 30°C/W Maximum Output Clamp Energy (CA3292A) . . . . . (Note 8) Power Dissipation (No Heat Sink) Output Transient Current, (Note 1) . . . . . . . . . . . 1.6A Max. At +85°C......1.5W Supply Voltage, V<sub>CC</sub>.....+7V Power Dissipation: (With PC Board Heat Sink, Note 3) Above +105°C . . . . . . . . . . . . . . . . Derate Linearly at 33mW/°C Storage Temperature Range.....-65°C to +150°C Lead Temperature (Soldering 10s) . . . . . . . . . +265°C

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

### **Electrical Specifications** $T_A = -40^{\circ}C$ to $+125^{\circ}C$ , $V_{CC} = 5.5V$ , Unless Otherwise Specified.

|                                                          | SYMBOL               | TEST CONDITIONS                                                                                                 | CA3272 |      |      | CA3272A, CA3292A |     |     |       |
|----------------------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------|--------|------|------|------------------|-----|-----|-------|
| PARAMETERS                                               |                      |                                                                                                                 | MIN    | ТҮР  | MAX  | MIN              | TYP | MAX | UNITS |
| OUTPUT PARAMETERS                                        | •                    |                                                                                                                 |        | •    |      |                  | •   |     |       |
| Output (OFF) Current                                     | I <sub>CEX</sub>     | $V_{IN}$ = 0.8V; $V_{EN}$ = 5.5V; (Note 4)<br>$V_{CE}$ = 60V for CA3272, CA3272A;<br>$V_{CE}$ = 24V for CA3292A | -      | 30   | 100  | -                | 30  | 100 | μΑ    |
| Output Sustaining Voltage:<br>CA3272, CA3272A            | V <sub>CE(SUS)</sub> | Note 7                                                                                                          | 40     | -    | -    | 40               | -   | -   | ٧     |
| Output Clamp Voltage:<br>CA3292A                         | V <sub>CLAMP</sub>   | $I_C = 300 \mu A; V_{EN} = 0.8 V$                                                                               | -      | -    | -    | 28               | 32  | 36  | ٧     |
| Collector-to-Emitter<br>Saturation Voltage               | V <sub>CE(SAT)</sub> | $V_{IN} = 2V$ , $V_{CC} = 4.75V$ ,<br>$I_C = 400mA$ , $T_A = +125^{\circ}C$                                     | -      |      | 0.4  | -                | -   | 0.3 | ٧     |
|                                                          |                      | $I_C = 500 \text{mA}, T_A = +25^{\circ} \text{C}$                                                               | -      | -    | 0.5  | -                | -   | 0.4 | ٧     |
|                                                          |                      | $I_C = 600 \text{mA}, T_A = -40^{\circ} \text{C}$                                                               | -      | -    | -    | -                | -   | 0.5 | V     |
|                                                          |                      | $I_C = 500 \text{mA}, T_A = -40^{\circ} \text{C}$                                                               | -      | -    | 0.6  | -                | -   | -   | V     |
| LOGIC INPUT THRESHOLD                                    | os                   |                                                                                                                 |        | •    |      |                  |     |     |       |
| Input Low Voltage                                        | V <sub>IL</sub>      | V <sub>CC</sub> = 3.5V                                                                                          | -      | -    | 0.8  | -                | -   | 0.8 | ٧     |
| Input High Voltage                                       | V <sub>IH</sub>      |                                                                                                                 | 2      | -    | -    | 2                | -   | -   | ٧     |
| Input Low Current                                        | I <sub>IL</sub>      | $V_{IN} = V_{EN} = 0.8V; V_{CC} = 4.75V$                                                                        | 10     | 45   | 70   | 10               | 45  | 70  | μΑ    |
| Input High Current                                       | I <sub>IH</sub>      | V <sub>IN</sub> = V <sub>EN</sub> = 5.5V                                                                        | 10     | 45   | 70   | 10               | 45  | 70  | μΑ    |
| SUPPLY CURRENT                                           |                      |                                                                                                                 |        |      |      |                  |     |     |       |
| All Outputs ON                                           | I <sub>CC(ON)</sub>  | $V_{IN} = V_{EN} = 5.5V; I_{OUTA} = I_{OUTB}$<br>= $I_{OUTC} = I_{OUTD} = 400 \text{mA}$                        | -      | -    | 65   | -                | -   | 65  | mA    |
| All Outputs OFF                                          | I <sub>CC(OFF)</sub> | V <sub>IN</sub> = 0V                                                                                            | -      | -    | 10   | -                | -   | 10  | mA    |
| PROPAGATION DELAY                                        |                      |                                                                                                                 |        |      |      |                  |     |     |       |
| Turn-ON Delay                                            | t <sub>PHL</sub>     | I <sub>LOAD</sub> = 500mA                                                                                       | -      | 3    | 10   | -                | 3   | 10  | μs    |
| Turn-OFF Delay                                           | t <sub>PLH</sub>     | I <sub>LOAD</sub> = 500mA                                                                                       | -      | 3    | 10   | -                | 3   | 10  | μs    |
| FAULT PARAMETERS                                         |                      |                                                                                                                 |        |      |      |                  |     |     |       |
| Output Low Current,<br>I <sub>F(SINK)</sub> (with Fault) | l <sub>OL</sub>      | $V_{IN} = 0.8V; V_{EN} = 2.0V; V_F = 4V$<br>$V_{OUT} = Low = 1V; (Note 5)$                                      | 0.04   | 0.09 | 0.12 | 1                | 2   | 4   | mA    |
| Output High Current, I <sub>F(LK)</sub>                  | I <sub>OH</sub>      | No Fault (Note 5)                                                                                               | -      | -    | 2    | -                | -   | 20  | μΑ    |

## Specifications CA3272, CA3272A, CA3292A

### Electrical Specifications T<sub>A</sub> = -40°C to +125°C, V<sub>CC</sub> = 5.5V, Unless Otherwise Specified. (Continued)

|                                                        |                       |                                                     | CA3272 |     | CA3272A, CA3292A |     |     |        |       |  |
|--------------------------------------------------------|-----------------------|-----------------------------------------------------|--------|-----|------------------|-----|-----|--------|-------|--|
| PARAMETERS                                             | SYMBOL                | TEST CONDITIONS                                     | MIN    | TYP | MAX              | MIN | TYP | MAX    | UNITS |  |
| Output Low Voltage                                     | V <sub>OL</sub>       | External Load Equal Min. I <sub>OL</sub>            | -      | 0.2 | 0.4              | -   | 0.2 | 0.4    | ٧     |  |
| Output Driver Fault Sense,<br>High Threshold (Open)    | V <sub>HTHD</sub>     | $V_{IN} = 0.8V; V_{EN} = 2V \text{ (Note 6)}$       | 3      | 4   | 5.5              | 3   | 4   | 5.5    | ٧     |  |
| Output Driver Fault Sense,<br>Low Threshold (Short)    | V <sub>LTHD</sub>     | V <sub>IN</sub> = V <sub>EN</sub> = 2V (Note 6)     | 3      | 4   | 5.5              | 3   | 4   | 5.5    | ٧     |  |
| PROTECTION PARAMETE                                    | PROTECTION PARAMETERS |                                                     |        |     |                  |     |     |        |       |  |
| Over-Current Limiting                                  | I <sub>LIM</sub>      | $V_{IN} = V_{EN} = 2V$ , $V_{OUT} = 4\Omega$ to 16V | 0.6    | -   | Note 1           | 0.7 | -   | Note 1 | Α     |  |
| Over-Temperature<br>Limiting<br>(Junction Temperature) | T <sub>LIM</sub>      |                                                     | -      | 165 | -                | -   | 165 | -      | °C    |  |
| Over-Temperature<br>Limiting, Hysteresis               | T <sub>HYS</sub>      |                                                     | -      | 15  | -                | -   | 15  | -      | Δ°C   |  |
| DESIGN PARAMETERS                                      |                       |                                                     |        |     |                  |     |     |        |       |  |
| Input Capacitance                                      | C <sub>IN</sub>       |                                                     | -      | 3   | -                | -   | 3   | -      | pF    |  |
| Enable Capacitance                                     | C <sub>EN</sub>       |                                                     | -      | 4.6 | -                | -   | 4.6 | -      | pF    |  |

#### NOTES

- 1. Output Transient Currents are controlled by on-chip limiting for each output. Under short-circuit conditions with voltage applied to the collector of the output transistor and with the output transistor turned ON, the current will increase to 1.2A, typical. Over-Current Limiting protects a short circuit condition for a normal operating range of output supply voltage. During a short circuit condition, the output driver will shortly thereafter (approx. 5ms) go into Over-Temperature Shutdown. While Over-Current Limiting may range to peak currents as high as 1.6A, each output will typically withstand a direct short circuit at normal single battery supply levels. Excessive dissipation before thermal shutdown occurs may cause damage to the chip for supply voltages greater than 16V. When sequentially switched, the outputs are rated to withstand peak current, cold turn-on conditions of lamp loads such as #168 or #194 lamps.
- 2. The total DC current with all 4 outputs ON should not exceed the total of (4 X 0.7A + Max.  $l_{CC}$ ) ~ 2.85A. This level of current will significantly increase the chip temperature due to increased dissipation and may cause thermal shutdown in high ambient temperature conditions (See Absolute Maximum Ratings for Dissipation). Any one output may be allowed to exceed 0.7A but may be subject to Over-Current Limiting above the  $l_{LIM}$  minimum limit of 0.7A. No single output should be loaded to more than Over-Current Limiting above the  $l_{LIM}$  minimum, in or single output should be loaded to more than 1A maximum.
- 3. Normal applications require a surface mount of the 28 lead PLCC package on a PC Board. The package has a power lead frame construction where ground pins 5 11 and 19 25 conduct heat from the frame to the PC Board. With approximately a 2 square inch copper area adjacent to the ground pins, the thermal resistance on the mounted package may be as low as 30°C/W.
- 4. I<sub>CEX</sub> is the static leakage current at each output when that output is OFF (ENABLE Low). Refer to the Figure 3 illustration of an output stage. The value of I<sub>CEX</sub> is both the leakage into the output driver and a pull-down current sink, I<sub>O(SINK)</sub>. The purpose of the current sink is to detect open load conditions.
- 5. The I<sub>OL</sub> value of "Output Low Current, I<sub>F(SINK)</sub>" at the FAULT pin is both the static leakage of the output driver Q<sub>F</sub> and the current sink, I<sub>F(SINK)</sub>. The current sink is active only when a fault exists. When no fault exists, the I<sub>OH</sub> current at the FAULT pin is the maximum leakage current, I<sub>F(LK)</sub>. Refer to Figure 2 for an illustration of the FAULT output and associated external components. Refer to FAULT LOGIC TABLE for Fault Modes.
- 6. The Voltages, V<sub>HTHD</sub>, V<sub>LTHD</sub> are the comparator threshold reference values (Min. & Max. Range) sensed as a high and low state transitions for voltage forced at the outputs. V<sub>HTHD</sub> indicates an open load fault when the output is decreased to less than the threshold. V<sub>LTHD</sub> indicates a shorted load when the output is increased greater than the threshold. The output voltage is changed until the FAULT pin indicates a Low (Fault). Refer to Figure 2 for test value of external resistor. Refer to I<sub>OL</sub> and I<sub>OH</sub> FAULT PARAMETERS Test Limits to determine V<sub>OI</sub> and V<sub>OH</sub> at the FAULT pin.
- Tested with 120mA switched off in a Load of 70mH and 32Ω series resistance;
   CA3272, CA3272A: Outputs clamped with an external zener diode, limiting V<sub>OUT</sub> to the V<sub>CE(SUS)</sub> maximum rating of +40V.
   CA3292A: Outputs limited to the V<sub>CLAMP</sub> voltage by the internal collector-to-base zener diode and output transistor clamp.
- 8. The single pulse clamp energy rating for the CA3292AQ is defined over a range of operating conditions. The Clamp Energy is a function of the Load Inductance, Load Resistance, Clamp Voltage, Supply Voltage, the Saturated ON Resistance (V<sub>SAT</sub>) and the Steady State Load Current at the instant of Turn-OFF. Refer to Figure 5 for the Safe Operating Area when driving inductive loads. Rating limits for Energy vs. Single Pulse Width Time are plotted for different coil values. Refer to Application Note AN9416 for pulse energy calculation methods.

## Applications

The CA3272, CA3272A and CA3292A are quad-gated inverting low-side power drivers with a fault diagnostic flag output. Both circuits are rated for +125°C ambient temperature applications and have current limiting and thermal shutdown. While functionally similar to the CA3262AQ, they differ in the mode of over-voltage protection and have the added feature of a FAULT flag output. Also, inputs to channels A, B, C, D and ENABLE have internal pulldowns to turn "OFF" the outputs when the inputs are floating.

As noted in the Block Diagrams, the CA3292A is equivalent to the CA3272 and CA3272A except that it has internal clamp diodes on the outputs to handle inductive switching pulses from the output load. The structure of each CA3292A output includes a zener diode from collector-to-base of the output transistor. This is a different form of protection from other quad drivers with current steering clamp diodes on each output, paired to one of two "CLAMP" output pins. The CA3292A output transistor will turn-on at the zener diode clamp voltage threshold which is typically 32V and the output transistor will dump the pulse energy through the output driver to ground.

Each output driver is capable of switching 600mA load currents and operate at +125°C ambient temperature without interaction between the outputs. The CA3272, CA3272A and CA3292A can drive four incandescent lamp loads without modulating their brilliance when the "cold" lamps are energized. The outputs can be connected in parallel to drive larger loads. Overcurrent or short circuit output load conditions are fault protected by current limiting with a typical limit value of 1.2A. The current limiting range is set for 0.6A to 1.6A. The output stage does not change state (oscillate) when in the current limit mode. Any one output that faults (see Fault Logic Table) will switch the FAULT output at pin 1 to a constant current pull-down.



FIGURE 2. EXTERNAL FAULT OUTPUT CIRCUIT AND I<sub>F(SINK)</sub> AS FAULT SINK PULLDOWN CURRENT, WHICH IS ACTIVATED BY TRANSISTOR, Q<sub>F</sub>, WHEN A FAULT EXISTS

The Fault Logic circuit, as shown in the Block Diagram for the CA3292A, applies to both the CA3272, CA3272A and CA3292A. The Fault Sense circuits do not override or control the power switching circuits of the IC. Their primary function is to provide an external diagnostic fault flag output. Each Power Switching Channel has diagnostic fault sensing input to the Fault Logic. The Fault Logic block of the functional

Block Diagram illustrates the logic functions associated with Fault detection. The diagnostic output for each of the four channels of switching is processed through the fault logic circuit associated with each channel. It is then passed to an OR gate which controls the FAULT flag output transistor, Q<sub>F</sub> through a 2 input AND gate.

The ENABLE input is common to each of the 4 power switches and also disables the FAULT flag output at the 2 input AND gate when it is low. The Fault Logic circuit senses the IN and OUT states and switches  $Q_F$  "ON" if a fault is detected. Transistor  $Q_F$  activates a sink current source to pull-down the FAULT pin to a 0 (low) state when the fault is detected. Both shorted and open load conditions are detected.

It is normal for thermal shutdown and current limiting to occur sequentially during a short circuit fault condition. A precaution applies for potential damage from high transient dissipation during thermal shutdown. (See Note 1 following the Electrical Characteristics Table).



FIGURE 3. OUTPUT OPEN LOAD DETECTION WHERE  $I_{O(SINK)}$  IS AN ACTIVE CURRENT SINK PULLDOWN FOR OPEN-LOAD FAULT DETECTION. THE CURRENT  $I_{CEX}$  IS  $I_{O(SINK)}$  PLUS LEAKAGE CURRENTS OF THE OUTPUT DRIVER

Each of the outputs are independently protected with overcurrent limiting and over-temperature shutdown with thermal hysteresis. If an output is shorted, the remaining outputs function normally unless the temperature rise of the other output devices can be made to exceed their shutdown temperature of +165°C typical. When the junction temperature of a driver exceeds the +165°C thermal shutdown value, that output is turned off. When an output is shutdown, the resulting decrease in power dissipation allows the junction temperature to decrease. When the junction temperature decreases by approximately 15°C, the output is turned on. The output will continue to turn on and off for as long as the shorted condition exists or until shutdown by the input logic. The resulting frequency and duty cycle of the output current flow is determined by the ambient temperature, the thermal resistance of the package in the application and the total power dissipation in the package. Since each output is independently protected, the frequency and duty cycle of the current flow into multiple shorted outputs will not be related in time. Long lead lengths in the load circuit may lead to oscillatory behavior if more than two output loads are shorted.

Since a diagnostic flag indicates when an output is shorted, this information can be used as input to a microprocessor or dedicated logic circuit to provide a fast switch-off when a short occurs and, by sequence action, can be used to determine which output is shorted. A fault condition in any output load will cause the FAULT output to switch to a logic "low". Since a fault condition may be detected during switching, use of an appropriate size capacitor to filter the FAULT output is recommended. The recommended FAULT output circuit is shown in Figure 2. This will prevent the FAULT output voltage from reaching a logic level "0" within the maximum switching time.

The FAULT detection circuitry compares the state of the input and the state of the output for each A, B, C and D channel. The output is considered to be in a high state if the voltage exceeds the typical FAULT threshold reference voltage, V<sub>THD</sub> of 4V. If the output voltage is less than V<sub>THD</sub>, the output is considered to be in a low state. For example, if the input is high and the output is less than V<sub>THD</sub>, a normal "ON" condition exists and the FAULT output is high. If the input is high and the output is greater than V<sub>THD</sub>, a shorted load condition is indicated and the FAULT output is low. When the input is low and the output is greater than V<sub>THD</sub>, a normal "OFF" condition is indicated and the FAULT output is high. If the input is low and the output is less than  $V_{\text{THD}}$ , an open load condition exists and the FAULT output is low. The Output Driver Fault Sense state is determined by high and low comparator threshold limits which are defined in the Fault Parameters section of the Electrical Specifications.

The FAULT output diagram of Figure 2 shows the circuit component interface for sensing a diagnostic fault condition. As noted, the time constant of  $T_X = R_X C_X$  should be greater than the ON-OFF output switching times to avoid false fault readings during switching. For applications requiring fast period repetition rates, the maximum time constant should be significantly less than the period of switching. The shortest practical time constant is preferred to limit the duration of a fault condition.

To match a standard CMOS or TTL interface, the switched current at the FAULT pin must be converted to  $V_{IH}$  and  $V_{IL}$  voltage levels using the  $R_{\rm X}$  external pullup resistor. The minimum specified  $I_{\rm OL}$  limit at the FAULT output defines the Low (Fault) state which is used to test for a  $V_{\rm OL}$  maximum limit of 0.4V. This makes the calculation for the  $V_{\rm IL}$  input level relatively simple. Where  $V_{\rm F}$  is the FAULT output voltage,  $V_{\rm CC}$  is the power supply voltage,  $R_{\rm X}$  is the pullup resistor to  $V_{\rm CC}$  from the FAULT pin and  $I_{\rm OL}$  is the fault condition sink current,  $I_{\rm O(SINK)}$ , the low state equation is:

$$V_{F} = V_{CC} - R_{X}I_{OI} \le V_{II}$$
 (EQ. 1)

As an example: Since TTL is the worst case for a low state,  $V_{IL} = 0.8 V$ . Using  $V_{CC} = 5 V$ , maximum  $V_F = V_{OL} = 0.4 V$  and minimum  $I_{OL} = 1 mA$  for the CA3272A and CA3292A. At the worst case limit, the minimum value of  $R_X$  is:

$$R_X = (V_{CC} - V_{IL})/I_{OL} = (5 - 0.4)V/0.001mA = 4.6k\Omega$$

Where the minimum  $I_{OL}=0.04 mA$  for the CA3272 is much less, the same equation yields  $R_X=115 k\Omega$ . In either case the preferred value for  $R_X$  would be greater than the values calculated.

For the logic V<sub>IH</sub> High (normal state),

$$V_{F} = V_{CC} - R_{X}I_{OH} \ge V_{IH}$$
 (EQ. 2)

Where the  $I_{OH}$  current is the specified leakage current,  $I_{F(LK)}$  at the FAULT pin, it remains to check the calculated value for  $R_X$  as a leakage current times the chosen pullup resistance. To determine that the minimum  $V_{OH}$  from the FAULT pin is greater than  $V_{IH}$  to an external logic match,  $V_F$  is calculated using EQ(2). For example, using the  $R_X$  resistor value calculated for the CA3272.

$$V_F = [5 - (115k\Omega \times 2\mu A)] = 4.77V$$

which is more than suitable for CMOS or TTL Input switching levels; suggesting that a larger value of  $R_{\rm X}$  could be used for a better noise margin in the Low fault state.

To detect an open load, each output has an internal low-level current sink, shown in Figure 3, which acts as a pull-down under open load fault conditions and is always active. The magnitude of this current plus any leakage associated with the output transistor will always be less than 100µA. (The data sheet specification for  $I_{CEX}$  includes this internal low-level sink current). The output load resistance must be chosen such that the voltage at the output will not be less than  $V_{THD}$  when the  $I_{CEX}$  sink current flows through it under worse case conditions with minimum supply voltage. For example, assume a 6.5V minimum driver output supply voltage, a FAULT threshold reference voltage of  $V_{THD}=5.5 \mbox{V}$  and an output current sink of  $I_{CEX}=100\mbox{\mu}A$ . Calculate the maximum load resistance that will not result in a FAULT output low state when the output is OFF.

$$R_{LOAD}(max) = [V_{SUPPLY}(min) - V_{THD}(max)] / I_{CEX}(max)$$
 (EQ. 3)

$$R_{LOAD}(max) = (6.5V - 5.5V) / 100\mu A = 10k\Omega$$
 (EQ. 4)

Since the CA3272 and CA3272A do not have on-chip diodes to clamp voltage spikes which may be generated during inductive switching of the load circuit, an external zener diode (30V or less is recommended) should be connected between the output terminal and ground. Only those outputs used to switch inductive loads require this protection. Note that since the rate of change of output current is very high. even small values of inductance can generate voltage spikes of considerable amplitude on the output terminals which may require clamping. External free-wheeling diodes returned to the supply voltage are generally not acceptable as inductive clamps if the supply voltage exceeds 30V during transients. Typical loads for either the CA3272Q, CA3272AQ or CA3292AQ are shown in the application circuit of Figure 4A. Where inductive loads are driven from outputs A and B. no external zener diode clamp is needed for the CA3292AQ but is required for the CA3272Q or CA3272AQ as shown in Figure 4B.

The CA3272Q, CA3272AQ and CA3292AQ are supplied in the 28 lead Plastic Leaded Chip Carrier (PLCC) package with a specially configured lead frame to conduct heat from the package. To provide maximum heat transfer from the chip to PC Board or mounting surface, all ground leads are directly connected to the mounting pad of the chip. In free air the maximum junction-to-air thermal resistance,  $\theta_{\text{JA}}$ , is 45°C/W. This thermal resistance can be lowered to 30°C/W (typical) by suitable layout design of the PC board to which the package is soldered.



FIGURE 4A. TYPICAL APPLICATION CIRCUIT SHOWING OUTPUT LOAD CONTROL CAPABILITY OF THE CA3272Q, CA3272AQ OR CA3292AQ

EXTERNAL ZENER DIODE CLAMP
PROTECTION FROM POSITIVE VOLTAGE
SPIKE (INDUCTIVE KICK PULSE) AT TURN-OFF

NOTE: The  $V_{\text{CE}(SUS)}$  voltage rating is the maximum voltage for full load switching.

FIGURE 4B. CA3272 AND CA3272A OVER-VOLTAGE PROTECTION IS AN EXTERNAL ZENER DIODE CLAMP WHERE  $V_{Z(EXT)} \leq V_{CE(SUS)}$ 

### FIGURE 4.



NOTE: Refer to Application Note AN9416 for pulse energy calculation methods. The safe operating area is below the dotted lines. The energy locus plots of the three inductive coils were made for arbitrarily chosen values of inductance and are shown here for reference information only.

FIGURE 5. CA3292 SINGLE PULSE INDUCTIVE FLYBACK
CLAMP ENERGY SOA RATING CHART FOR
EACH OUTPUT DRIVER



NOTE: Safe operation area is to the left of line 1 when no heat sink area is used, and to the left of line 2 when a minimum of 2 square inches of copper PC Board is used (top ground area soldered to all ground pins).

FIGURE 6. PACKAGE DISSIPATION RATING LIMITS

# Plastic Leaded Chip Carrier Packages (PLCC)



### N28.45 (JEDEC MS-018AB ISSUE A) 28 LEAD PLASTIC LEADED CHIP CARRIER PACKAGE

|        | INCHES |       | MILLIM | ETERS |       |
|--------|--------|-------|--------|-------|-------|
| SYMBOL | MIN    | MAX   | MIN    | MAX   | NOTES |
| Α      | 0.165  | 0.180 | 4.20   | 4.57  | -     |
| A1     | 0.090  | 0.120 | 2.29   | 3.04  | -     |
| D      | 0.485  | 0.495 | 12.32  | 12.57 | -     |
| D1     | 0.450  | 0.456 | 11.43  | 11.58 | 3     |
| D2     | 0.191  | 0.219 | 4.86   | 5.56  | 4, 5  |
| Е      | 0.485  | 0.495 | 12.32  | 12.57 | -     |
| E1     | 0.450  | 0.456 | 11.43  | 11.58 | 3     |
| E2     | 0.191  | 0.219 | 4.86   | 5.56  | 4, 5  |
| N      | 2      | 8     | 2      | 6     |       |

Rev. 1 3/95

### NOTES:

 Controlling dimension: INCH. Converted millimeter dimensions are not necessarily exact.

VIEW "A" TYP.

0.025 (0.64)

- 2. Dimensions and tolerancing per ANSI Y14.5M-1982.
- 3. Dimensions D1 and E1 do not include mold protrusions. Allowable mold protrusion is 0.010 inch (0.25mm) per side.
- 4. To be measured at seating plane -C- contact point.
- 5. Centerline to be determined where center leads exit plastic body.
- 6. "N" is the number of terminal positions.

0.045 (1.14)

Harris Semiconductor products are sold by description only. Harris Semiconductor reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Harris is believed to be accurate and reliable. However, no responsibility is assumed by Harris or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Harris or its subsidiaries.

### Sales Office Headquarters

For general information regarding Harris Semiconductor and its products, call 1-800-4-HARRIS

# **UNITED STATES**

Harris Semiconductor P. O. Box 883, Mail Stop 53-210 Melbourne, FL 32902

TEL: 1-800-442-7747 (407) 729-4984 FAX: (407) 729-5321

# EUROPE

Harris Semiconductor Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2-724-2111

### SOUTH ASIA

Harris Semiconductor H.K. Ltd. 13/F Fourseas Building 208-212 Nathan Road Tsimshatsui, Kowloon Hong Kong

TOING KONG

TEL: (852) 723-6339

### NORTH ASIA

Harris K.K. Kojimachi-Nakata Bldg. 4F 5-3-5 Kojimachi Chiyoda-ku, Tokyo 102 Japan

TEL: (81) 3-3265-7571 TEL: (81) 3-3265-7572 (Sales)

